| 1 | /* SPDX-License-Identifier: GPL-2.0 |
| 2 | * |
| 3 | * Copyright 2016-2020 HabanaLabs, Ltd. |
| 4 | * All Rights Reserved. |
| 5 | * |
| 6 | */ |
| 7 | |
| 8 | /************************************ |
| 9 | ** This is an auto-generated file ** |
| 10 | ** DO NOT EDIT BELOW ** |
| 11 | ************************************/ |
| 12 | |
| 13 | #ifndef ASIC_REG_DCORE0_EDMA0_QM_ARC_AUX_REGS_H_ |
| 14 | #define ASIC_REG_DCORE0_EDMA0_QM_ARC_AUX_REGS_H_ |
| 15 | |
| 16 | /* |
| 17 | ***************************************** |
| 18 | * DCORE0_EDMA0_QM_ARC_AUX |
| 19 | * (Prototype: QMAN_ARC_AUX) |
| 20 | ***************************************** |
| 21 | */ |
| 22 | |
| 23 | #define mmDCORE0_EDMA0_QM_ARC_AUX_RUN_HALT_REQ 0x41C8100 |
| 24 | |
| 25 | #define mmDCORE0_EDMA0_QM_ARC_AUX_RUN_HALT_ACK 0x41C8104 |
| 26 | |
| 27 | #define mmDCORE0_EDMA0_QM_ARC_AUX_RST_VEC_ADDR 0x41C8108 |
| 28 | |
| 29 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DBG_MODE 0x41C810C |
| 30 | |
| 31 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CLUSTER_NUM 0x41C8110 |
| 32 | |
| 33 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_NUM 0x41C8114 |
| 34 | |
| 35 | #define mmDCORE0_EDMA0_QM_ARC_AUX_WAKE_UP_EVENT 0x41C8118 |
| 36 | |
| 37 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_SYS_ADDR_BASE 0x41C811C |
| 38 | |
| 39 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CTI_AP_STS 0x41C8120 |
| 40 | |
| 41 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CTI_CFG_MUX_SEL 0x41C8124 |
| 42 | |
| 43 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_RST 0x41C8128 |
| 44 | |
| 45 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_RST_REQ 0x41C812C |
| 46 | |
| 47 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SRAM_LSB_ADDR 0x41C8130 |
| 48 | |
| 49 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SRAM_MSB_ADDR 0x41C8134 |
| 50 | |
| 51 | #define mmDCORE0_EDMA0_QM_ARC_AUX_PCIE_LSB_ADDR 0x41C8138 |
| 52 | |
| 53 | #define mmDCORE0_EDMA0_QM_ARC_AUX_PCIE_MSB_ADDR 0x41C813C |
| 54 | |
| 55 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CFG_LSB_ADDR 0x41C8140 |
| 56 | |
| 57 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CFG_MSB_ADDR 0x41C8144 |
| 58 | |
| 59 | #define mmDCORE0_EDMA0_QM_ARC_AUX_HBM0_LSB_ADDR 0x41C8150 |
| 60 | |
| 61 | #define mmDCORE0_EDMA0_QM_ARC_AUX_HBM0_MSB_ADDR 0x41C8154 |
| 62 | |
| 63 | #define mmDCORE0_EDMA0_QM_ARC_AUX_HBM1_LSB_ADDR 0x41C8158 |
| 64 | |
| 65 | #define mmDCORE0_EDMA0_QM_ARC_AUX_HBM1_MSB_ADDR 0x41C815C |
| 66 | |
| 67 | #define mmDCORE0_EDMA0_QM_ARC_AUX_HBM2_LSB_ADDR 0x41C8160 |
| 68 | |
| 69 | #define mmDCORE0_EDMA0_QM_ARC_AUX_HBM2_MSB_ADDR 0x41C8164 |
| 70 | |
| 71 | #define mmDCORE0_EDMA0_QM_ARC_AUX_HBM3_LSB_ADDR 0x41C8168 |
| 72 | |
| 73 | #define mmDCORE0_EDMA0_QM_ARC_AUX_HBM3_MSB_ADDR 0x41C816C |
| 74 | |
| 75 | #define mmDCORE0_EDMA0_QM_ARC_AUX_HBM0_OFFSET 0x41C8170 |
| 76 | |
| 77 | #define mmDCORE0_EDMA0_QM_ARC_AUX_HBM1_OFFSET 0x41C8174 |
| 78 | |
| 79 | #define mmDCORE0_EDMA0_QM_ARC_AUX_HBM2_OFFSET 0x41C8178 |
| 80 | |
| 81 | #define mmDCORE0_EDMA0_QM_ARC_AUX_HBM3_OFFSET 0x41C817C |
| 82 | |
| 83 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_0 0x41C8180 |
| 84 | |
| 85 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_1 0x41C8184 |
| 86 | |
| 87 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_2 0x41C8188 |
| 88 | |
| 89 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_3 0x41C818C |
| 90 | |
| 91 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_4 0x41C8190 |
| 92 | |
| 93 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_5 0x41C8194 |
| 94 | |
| 95 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_6 0x41C8198 |
| 96 | |
| 97 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_0 0x41C819C |
| 98 | |
| 99 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_1 0x41C81A0 |
| 100 | |
| 101 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_2 0x41C81A4 |
| 102 | |
| 103 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_3 0x41C81A8 |
| 104 | |
| 105 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_4 0x41C81AC |
| 106 | |
| 107 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_5 0x41C81B0 |
| 108 | |
| 109 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_6 0x41C81B4 |
| 110 | |
| 111 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_CBU_AWCACHE_OVR 0x41C81B8 |
| 112 | |
| 113 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_LBU_AWCACHE_OVR 0x41C81BC |
| 114 | |
| 115 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CONTEXT_ID_0 0x41C81C0 |
| 116 | |
| 117 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CONTEXT_ID_1 0x41C81C4 |
| 118 | |
| 119 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CONTEXT_ID_2 0x41C81C8 |
| 120 | |
| 121 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CONTEXT_ID_3 0x41C81CC |
| 122 | |
| 123 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CONTEXT_ID_4 0x41C81D0 |
| 124 | |
| 125 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CONTEXT_ID_5 0x41C81D4 |
| 126 | |
| 127 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CONTEXT_ID_6 0x41C81D8 |
| 128 | |
| 129 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CONTEXT_ID_7 0x41C81DC |
| 130 | |
| 131 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CID_OFFSET_0 0x41C81E0 |
| 132 | |
| 133 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CID_OFFSET_1 0x41C81E4 |
| 134 | |
| 135 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CID_OFFSET_2 0x41C81E8 |
| 136 | |
| 137 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CID_OFFSET_3 0x41C81EC |
| 138 | |
| 139 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CID_OFFSET_4 0x41C81F0 |
| 140 | |
| 141 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CID_OFFSET_5 0x41C81F4 |
| 142 | |
| 143 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CID_OFFSET_6 0x41C81F8 |
| 144 | |
| 145 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CID_OFFSET_7 0x41C81FC |
| 146 | |
| 147 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_0 0x41C8200 |
| 148 | |
| 149 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_1 0x41C8204 |
| 150 | |
| 151 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_2 0x41C8208 |
| 152 | |
| 153 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_3 0x41C820C |
| 154 | |
| 155 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_4 0x41C8210 |
| 156 | |
| 157 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_5 0x41C8214 |
| 158 | |
| 159 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_6 0x41C8218 |
| 160 | |
| 161 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_7 0x41C821C |
| 162 | |
| 163 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_8 0x41C8220 |
| 164 | |
| 165 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_9 0x41C8224 |
| 166 | |
| 167 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_10 0x41C8228 |
| 168 | |
| 169 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_11 0x41C822C |
| 170 | |
| 171 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_12 0x41C8230 |
| 172 | |
| 173 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_13 0x41C8234 |
| 174 | |
| 175 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_14 0x41C8238 |
| 176 | |
| 177 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SW_INTR_15 0x41C823C |
| 178 | |
| 179 | #define mmDCORE0_EDMA0_QM_ARC_AUX_IRQ_INTR_MASK_0 0x41C8280 |
| 180 | |
| 181 | #define mmDCORE0_EDMA0_QM_ARC_AUX_IRQ_INTR_MASK_1 0x41C8284 |
| 182 | |
| 183 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_SEI_INTR_STS 0x41C8290 |
| 184 | |
| 185 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_SEI_INTR_CLR 0x41C8294 |
| 186 | |
| 187 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_SEI_INTR_MASK 0x41C8298 |
| 188 | |
| 189 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_EXCPTN_CAUSE 0x41C829C |
| 190 | |
| 191 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SEI_INTR_HALT_EN 0x41C82A0 |
| 192 | |
| 193 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_SEI_INTR_HALT_MASK 0x41C82A4 |
| 194 | |
| 195 | #define mmDCORE0_EDMA0_QM_ARC_AUX_QMAN_SEI_INTR_HALT_MASK 0x41C82A8 |
| 196 | |
| 197 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REI_INTR_STS 0x41C82B0 |
| 198 | |
| 199 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REI_INTR_CLR 0x41C82B4 |
| 200 | |
| 201 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REI_INTR_MASK 0x41C82B8 |
| 202 | |
| 203 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_ECC_ERR_ADDR 0x41C82BC |
| 204 | |
| 205 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_ECC_SYNDROME 0x41C82C0 |
| 206 | |
| 207 | #define mmDCORE0_EDMA0_QM_ARC_AUX_I_CACHE_ECC_ERR_ADDR 0x41C82C4 |
| 208 | |
| 209 | #define mmDCORE0_EDMA0_QM_ARC_AUX_I_CACHE_ECC_SYNDROME 0x41C82C8 |
| 210 | |
| 211 | #define mmDCORE0_EDMA0_QM_ARC_AUX_D_CACHE_ECC_ERR_ADDR 0x41C82CC |
| 212 | |
| 213 | #define mmDCORE0_EDMA0_QM_ARC_AUX_D_CACHE_ECC_SYNDROME 0x41C82D0 |
| 214 | |
| 215 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBW_TRMINATE_AWADDR_ERR 0x41C82E0 |
| 216 | |
| 217 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBW_TRMINATE_ARADDR_ERR 0x41C82E4 |
| 218 | |
| 219 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CFG_LBW_TERMINATE_BRESP 0x41C82E8 |
| 220 | |
| 221 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CFG_LBW_TERMINATE_RRESP 0x41C82EC |
| 222 | |
| 223 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CFG_LBW_TERMINATE_AXLEN 0x41C82F0 |
| 224 | |
| 225 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CFG_LBW_TERMINATE_AXSIZE 0x41C82F4 |
| 226 | |
| 227 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SCRATCHPAD_0 0x41C8300 |
| 228 | |
| 229 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SCRATCHPAD_1 0x41C8304 |
| 230 | |
| 231 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SCRATCHPAD_2 0x41C8308 |
| 232 | |
| 233 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SCRATCHPAD_3 0x41C830C |
| 234 | |
| 235 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SCRATCHPAD_4 0x41C8310 |
| 236 | |
| 237 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SCRATCHPAD_5 0x41C8314 |
| 238 | |
| 239 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SCRATCHPAD_6 0x41C8318 |
| 240 | |
| 241 | #define mmDCORE0_EDMA0_QM_ARC_AUX_SCRATCHPAD_7 0x41C831C |
| 242 | |
| 243 | #define mmDCORE0_EDMA0_QM_ARC_AUX_TOTAL_CBU_WR_CNT 0x41C8320 |
| 244 | |
| 245 | #define mmDCORE0_EDMA0_QM_ARC_AUX_INFLIGHT_CBU_WR_CNT 0x41C8324 |
| 246 | |
| 247 | #define mmDCORE0_EDMA0_QM_ARC_AUX_TOTAL_CBU_RD_CNT 0x41C8328 |
| 248 | |
| 249 | #define mmDCORE0_EDMA0_QM_ARC_AUX_INFLIGHT_CBU_RD_CNT 0x41C832C |
| 250 | |
| 251 | #define mmDCORE0_EDMA0_QM_ARC_AUX_TOTAL_LBU_WR_CNT 0x41C8330 |
| 252 | |
| 253 | #define mmDCORE0_EDMA0_QM_ARC_AUX_INFLIGHT_LBU_WR_CNT 0x41C8334 |
| 254 | |
| 255 | #define mmDCORE0_EDMA0_QM_ARC_AUX_TOTAL_LBU_RD_CNT 0x41C8338 |
| 256 | |
| 257 | #define mmDCORE0_EDMA0_QM_ARC_AUX_INFLIGHT_LBU_RD_CNT 0x41C833C |
| 258 | |
| 259 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_ARUSER_OVR 0x41C8350 |
| 260 | |
| 261 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_ARUSER_OVR_EN 0x41C8354 |
| 262 | |
| 263 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_AWUSER_OVR 0x41C8358 |
| 264 | |
| 265 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_AWUSER_OVR_EN 0x41C835C |
| 266 | |
| 267 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_ARUSER_MSB_OVR 0x41C8360 |
| 268 | |
| 269 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_ARUSER_MSB_OVR_EN 0x41C8364 |
| 270 | |
| 271 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_AWUSER_MSB_OVR 0x41C8368 |
| 272 | |
| 273 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_AWUSER_MSB_OVR_EN 0x41C836C |
| 274 | |
| 275 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_AXCACHE_OVR 0x41C8370 |
| 276 | |
| 277 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_LOCK_OVR 0x41C8374 |
| 278 | |
| 279 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_PROT_OVR 0x41C8378 |
| 280 | |
| 281 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_MAX_OUTSTANDING 0x41C837C |
| 282 | |
| 283 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_EARLY_BRESP_EN 0x41C8380 |
| 284 | |
| 285 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORCE_RSP_OK 0x41C8384 |
| 286 | |
| 287 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_NO_WR_INFLIGHT 0x41C838C |
| 288 | |
| 289 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_SEI_INTR_ID 0x41C8390 |
| 290 | |
| 291 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBU_ARUSER_OVR 0x41C8400 |
| 292 | |
| 293 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBU_ARUSER_OVR_EN 0x41C8404 |
| 294 | |
| 295 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBU_AWUSER_OVR 0x41C8408 |
| 296 | |
| 297 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBU_AWUSER_OVR_EN 0x41C840C |
| 298 | |
| 299 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBU_AXCACHE_OVR 0x41C8420 |
| 300 | |
| 301 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBU_LOCK_OVR 0x41C8424 |
| 302 | |
| 303 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBU_PROT_OVR 0x41C8428 |
| 304 | |
| 305 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBU_MAX_OUTSTANDING 0x41C842C |
| 306 | |
| 307 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBU_EARLY_BRESP_EN 0x41C8430 |
| 308 | |
| 309 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBU_FORCE_RSP_OK 0x41C8434 |
| 310 | |
| 311 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBU_NO_WR_INFLIGHT 0x41C843C |
| 312 | |
| 313 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBU_SEI_INTR_ID 0x41C8440 |
| 314 | |
| 315 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_0 0x41C8500 |
| 316 | |
| 317 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_1 0x41C8504 |
| 318 | |
| 319 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_2 0x41C8508 |
| 320 | |
| 321 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_3 0x41C850C |
| 322 | |
| 323 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_4 0x41C8510 |
| 324 | |
| 325 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_5 0x41C8514 |
| 326 | |
| 327 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_6 0x41C8518 |
| 328 | |
| 329 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_7 0x41C851C |
| 330 | |
| 331 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_0 0x41C8520 |
| 332 | |
| 333 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_1 0x41C8524 |
| 334 | |
| 335 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_2 0x41C8528 |
| 336 | |
| 337 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_3 0x41C852C |
| 338 | |
| 339 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_4 0x41C8530 |
| 340 | |
| 341 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_5 0x41C8534 |
| 342 | |
| 343 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_6 0x41C8538 |
| 344 | |
| 345 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_7 0x41C853C |
| 346 | |
| 347 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_0 0x41C8540 |
| 348 | |
| 349 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_1 0x41C8544 |
| 350 | |
| 351 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_2 0x41C8548 |
| 352 | |
| 353 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_3 0x41C854C |
| 354 | |
| 355 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_4 0x41C8550 |
| 356 | |
| 357 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_5 0x41C8554 |
| 358 | |
| 359 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_6 0x41C8558 |
| 360 | |
| 361 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_7 0x41C855C |
| 362 | |
| 363 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_0 0x41C8560 |
| 364 | |
| 365 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_1 0x41C8564 |
| 366 | |
| 367 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_2 0x41C8568 |
| 368 | |
| 369 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_3 0x41C856C |
| 370 | |
| 371 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_4 0x41C8570 |
| 372 | |
| 373 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_5 0x41C8574 |
| 374 | |
| 375 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_6 0x41C8578 |
| 376 | |
| 377 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_7 0x41C857C |
| 378 | |
| 379 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_0 0x41C8580 |
| 380 | |
| 381 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_1 0x41C8584 |
| 382 | |
| 383 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_2 0x41C8588 |
| 384 | |
| 385 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_3 0x41C858C |
| 386 | |
| 387 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_4 0x41C8590 |
| 388 | |
| 389 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_5 0x41C8594 |
| 390 | |
| 391 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_6 0x41C8598 |
| 392 | |
| 393 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_7 0x41C859C |
| 394 | |
| 395 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_0 0x41C85A0 |
| 396 | |
| 397 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_1 0x41C85A4 |
| 398 | |
| 399 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_2 0x41C85A8 |
| 400 | |
| 401 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_3 0x41C85AC |
| 402 | |
| 403 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_4 0x41C85B0 |
| 404 | |
| 405 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_5 0x41C85B4 |
| 406 | |
| 407 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_6 0x41C85B8 |
| 408 | |
| 409 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_7 0x41C85BC |
| 410 | |
| 411 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_0 0x41C85C0 |
| 412 | |
| 413 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_1 0x41C85C4 |
| 414 | |
| 415 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_2 0x41C85C8 |
| 416 | |
| 417 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_3 0x41C85CC |
| 418 | |
| 419 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_4 0x41C85D0 |
| 420 | |
| 421 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_5 0x41C85D4 |
| 422 | |
| 423 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_6 0x41C85D8 |
| 424 | |
| 425 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_7 0x41C85DC |
| 426 | |
| 427 | #define mmDCORE0_EDMA0_QM_ARC_AUX_GENERAL_Q_VLD_ENTRY_MASK 0x41C85E0 |
| 428 | |
| 429 | #define mmDCORE0_EDMA0_QM_ARC_AUX_NIC_Q_VLD_ENTRY_MASK 0x41C85E4 |
| 430 | |
| 431 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_DROP_EN 0x41C8620 |
| 432 | |
| 433 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_WARN_MSG 0x41C8624 |
| 434 | |
| 435 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_ALERT_MSG 0x41C8628 |
| 436 | |
| 437 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_GEN_AXI_AWPROT 0x41C8630 |
| 438 | |
| 439 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_GEN_AXI_AWUSER 0x41C8634 |
| 440 | |
| 441 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_GEN_AXI_AWBURST 0x41C8638 |
| 442 | |
| 443 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_GEN_AXI_AWLOCK 0x41C863C |
| 444 | |
| 445 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_GEN_AXI_AWCACHE 0x41C8640 |
| 446 | |
| 447 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_WRR_ARB_WEIGHT 0x41C8644 |
| 448 | |
| 449 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_Q_PUSH_FIFO_FULL_CFG 0x41C8648 |
| 450 | |
| 451 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_Q_PUSH_FIFO_CNT 0x41C864C |
| 452 | |
| 453 | #define mmDCORE0_EDMA0_QM_ARC_AUX_QMAN_CQ_IFIFO_SHADOW_CI 0x41C8650 |
| 454 | |
| 455 | #define mmDCORE0_EDMA0_QM_ARC_AUX_QMAN_ARC_CQ_IFIFO_SHADOW_CI 0x41C8654 |
| 456 | |
| 457 | #define mmDCORE0_EDMA0_QM_ARC_AUX_QMAN_CQ_SHADOW_CI 0x41C8658 |
| 458 | |
| 459 | #define mmDCORE0_EDMA0_QM_ARC_AUX_QMAN_ARC_CQ_SHADOW_CI 0x41C865C |
| 460 | |
| 461 | #define mmDCORE0_EDMA0_QM_ARC_AUX_AUX2APB_PROT 0x41C8700 |
| 462 | |
| 463 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBW_FORK_WIN_EN 0x41C8704 |
| 464 | |
| 465 | #define mmDCORE0_EDMA0_QM_ARC_AUX_QMAN_LBW_FORK_BASE_ADDR0 0x41C8708 |
| 466 | |
| 467 | #define mmDCORE0_EDMA0_QM_ARC_AUX_QMAN_LBW_FORK_ADDR_MASK0 0x41C870C |
| 468 | |
| 469 | #define mmDCORE0_EDMA0_QM_ARC_AUX_QMAN_LBW_FORK_BASE_ADDR1 0x41C8710 |
| 470 | |
| 471 | #define mmDCORE0_EDMA0_QM_ARC_AUX_QMAN_LBW_FORK_ADDR_MASK1 0x41C8714 |
| 472 | |
| 473 | #define mmDCORE0_EDMA0_QM_ARC_AUX_FARM_LBW_FORK_BASE_ADDR0 0x41C8718 |
| 474 | |
| 475 | #define mmDCORE0_EDMA0_QM_ARC_AUX_FARM_LBW_FORK_ADDR_MASK0 0x41C871C |
| 476 | |
| 477 | #define mmDCORE0_EDMA0_QM_ARC_AUX_FARM_LBW_FORK_BASE_ADDR1 0x41C8720 |
| 478 | |
| 479 | #define mmDCORE0_EDMA0_QM_ARC_AUX_FARM_LBW_FORK_ADDR_MASK1 0x41C8724 |
| 480 | |
| 481 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBW_APB_FORK_MAX_ADDR0 0x41C8728 |
| 482 | |
| 483 | #define mmDCORE0_EDMA0_QM_ARC_AUX_LBW_APB_FORK_MAX_ADDR1 0x41C872C |
| 484 | |
| 485 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_ACC_ENGS_LBW_FORK_MASK 0x41C8730 |
| 486 | |
| 487 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_DUP_ENG_LBW_FORK_ADDR 0x41C8734 |
| 488 | |
| 489 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_ACP_ENG_LBW_FORK_ADDR 0x41C8738 |
| 490 | |
| 491 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_ACC_ENGS_VIRTUAL_ADDR 0x41C873C |
| 492 | |
| 493 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_WIN_EN 0x41C8740 |
| 494 | |
| 495 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR0_LSB 0x41C8750 |
| 496 | |
| 497 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR0_MSB 0x41C8754 |
| 498 | |
| 499 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK0_LSB 0x41C8758 |
| 500 | |
| 501 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK0_MSB 0x41C875C |
| 502 | |
| 503 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR1_LSB 0x41C8760 |
| 504 | |
| 505 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR1_MSB 0x41C8764 |
| 506 | |
| 507 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK1_LSB 0x41C8768 |
| 508 | |
| 509 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK1_MSB 0x41C876C |
| 510 | |
| 511 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR2_LSB 0x41C8770 |
| 512 | |
| 513 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR2_MSB 0x41C8774 |
| 514 | |
| 515 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK2_LSB 0x41C8778 |
| 516 | |
| 517 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK2_MSB 0x41C877C |
| 518 | |
| 519 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR3_LSB 0x41C8780 |
| 520 | |
| 521 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR3_MSB 0x41C8784 |
| 522 | |
| 523 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK3_LSB 0x41C8788 |
| 524 | |
| 525 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK3_MSB 0x41C878C |
| 526 | |
| 527 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_TRMINATE_ARADDR_LSB 0x41C8790 |
| 528 | |
| 529 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CBU_TRMINATE_ARADDR_MSB 0x41C8794 |
| 530 | |
| 531 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CFG_CBU_TERMINATE_BRESP 0x41C8798 |
| 532 | |
| 533 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CFG_CBU_TERMINATE_RRESP 0x41C879C |
| 534 | |
| 535 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_0 0x41C8800 |
| 536 | |
| 537 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_1 0x41C8804 |
| 538 | |
| 539 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_2 0x41C8808 |
| 540 | |
| 541 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_3 0x41C880C |
| 542 | |
| 543 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_4 0x41C8810 |
| 544 | |
| 545 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_5 0x41C8814 |
| 546 | |
| 547 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_6 0x41C8818 |
| 548 | |
| 549 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_7 0x41C881C |
| 550 | |
| 551 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_8 0x41C8820 |
| 552 | |
| 553 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_9 0x41C8824 |
| 554 | |
| 555 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_10 0x41C8828 |
| 556 | |
| 557 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_11 0x41C882C |
| 558 | |
| 559 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_12 0x41C8830 |
| 560 | |
| 561 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_13 0x41C8834 |
| 562 | |
| 563 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_14 0x41C8838 |
| 564 | |
| 565 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_REGION_CFG_15 0x41C883C |
| 566 | |
| 567 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_TRMINATE_AWADDR_ERR 0x41C8840 |
| 568 | |
| 569 | #define mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_TRMINATE_ARADDR_ERR 0x41C8844 |
| 570 | |
| 571 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CFG_DCCM_TERMINATE_BRESP 0x41C8848 |
| 572 | |
| 573 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CFG_DCCM_TERMINATE_RRESP 0x41C884C |
| 574 | |
| 575 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CFG_DCCM_TERMINATE_EN 0x41C8850 |
| 576 | |
| 577 | #define mmDCORE0_EDMA0_QM_ARC_AUX_CFG_DCCM_SECURE_REGION 0x41C8854 |
| 578 | |
| 579 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_AXI_ORDERING_WR_IF_CNT 0x41C8900 |
| 580 | |
| 581 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_AXI_ORDERING_CTL 0x41C8904 |
| 582 | |
| 583 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_AXI_ORDERING_ADDR_MSK 0x41C8908 |
| 584 | |
| 585 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_AXI_ORDERING_ADDR 0x41C890C |
| 586 | |
| 587 | #define mmDCORE0_EDMA0_QM_ARC_AUX_ARC_ACC_ENGS_BUSER 0x41C8910 |
| 588 | |
| 589 | #define mmDCORE0_EDMA0_QM_ARC_AUX_MME_ARC_UPPER_DCCM_EN 0x41C8920 |
| 590 | |
| 591 | #endif /* ASIC_REG_DCORE0_EDMA0_QM_ARC_AUX_REGS_H_ */ |
| 592 | |