1 | /* |
2 | * Copyright (C) 2020 Advanced Micro Devices, Inc. |
3 | * |
4 | * Permission is hereby granted, free of charge, to any person obtaining a |
5 | * copy of this software and associated documentation files (the "Software"), |
6 | * to deal in the Software without restriction, including without limitation |
7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
8 | * and/or sell copies of the Software, and to permit persons to whom the |
9 | * Software is furnished to do so, subject to the following conditions: |
10 | * |
11 | * The above copyright notice and this permission notice shall be included |
12 | * in all copies or substantial portions of the Software. |
13 | * |
14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
15 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
17 | * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN |
18 | * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
19 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
20 | */ |
21 | #ifndef _nbio_7_2_0_OFFSET_HEADER |
22 | #define |
23 | |
24 | |
25 | // addressBlock: nbio_nbif0_bif_cfg_dev0_rc_bifcfgdecp |
26 | // base address: 0x0 |
27 | #define cfgBIF_CFG_DEV0_RC_VENDOR_ID 0x0000 |
28 | #define cfgBIF_CFG_DEV0_RC_DEVICE_ID 0x0002 |
29 | #define cfgBIF_CFG_DEV0_RC_COMMAND 0x0004 |
30 | #define cfgBIF_CFG_DEV0_RC_STATUS 0x0006 |
31 | #define cfgBIF_CFG_DEV0_RC_REVISION_ID 0x0008 |
32 | #define cfgBIF_CFG_DEV0_RC_PROG_INTERFACE 0x0009 |
33 | #define cfgBIF_CFG_DEV0_RC_SUB_CLASS 0x000a |
34 | #define cfgBIF_CFG_DEV0_RC_BASE_CLASS 0x000b |
35 | #define cfgBIF_CFG_DEV0_RC_CACHE_LINE 0x000c |
36 | #define cfgBIF_CFG_DEV0_RC_LATENCY 0x000d |
37 | #define 0x000e |
38 | #define cfgBIF_CFG_DEV0_RC_BIST 0x000f |
39 | #define cfgBIF_CFG_DEV0_RC_BASE_ADDR_1 0x0010 |
40 | #define cfgBIF_CFG_DEV0_RC_BASE_ADDR_2 0x0014 |
41 | #define cfgBIF_CFG_DEV0_RC_SUB_BUS_NUMBER_LATENCY 0x0018 |
42 | #define cfgBIF_CFG_DEV0_RC_IO_BASE_LIMIT 0x001c |
43 | #define cfgBIF_CFG_DEV0_RC_SECONDARY_STATUS 0x001e |
44 | #define cfgBIF_CFG_DEV0_RC_MEM_BASE_LIMIT 0x0020 |
45 | #define cfgBIF_CFG_DEV0_RC_PREF_BASE_LIMIT 0x0024 |
46 | #define cfgBIF_CFG_DEV0_RC_PREF_BASE_UPPER 0x0028 |
47 | #define cfgBIF_CFG_DEV0_RC_PREF_LIMIT_UPPER 0x002c |
48 | #define cfgBIF_CFG_DEV0_RC_IO_BASE_LIMIT_HI 0x0030 |
49 | #define cfgBIF_CFG_DEV0_RC_CAP_PTR 0x0034 |
50 | #define cfgBIF_CFG_DEV0_RC_ROM_BASE_ADDR 0x0038 |
51 | #define cfgBIF_CFG_DEV0_RC_INTERRUPT_LINE 0x003c |
52 | #define cfgBIF_CFG_DEV0_RC_INTERRUPT_PIN 0x003d |
53 | #define cfgBIF_CFG_DEV0_RC_IRQ_BRIDGE_CNTL 0x003e |
54 | #define cfgBIF_CFG_DEV0_RC_EXT_BRIDGE_CNTL 0x0040 |
55 | #define cfgBIF_CFG_DEV0_RC_PMI_CAP_LIST 0x0050 |
56 | #define cfgBIF_CFG_DEV0_RC_PMI_CAP 0x0052 |
57 | #define cfgBIF_CFG_DEV0_RC_PMI_STATUS_CNTL 0x0054 |
58 | #define cfgBIF_CFG_DEV0_RC_PCIE_CAP_LIST 0x0058 |
59 | #define cfgBIF_CFG_DEV0_RC_PCIE_CAP 0x005a |
60 | #define cfgBIF_CFG_DEV0_RC_DEVICE_CAP 0x005c |
61 | #define cfgBIF_CFG_DEV0_RC_DEVICE_CNTL 0x0060 |
62 | #define cfgBIF_CFG_DEV0_RC_DEVICE_STATUS 0x0062 |
63 | #define cfgBIF_CFG_DEV0_RC_LINK_CAP 0x0064 |
64 | #define cfgBIF_CFG_DEV0_RC_LINK_CNTL 0x0068 |
65 | #define cfgBIF_CFG_DEV0_RC_LINK_STATUS 0x006a |
66 | #define cfgBIF_CFG_DEV0_RC_SLOT_CAP 0x006c |
67 | #define cfgBIF_CFG_DEV0_RC_SLOT_CNTL 0x0070 |
68 | #define cfgBIF_CFG_DEV0_RC_SLOT_STATUS 0x0072 |
69 | #define cfgBIF_CFG_DEV0_RC_ROOT_CNTL 0x0074 |
70 | #define cfgBIF_CFG_DEV0_RC_ROOT_CAP 0x0076 |
71 | #define cfgBIF_CFG_DEV0_RC_ROOT_STATUS 0x0078 |
72 | #define cfgBIF_CFG_DEV0_RC_DEVICE_CAP2 0x007c |
73 | #define cfgBIF_CFG_DEV0_RC_DEVICE_CNTL2 0x0080 |
74 | #define cfgBIF_CFG_DEV0_RC_DEVICE_STATUS2 0x0082 |
75 | #define cfgBIF_CFG_DEV0_RC_LINK_CAP2 0x0084 |
76 | #define cfgBIF_CFG_DEV0_RC_LINK_CNTL2 0x0088 |
77 | #define cfgBIF_CFG_DEV0_RC_LINK_STATUS2 0x008a |
78 | #define cfgBIF_CFG_DEV0_RC_SLOT_CAP2 0x008c |
79 | #define cfgBIF_CFG_DEV0_RC_SLOT_CNTL2 0x0090 |
80 | #define cfgBIF_CFG_DEV0_RC_SLOT_STATUS2 0x0092 |
81 | #define cfgBIF_CFG_DEV0_RC_MSI_CAP_LIST 0x00a0 |
82 | #define cfgBIF_CFG_DEV0_RC_MSI_MSG_CNTL 0x00a2 |
83 | #define cfgBIF_CFG_DEV0_RC_MSI_MSG_ADDR_LO 0x00a4 |
84 | #define cfgBIF_CFG_DEV0_RC_MSI_MSG_ADDR_HI 0x00a8 |
85 | #define cfgBIF_CFG_DEV0_RC_MSI_MSG_DATA 0x00a8 |
86 | #define cfgBIF_CFG_DEV0_RC_MSI_EXT_MSG_DATA 0x00aa |
87 | #define cfgBIF_CFG_DEV0_RC_MSI_MSG_DATA_64 0x00ac |
88 | #define cfgBIF_CFG_DEV0_RC_MSI_EXT_MSG_DATA_64 0x00ae |
89 | #define cfgBIF_CFG_DEV0_RC_SSID_CAP_LIST 0x00c0 |
90 | #define cfgBIF_CFG_DEV0_RC_SSID_CAP 0x00c4 |
91 | #define cfgBIF_CFG_DEV0_RC_MSI_MAP_CAP_LIST 0x00c8 |
92 | #define cfgBIF_CFG_DEV0_RC_MSI_MAP_CAP 0x00ca |
93 | #define cfgBIF_CFG_DEV0_RC_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
94 | #define cfgBIF_CFG_DEV0_RC_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
95 | #define cfgBIF_CFG_DEV0_RC_PCIE_VENDOR_SPECIFIC1 0x0108 |
96 | #define cfgBIF_CFG_DEV0_RC_PCIE_VENDOR_SPECIFIC2 0x010c |
97 | #define cfgBIF_CFG_DEV0_RC_PCIE_VC_ENH_CAP_LIST 0x0110 |
98 | #define cfgBIF_CFG_DEV0_RC_PCIE_PORT_VC_CAP_REG1 0x0114 |
99 | #define cfgBIF_CFG_DEV0_RC_PCIE_PORT_VC_CAP_REG2 0x0118 |
100 | #define cfgBIF_CFG_DEV0_RC_PCIE_PORT_VC_CNTL 0x011c |
101 | #define cfgBIF_CFG_DEV0_RC_PCIE_PORT_VC_STATUS 0x011e |
102 | #define cfgBIF_CFG_DEV0_RC_PCIE_VC0_RESOURCE_CAP 0x0120 |
103 | #define cfgBIF_CFG_DEV0_RC_PCIE_VC0_RESOURCE_CNTL 0x0124 |
104 | #define cfgBIF_CFG_DEV0_RC_PCIE_VC0_RESOURCE_STATUS 0x012a |
105 | #define cfgBIF_CFG_DEV0_RC_PCIE_VC1_RESOURCE_CAP 0x012c |
106 | #define cfgBIF_CFG_DEV0_RC_PCIE_VC1_RESOURCE_CNTL 0x0130 |
107 | #define cfgBIF_CFG_DEV0_RC_PCIE_VC1_RESOURCE_STATUS 0x0136 |
108 | #define cfgBIF_CFG_DEV0_RC_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0140 |
109 | #define cfgBIF_CFG_DEV0_RC_PCIE_DEV_SERIAL_NUM_DW1 0x0144 |
110 | #define cfgBIF_CFG_DEV0_RC_PCIE_DEV_SERIAL_NUM_DW2 0x0148 |
111 | #define cfgBIF_CFG_DEV0_RC_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
112 | #define cfgBIF_CFG_DEV0_RC_PCIE_UNCORR_ERR_STATUS 0x0154 |
113 | #define cfgBIF_CFG_DEV0_RC_PCIE_UNCORR_ERR_MASK 0x0158 |
114 | #define cfgBIF_CFG_DEV0_RC_PCIE_UNCORR_ERR_SEVERITY 0x015c |
115 | #define cfgBIF_CFG_DEV0_RC_PCIE_CORR_ERR_STATUS 0x0160 |
116 | #define cfgBIF_CFG_DEV0_RC_PCIE_CORR_ERR_MASK 0x0164 |
117 | #define cfgBIF_CFG_DEV0_RC_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
118 | #define cfgBIF_CFG_DEV0_RC_PCIE_HDR_LOG0 0x016c |
119 | #define cfgBIF_CFG_DEV0_RC_PCIE_HDR_LOG1 0x0170 |
120 | #define cfgBIF_CFG_DEV0_RC_PCIE_HDR_LOG2 0x0174 |
121 | #define cfgBIF_CFG_DEV0_RC_PCIE_HDR_LOG3 0x0178 |
122 | #define cfgBIF_CFG_DEV0_RC_PCIE_ROOT_ERR_CMD 0x017c |
123 | #define cfgBIF_CFG_DEV0_RC_PCIE_ROOT_ERR_STATUS 0x0180 |
124 | #define cfgBIF_CFG_DEV0_RC_PCIE_ERR_SRC_ID 0x0184 |
125 | #define cfgBIF_CFG_DEV0_RC_PCIE_TLP_PREFIX_LOG0 0x0188 |
126 | #define cfgBIF_CFG_DEV0_RC_PCIE_TLP_PREFIX_LOG1 0x018c |
127 | #define cfgBIF_CFG_DEV0_RC_PCIE_TLP_PREFIX_LOG2 0x0190 |
128 | #define cfgBIF_CFG_DEV0_RC_PCIE_TLP_PREFIX_LOG3 0x0194 |
129 | #define cfgBIF_CFG_DEV0_RC_PCIE_SECONDARY_ENH_CAP_LIST 0x0270 |
130 | #define cfgBIF_CFG_DEV0_RC_PCIE_LINK_CNTL3 0x0274 |
131 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_ERROR_STATUS 0x0278 |
132 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_0_EQUALIZATION_CNTL 0x027c |
133 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_1_EQUALIZATION_CNTL 0x027e |
134 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_2_EQUALIZATION_CNTL 0x0280 |
135 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_3_EQUALIZATION_CNTL 0x0282 |
136 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_4_EQUALIZATION_CNTL 0x0284 |
137 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_5_EQUALIZATION_CNTL 0x0286 |
138 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_6_EQUALIZATION_CNTL 0x0288 |
139 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_7_EQUALIZATION_CNTL 0x028a |
140 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_8_EQUALIZATION_CNTL 0x028c |
141 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_9_EQUALIZATION_CNTL 0x028e |
142 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_10_EQUALIZATION_CNTL 0x0290 |
143 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_11_EQUALIZATION_CNTL 0x0292 |
144 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_12_EQUALIZATION_CNTL 0x0294 |
145 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_13_EQUALIZATION_CNTL 0x0296 |
146 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_14_EQUALIZATION_CNTL 0x0298 |
147 | #define cfgBIF_CFG_DEV0_RC_PCIE_LANE_15_EQUALIZATION_CNTL 0x029a |
148 | #define cfgBIF_CFG_DEV0_RC_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
149 | #define cfgBIF_CFG_DEV0_RC_PCIE_ACS_CAP 0x02a4 |
150 | #define cfgBIF_CFG_DEV0_RC_PCIE_ACS_CNTL 0x02a6 |
151 | #define cfgBIF_CFG_DEV0_RC_PCIE_DLF_ENH_CAP_LIST 0x0400 |
152 | #define cfgBIF_CFG_DEV0_RC_DATA_LINK_FEATURE_CAP 0x0404 |
153 | #define cfgBIF_CFG_DEV0_RC_DATA_LINK_FEATURE_STATUS 0x0408 |
154 | #define cfgBIF_CFG_DEV0_RC_PCIE_PHY_16GT_ENH_CAP_LIST 0x0410 |
155 | #define cfgBIF_CFG_DEV0_RC_LINK_CAP_16GT 0x0414 |
156 | #define cfgBIF_CFG_DEV0_RC_LINK_CNTL_16GT 0x0418 |
157 | #define cfgBIF_CFG_DEV0_RC_LINK_STATUS_16GT 0x041c |
158 | #define cfgBIF_CFG_DEV0_RC_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0420 |
159 | #define cfgBIF_CFG_DEV0_RC_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0424 |
160 | #define cfgBIF_CFG_DEV0_RC_RTM2_PARITY_MISMATCH_STATUS_16GT 0x0428 |
161 | #define cfgBIF_CFG_DEV0_RC_LANE_0_EQUALIZATION_CNTL_16GT 0x0430 |
162 | #define cfgBIF_CFG_DEV0_RC_LANE_1_EQUALIZATION_CNTL_16GT 0x0431 |
163 | #define cfgBIF_CFG_DEV0_RC_LANE_2_EQUALIZATION_CNTL_16GT 0x0432 |
164 | #define cfgBIF_CFG_DEV0_RC_LANE_3_EQUALIZATION_CNTL_16GT 0x0433 |
165 | #define cfgBIF_CFG_DEV0_RC_LANE_4_EQUALIZATION_CNTL_16GT 0x0434 |
166 | #define cfgBIF_CFG_DEV0_RC_LANE_5_EQUALIZATION_CNTL_16GT 0x0435 |
167 | #define cfgBIF_CFG_DEV0_RC_LANE_6_EQUALIZATION_CNTL_16GT 0x0436 |
168 | #define cfgBIF_CFG_DEV0_RC_LANE_7_EQUALIZATION_CNTL_16GT 0x0437 |
169 | #define cfgBIF_CFG_DEV0_RC_LANE_8_EQUALIZATION_CNTL_16GT 0x0438 |
170 | #define cfgBIF_CFG_DEV0_RC_LANE_9_EQUALIZATION_CNTL_16GT 0x0439 |
171 | #define cfgBIF_CFG_DEV0_RC_LANE_10_EQUALIZATION_CNTL_16GT 0x043a |
172 | #define cfgBIF_CFG_DEV0_RC_LANE_11_EQUALIZATION_CNTL_16GT 0x043b |
173 | #define cfgBIF_CFG_DEV0_RC_LANE_12_EQUALIZATION_CNTL_16GT 0x043c |
174 | #define cfgBIF_CFG_DEV0_RC_LANE_13_EQUALIZATION_CNTL_16GT 0x043d |
175 | #define cfgBIF_CFG_DEV0_RC_LANE_14_EQUALIZATION_CNTL_16GT 0x043e |
176 | #define cfgBIF_CFG_DEV0_RC_LANE_15_EQUALIZATION_CNTL_16GT 0x043f |
177 | #define cfgBIF_CFG_DEV0_RC_PCIE_MARGINING_ENH_CAP_LIST 0x0440 |
178 | #define cfgBIF_CFG_DEV0_RC_MARGINING_PORT_CAP 0x0444 |
179 | #define cfgBIF_CFG_DEV0_RC_MARGINING_PORT_STATUS 0x0446 |
180 | #define cfgBIF_CFG_DEV0_RC_LANE_0_MARGINING_LANE_CNTL 0x0448 |
181 | #define cfgBIF_CFG_DEV0_RC_LANE_0_MARGINING_LANE_STATUS 0x044a |
182 | #define cfgBIF_CFG_DEV0_RC_LANE_1_MARGINING_LANE_CNTL 0x044c |
183 | #define cfgBIF_CFG_DEV0_RC_LANE_1_MARGINING_LANE_STATUS 0x044e |
184 | #define cfgBIF_CFG_DEV0_RC_LANE_2_MARGINING_LANE_CNTL 0x0450 |
185 | #define cfgBIF_CFG_DEV0_RC_LANE_2_MARGINING_LANE_STATUS 0x0452 |
186 | #define cfgBIF_CFG_DEV0_RC_LANE_3_MARGINING_LANE_CNTL 0x0454 |
187 | #define cfgBIF_CFG_DEV0_RC_LANE_3_MARGINING_LANE_STATUS 0x0456 |
188 | #define cfgBIF_CFG_DEV0_RC_LANE_4_MARGINING_LANE_CNTL 0x0458 |
189 | #define cfgBIF_CFG_DEV0_RC_LANE_4_MARGINING_LANE_STATUS 0x045a |
190 | #define cfgBIF_CFG_DEV0_RC_LANE_5_MARGINING_LANE_CNTL 0x045c |
191 | #define cfgBIF_CFG_DEV0_RC_LANE_5_MARGINING_LANE_STATUS 0x045e |
192 | #define cfgBIF_CFG_DEV0_RC_LANE_6_MARGINING_LANE_CNTL 0x0460 |
193 | #define cfgBIF_CFG_DEV0_RC_LANE_6_MARGINING_LANE_STATUS 0x0462 |
194 | #define cfgBIF_CFG_DEV0_RC_LANE_7_MARGINING_LANE_CNTL 0x0464 |
195 | #define cfgBIF_CFG_DEV0_RC_LANE_7_MARGINING_LANE_STATUS 0x0466 |
196 | #define cfgBIF_CFG_DEV0_RC_LANE_8_MARGINING_LANE_CNTL 0x0468 |
197 | #define cfgBIF_CFG_DEV0_RC_LANE_8_MARGINING_LANE_STATUS 0x046a |
198 | #define cfgBIF_CFG_DEV0_RC_LANE_9_MARGINING_LANE_CNTL 0x046c |
199 | #define cfgBIF_CFG_DEV0_RC_LANE_9_MARGINING_LANE_STATUS 0x046e |
200 | #define cfgBIF_CFG_DEV0_RC_LANE_10_MARGINING_LANE_CNTL 0x0470 |
201 | #define cfgBIF_CFG_DEV0_RC_LANE_10_MARGINING_LANE_STATUS 0x0472 |
202 | #define cfgBIF_CFG_DEV0_RC_LANE_11_MARGINING_LANE_CNTL 0x0474 |
203 | #define cfgBIF_CFG_DEV0_RC_LANE_11_MARGINING_LANE_STATUS 0x0476 |
204 | #define cfgBIF_CFG_DEV0_RC_LANE_12_MARGINING_LANE_CNTL 0x0478 |
205 | #define cfgBIF_CFG_DEV0_RC_LANE_12_MARGINING_LANE_STATUS 0x047a |
206 | #define cfgBIF_CFG_DEV0_RC_LANE_13_MARGINING_LANE_CNTL 0x047c |
207 | #define cfgBIF_CFG_DEV0_RC_LANE_13_MARGINING_LANE_STATUS 0x047e |
208 | #define cfgBIF_CFG_DEV0_RC_LANE_14_MARGINING_LANE_CNTL 0x0480 |
209 | #define cfgBIF_CFG_DEV0_RC_LANE_14_MARGINING_LANE_STATUS 0x0482 |
210 | #define cfgBIF_CFG_DEV0_RC_LANE_15_MARGINING_LANE_CNTL 0x0484 |
211 | #define cfgBIF_CFG_DEV0_RC_LANE_15_MARGINING_LANE_STATUS 0x0486 |
212 | |
213 | |
214 | // addressBlock: nbio_nbif0_bif_cfg_dev1_rc_bifcfgdecp |
215 | // base address: 0x0 |
216 | #define cfgBIF_CFG_DEV1_RC_VENDOR_ID 0x0000 |
217 | #define cfgBIF_CFG_DEV1_RC_DEVICE_ID 0x0002 |
218 | #define cfgBIF_CFG_DEV1_RC_COMMAND 0x0004 |
219 | #define cfgBIF_CFG_DEV1_RC_STATUS 0x0006 |
220 | #define cfgBIF_CFG_DEV1_RC_REVISION_ID 0x0008 |
221 | #define cfgBIF_CFG_DEV1_RC_PROG_INTERFACE 0x0009 |
222 | #define cfgBIF_CFG_DEV1_RC_SUB_CLASS 0x000a |
223 | #define cfgBIF_CFG_DEV1_RC_BASE_CLASS 0x000b |
224 | #define cfgBIF_CFG_DEV1_RC_CACHE_LINE 0x000c |
225 | #define cfgBIF_CFG_DEV1_RC_LATENCY 0x000d |
226 | #define 0x000e |
227 | #define cfgBIF_CFG_DEV1_RC_BIST 0x000f |
228 | #define cfgBIF_CFG_DEV1_RC_BASE_ADDR_1 0x0010 |
229 | #define cfgBIF_CFG_DEV1_RC_BASE_ADDR_2 0x0014 |
230 | #define cfgBIF_CFG_DEV1_RC_SUB_BUS_NUMBER_LATENCY 0x0018 |
231 | #define cfgBIF_CFG_DEV1_RC_IO_BASE_LIMIT 0x001c |
232 | #define cfgBIF_CFG_DEV1_RC_SECONDARY_STATUS 0x001e |
233 | #define cfgBIF_CFG_DEV1_RC_MEM_BASE_LIMIT 0x0020 |
234 | #define cfgBIF_CFG_DEV1_RC_PREF_BASE_LIMIT 0x0024 |
235 | #define cfgBIF_CFG_DEV1_RC_PREF_BASE_UPPER 0x0028 |
236 | #define cfgBIF_CFG_DEV1_RC_PREF_LIMIT_UPPER 0x002c |
237 | #define cfgBIF_CFG_DEV1_RC_IO_BASE_LIMIT_HI 0x0030 |
238 | #define cfgBIF_CFG_DEV1_RC_CAP_PTR 0x0034 |
239 | #define cfgBIF_CFG_DEV1_RC_ROM_BASE_ADDR 0x0038 |
240 | #define cfgBIF_CFG_DEV1_RC_INTERRUPT_LINE 0x003c |
241 | #define cfgBIF_CFG_DEV1_RC_INTERRUPT_PIN 0x003d |
242 | #define cfgBIF_CFG_DEV1_RC_IRQ_BRIDGE_CNTL 0x003e |
243 | #define cfgBIF_CFG_DEV1_RC_EXT_BRIDGE_CNTL 0x0040 |
244 | #define cfgBIF_CFG_DEV1_RC_PMI_CAP_LIST 0x0050 |
245 | #define cfgBIF_CFG_DEV1_RC_PMI_CAP 0x0052 |
246 | #define cfgBIF_CFG_DEV1_RC_PMI_STATUS_CNTL 0x0054 |
247 | #define cfgBIF_CFG_DEV1_RC_PCIE_CAP_LIST 0x0058 |
248 | #define cfgBIF_CFG_DEV1_RC_PCIE_CAP 0x005a |
249 | #define cfgBIF_CFG_DEV1_RC_DEVICE_CAP 0x005c |
250 | #define cfgBIF_CFG_DEV1_RC_DEVICE_CNTL 0x0060 |
251 | #define cfgBIF_CFG_DEV1_RC_DEVICE_STATUS 0x0062 |
252 | #define cfgBIF_CFG_DEV1_RC_LINK_CAP 0x0064 |
253 | #define cfgBIF_CFG_DEV1_RC_LINK_CNTL 0x0068 |
254 | #define cfgBIF_CFG_DEV1_RC_LINK_STATUS 0x006a |
255 | #define cfgBIF_CFG_DEV1_RC_SLOT_CAP 0x006c |
256 | #define cfgBIF_CFG_DEV1_RC_SLOT_CNTL 0x0070 |
257 | #define cfgBIF_CFG_DEV1_RC_SLOT_STATUS 0x0072 |
258 | #define cfgBIF_CFG_DEV1_RC_ROOT_CNTL 0x0074 |
259 | #define cfgBIF_CFG_DEV1_RC_ROOT_CAP 0x0076 |
260 | #define cfgBIF_CFG_DEV1_RC_ROOT_STATUS 0x0078 |
261 | #define cfgBIF_CFG_DEV1_RC_DEVICE_CAP2 0x007c |
262 | #define cfgBIF_CFG_DEV1_RC_DEVICE_CNTL2 0x0080 |
263 | #define cfgBIF_CFG_DEV1_RC_DEVICE_STATUS2 0x0082 |
264 | #define cfgBIF_CFG_DEV1_RC_LINK_CAP2 0x0084 |
265 | #define cfgBIF_CFG_DEV1_RC_LINK_CNTL2 0x0088 |
266 | #define cfgBIF_CFG_DEV1_RC_LINK_STATUS2 0x008a |
267 | #define cfgBIF_CFG_DEV1_RC_SLOT_CAP2 0x008c |
268 | #define cfgBIF_CFG_DEV1_RC_SLOT_CNTL2 0x0090 |
269 | #define cfgBIF_CFG_DEV1_RC_SLOT_STATUS2 0x0092 |
270 | #define cfgBIF_CFG_DEV1_RC_MSI_CAP_LIST 0x00a0 |
271 | #define cfgBIF_CFG_DEV1_RC_MSI_MSG_CNTL 0x00a2 |
272 | #define cfgBIF_CFG_DEV1_RC_MSI_MSG_ADDR_LO 0x00a4 |
273 | #define cfgBIF_CFG_DEV1_RC_MSI_MSG_ADDR_HI 0x00a8 |
274 | #define cfgBIF_CFG_DEV1_RC_MSI_MSG_DATA 0x00a8 |
275 | #define cfgBIF_CFG_DEV1_RC_MSI_EXT_MSG_DATA 0x00aa |
276 | #define cfgBIF_CFG_DEV1_RC_MSI_MSG_DATA_64 0x00ac |
277 | #define cfgBIF_CFG_DEV1_RC_MSI_EXT_MSG_DATA_64 0x00ae |
278 | #define cfgBIF_CFG_DEV1_RC_SSID_CAP_LIST 0x00c0 |
279 | #define cfgBIF_CFG_DEV1_RC_SSID_CAP 0x00c4 |
280 | #define cfgBIF_CFG_DEV1_RC_MSI_MAP_CAP_LIST 0x00c8 |
281 | #define cfgBIF_CFG_DEV1_RC_MSI_MAP_CAP 0x00ca |
282 | #define cfgBIF_CFG_DEV1_RC_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
283 | #define cfgBIF_CFG_DEV1_RC_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
284 | #define cfgBIF_CFG_DEV1_RC_PCIE_VENDOR_SPECIFIC1 0x0108 |
285 | #define cfgBIF_CFG_DEV1_RC_PCIE_VENDOR_SPECIFIC2 0x010c |
286 | #define cfgBIF_CFG_DEV1_RC_PCIE_VC_ENH_CAP_LIST 0x0110 |
287 | #define cfgBIF_CFG_DEV1_RC_PCIE_PORT_VC_CAP_REG1 0x0114 |
288 | #define cfgBIF_CFG_DEV1_RC_PCIE_PORT_VC_CAP_REG2 0x0118 |
289 | #define cfgBIF_CFG_DEV1_RC_PCIE_PORT_VC_CNTL 0x011c |
290 | #define cfgBIF_CFG_DEV1_RC_PCIE_PORT_VC_STATUS 0x011e |
291 | #define cfgBIF_CFG_DEV1_RC_PCIE_VC0_RESOURCE_CAP 0x0120 |
292 | #define cfgBIF_CFG_DEV1_RC_PCIE_VC0_RESOURCE_CNTL 0x0124 |
293 | #define cfgBIF_CFG_DEV1_RC_PCIE_VC0_RESOURCE_STATUS 0x012a |
294 | #define cfgBIF_CFG_DEV1_RC_PCIE_VC1_RESOURCE_CAP 0x012c |
295 | #define cfgBIF_CFG_DEV1_RC_PCIE_VC1_RESOURCE_CNTL 0x0130 |
296 | #define cfgBIF_CFG_DEV1_RC_PCIE_VC1_RESOURCE_STATUS 0x0136 |
297 | #define cfgBIF_CFG_DEV1_RC_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0140 |
298 | #define cfgBIF_CFG_DEV1_RC_PCIE_DEV_SERIAL_NUM_DW1 0x0144 |
299 | #define cfgBIF_CFG_DEV1_RC_PCIE_DEV_SERIAL_NUM_DW2 0x0148 |
300 | #define cfgBIF_CFG_DEV1_RC_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
301 | #define cfgBIF_CFG_DEV1_RC_PCIE_UNCORR_ERR_STATUS 0x0154 |
302 | #define cfgBIF_CFG_DEV1_RC_PCIE_UNCORR_ERR_MASK 0x0158 |
303 | #define cfgBIF_CFG_DEV1_RC_PCIE_UNCORR_ERR_SEVERITY 0x015c |
304 | #define cfgBIF_CFG_DEV1_RC_PCIE_CORR_ERR_STATUS 0x0160 |
305 | #define cfgBIF_CFG_DEV1_RC_PCIE_CORR_ERR_MASK 0x0164 |
306 | #define cfgBIF_CFG_DEV1_RC_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
307 | #define cfgBIF_CFG_DEV1_RC_PCIE_HDR_LOG0 0x016c |
308 | #define cfgBIF_CFG_DEV1_RC_PCIE_HDR_LOG1 0x0170 |
309 | #define cfgBIF_CFG_DEV1_RC_PCIE_HDR_LOG2 0x0174 |
310 | #define cfgBIF_CFG_DEV1_RC_PCIE_HDR_LOG3 0x0178 |
311 | #define cfgBIF_CFG_DEV1_RC_PCIE_ROOT_ERR_CMD 0x017c |
312 | #define cfgBIF_CFG_DEV1_RC_PCIE_ROOT_ERR_STATUS 0x0180 |
313 | #define cfgBIF_CFG_DEV1_RC_PCIE_ERR_SRC_ID 0x0184 |
314 | #define cfgBIF_CFG_DEV1_RC_PCIE_TLP_PREFIX_LOG0 0x0188 |
315 | #define cfgBIF_CFG_DEV1_RC_PCIE_TLP_PREFIX_LOG1 0x018c |
316 | #define cfgBIF_CFG_DEV1_RC_PCIE_TLP_PREFIX_LOG2 0x0190 |
317 | #define cfgBIF_CFG_DEV1_RC_PCIE_TLP_PREFIX_LOG3 0x0194 |
318 | #define cfgBIF_CFG_DEV1_RC_PCIE_SECONDARY_ENH_CAP_LIST 0x0270 |
319 | #define cfgBIF_CFG_DEV1_RC_PCIE_LINK_CNTL3 0x0274 |
320 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_ERROR_STATUS 0x0278 |
321 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_0_EQUALIZATION_CNTL 0x027c |
322 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_1_EQUALIZATION_CNTL 0x027e |
323 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_2_EQUALIZATION_CNTL 0x0280 |
324 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_3_EQUALIZATION_CNTL 0x0282 |
325 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_4_EQUALIZATION_CNTL 0x0284 |
326 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_5_EQUALIZATION_CNTL 0x0286 |
327 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_6_EQUALIZATION_CNTL 0x0288 |
328 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_7_EQUALIZATION_CNTL 0x028a |
329 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_8_EQUALIZATION_CNTL 0x028c |
330 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_9_EQUALIZATION_CNTL 0x028e |
331 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_10_EQUALIZATION_CNTL 0x0290 |
332 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_11_EQUALIZATION_CNTL 0x0292 |
333 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_12_EQUALIZATION_CNTL 0x0294 |
334 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_13_EQUALIZATION_CNTL 0x0296 |
335 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_14_EQUALIZATION_CNTL 0x0298 |
336 | #define cfgBIF_CFG_DEV1_RC_PCIE_LANE_15_EQUALIZATION_CNTL 0x029a |
337 | #define cfgBIF_CFG_DEV1_RC_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
338 | #define cfgBIF_CFG_DEV1_RC_PCIE_ACS_CAP 0x02a4 |
339 | #define cfgBIF_CFG_DEV1_RC_PCIE_ACS_CNTL 0x02a6 |
340 | #define cfgBIF_CFG_DEV1_RC_PCIE_DLF_ENH_CAP_LIST 0x0400 |
341 | #define cfgBIF_CFG_DEV1_RC_DATA_LINK_FEATURE_CAP 0x0404 |
342 | #define cfgBIF_CFG_DEV1_RC_DATA_LINK_FEATURE_STATUS 0x0408 |
343 | #define cfgBIF_CFG_DEV1_RC_PCIE_PHY_16GT_ENH_CAP_LIST 0x0410 |
344 | #define cfgBIF_CFG_DEV1_RC_LINK_CAP_16GT 0x0414 |
345 | #define cfgBIF_CFG_DEV1_RC_LINK_CNTL_16GT 0x0418 |
346 | #define cfgBIF_CFG_DEV1_RC_LINK_STATUS_16GT 0x041c |
347 | #define cfgBIF_CFG_DEV1_RC_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0420 |
348 | #define cfgBIF_CFG_DEV1_RC_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0424 |
349 | #define cfgBIF_CFG_DEV1_RC_RTM2_PARITY_MISMATCH_STATUS_16GT 0x0428 |
350 | #define cfgBIF_CFG_DEV1_RC_LANE_0_EQUALIZATION_CNTL_16GT 0x0430 |
351 | #define cfgBIF_CFG_DEV1_RC_LANE_1_EQUALIZATION_CNTL_16GT 0x0431 |
352 | #define cfgBIF_CFG_DEV1_RC_LANE_2_EQUALIZATION_CNTL_16GT 0x0432 |
353 | #define cfgBIF_CFG_DEV1_RC_LANE_3_EQUALIZATION_CNTL_16GT 0x0433 |
354 | #define cfgBIF_CFG_DEV1_RC_LANE_4_EQUALIZATION_CNTL_16GT 0x0434 |
355 | #define cfgBIF_CFG_DEV1_RC_LANE_5_EQUALIZATION_CNTL_16GT 0x0435 |
356 | #define cfgBIF_CFG_DEV1_RC_LANE_6_EQUALIZATION_CNTL_16GT 0x0436 |
357 | #define cfgBIF_CFG_DEV1_RC_LANE_7_EQUALIZATION_CNTL_16GT 0x0437 |
358 | #define cfgBIF_CFG_DEV1_RC_LANE_8_EQUALIZATION_CNTL_16GT 0x0438 |
359 | #define cfgBIF_CFG_DEV1_RC_LANE_9_EQUALIZATION_CNTL_16GT 0x0439 |
360 | #define cfgBIF_CFG_DEV1_RC_LANE_10_EQUALIZATION_CNTL_16GT 0x043a |
361 | #define cfgBIF_CFG_DEV1_RC_LANE_11_EQUALIZATION_CNTL_16GT 0x043b |
362 | #define cfgBIF_CFG_DEV1_RC_LANE_12_EQUALIZATION_CNTL_16GT 0x043c |
363 | #define cfgBIF_CFG_DEV1_RC_LANE_13_EQUALIZATION_CNTL_16GT 0x043d |
364 | #define cfgBIF_CFG_DEV1_RC_LANE_14_EQUALIZATION_CNTL_16GT 0x043e |
365 | #define cfgBIF_CFG_DEV1_RC_LANE_15_EQUALIZATION_CNTL_16GT 0x043f |
366 | #define cfgBIF_CFG_DEV1_RC_PCIE_MARGINING_ENH_CAP_LIST 0x0440 |
367 | #define cfgBIF_CFG_DEV1_RC_MARGINING_PORT_CAP 0x0444 |
368 | #define cfgBIF_CFG_DEV1_RC_MARGINING_PORT_STATUS 0x0446 |
369 | #define cfgBIF_CFG_DEV1_RC_LANE_0_MARGINING_LANE_CNTL 0x0448 |
370 | #define cfgBIF_CFG_DEV1_RC_LANE_0_MARGINING_LANE_STATUS 0x044a |
371 | #define cfgBIF_CFG_DEV1_RC_LANE_1_MARGINING_LANE_CNTL 0x044c |
372 | #define cfgBIF_CFG_DEV1_RC_LANE_1_MARGINING_LANE_STATUS 0x044e |
373 | #define cfgBIF_CFG_DEV1_RC_LANE_2_MARGINING_LANE_CNTL 0x0450 |
374 | #define cfgBIF_CFG_DEV1_RC_LANE_2_MARGINING_LANE_STATUS 0x0452 |
375 | #define cfgBIF_CFG_DEV1_RC_LANE_3_MARGINING_LANE_CNTL 0x0454 |
376 | #define cfgBIF_CFG_DEV1_RC_LANE_3_MARGINING_LANE_STATUS 0x0456 |
377 | #define cfgBIF_CFG_DEV1_RC_LANE_4_MARGINING_LANE_CNTL 0x0458 |
378 | #define cfgBIF_CFG_DEV1_RC_LANE_4_MARGINING_LANE_STATUS 0x045a |
379 | #define cfgBIF_CFG_DEV1_RC_LANE_5_MARGINING_LANE_CNTL 0x045c |
380 | #define cfgBIF_CFG_DEV1_RC_LANE_5_MARGINING_LANE_STATUS 0x045e |
381 | #define cfgBIF_CFG_DEV1_RC_LANE_6_MARGINING_LANE_CNTL 0x0460 |
382 | #define cfgBIF_CFG_DEV1_RC_LANE_6_MARGINING_LANE_STATUS 0x0462 |
383 | #define cfgBIF_CFG_DEV1_RC_LANE_7_MARGINING_LANE_CNTL 0x0464 |
384 | #define cfgBIF_CFG_DEV1_RC_LANE_7_MARGINING_LANE_STATUS 0x0466 |
385 | #define cfgBIF_CFG_DEV1_RC_LANE_8_MARGINING_LANE_CNTL 0x0468 |
386 | #define cfgBIF_CFG_DEV1_RC_LANE_8_MARGINING_LANE_STATUS 0x046a |
387 | #define cfgBIF_CFG_DEV1_RC_LANE_9_MARGINING_LANE_CNTL 0x046c |
388 | #define cfgBIF_CFG_DEV1_RC_LANE_9_MARGINING_LANE_STATUS 0x046e |
389 | #define cfgBIF_CFG_DEV1_RC_LANE_10_MARGINING_LANE_CNTL 0x0470 |
390 | #define cfgBIF_CFG_DEV1_RC_LANE_10_MARGINING_LANE_STATUS 0x0472 |
391 | #define cfgBIF_CFG_DEV1_RC_LANE_11_MARGINING_LANE_CNTL 0x0474 |
392 | #define cfgBIF_CFG_DEV1_RC_LANE_11_MARGINING_LANE_STATUS 0x0476 |
393 | #define cfgBIF_CFG_DEV1_RC_LANE_12_MARGINING_LANE_CNTL 0x0478 |
394 | #define cfgBIF_CFG_DEV1_RC_LANE_12_MARGINING_LANE_STATUS 0x047a |
395 | #define cfgBIF_CFG_DEV1_RC_LANE_13_MARGINING_LANE_CNTL 0x047c |
396 | #define cfgBIF_CFG_DEV1_RC_LANE_13_MARGINING_LANE_STATUS 0x047e |
397 | #define cfgBIF_CFG_DEV1_RC_LANE_14_MARGINING_LANE_CNTL 0x0480 |
398 | #define cfgBIF_CFG_DEV1_RC_LANE_14_MARGINING_LANE_STATUS 0x0482 |
399 | #define cfgBIF_CFG_DEV1_RC_LANE_15_MARGINING_LANE_CNTL 0x0484 |
400 | #define cfgBIF_CFG_DEV1_RC_LANE_15_MARGINING_LANE_STATUS 0x0486 |
401 | |
402 | |
403 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf0_bifcfgdecp |
404 | // base address: 0x0 |
405 | #define cfgBIF_CFG_DEV0_EPF0_VENDOR_ID 0x0000 |
406 | #define cfgBIF_CFG_DEV0_EPF0_DEVICE_ID 0x0002 |
407 | #define cfgBIF_CFG_DEV0_EPF0_COMMAND 0x0004 |
408 | #define cfgBIF_CFG_DEV0_EPF0_STATUS 0x0006 |
409 | #define cfgBIF_CFG_DEV0_EPF0_REVISION_ID 0x0008 |
410 | #define cfgBIF_CFG_DEV0_EPF0_PROG_INTERFACE 0x0009 |
411 | #define cfgBIF_CFG_DEV0_EPF0_SUB_CLASS 0x000a |
412 | #define cfgBIF_CFG_DEV0_EPF0_BASE_CLASS 0x000b |
413 | #define cfgBIF_CFG_DEV0_EPF0_CACHE_LINE 0x000c |
414 | #define cfgBIF_CFG_DEV0_EPF0_LATENCY 0x000d |
415 | #define 0x000e |
416 | #define cfgBIF_CFG_DEV0_EPF0_BIST 0x000f |
417 | #define cfgBIF_CFG_DEV0_EPF0_BASE_ADDR_1 0x0010 |
418 | #define cfgBIF_CFG_DEV0_EPF0_BASE_ADDR_2 0x0014 |
419 | #define cfgBIF_CFG_DEV0_EPF0_BASE_ADDR_3 0x0018 |
420 | #define cfgBIF_CFG_DEV0_EPF0_BASE_ADDR_4 0x001c |
421 | #define cfgBIF_CFG_DEV0_EPF0_BASE_ADDR_5 0x0020 |
422 | #define cfgBIF_CFG_DEV0_EPF0_BASE_ADDR_6 0x0024 |
423 | #define cfgBIF_CFG_DEV0_EPF0_CARDBUS_CIS_PTR 0x0028 |
424 | #define cfgBIF_CFG_DEV0_EPF0_ADAPTER_ID 0x002c |
425 | #define cfgBIF_CFG_DEV0_EPF0_ROM_BASE_ADDR 0x0030 |
426 | #define cfgBIF_CFG_DEV0_EPF0_CAP_PTR 0x0034 |
427 | #define cfgBIF_CFG_DEV0_EPF0_INTERRUPT_LINE 0x003c |
428 | #define cfgBIF_CFG_DEV0_EPF0_INTERRUPT_PIN 0x003d |
429 | #define cfgBIF_CFG_DEV0_EPF0_MIN_GRANT 0x003e |
430 | #define cfgBIF_CFG_DEV0_EPF0_MAX_LATENCY 0x003f |
431 | #define cfgBIF_CFG_DEV0_EPF0_VENDOR_CAP_LIST 0x0048 |
432 | #define cfgBIF_CFG_DEV0_EPF0_ADAPTER_ID_W 0x004c |
433 | #define cfgBIF_CFG_DEV0_EPF0_PMI_CAP_LIST 0x0050 |
434 | #define cfgBIF_CFG_DEV0_EPF0_PMI_CAP 0x0052 |
435 | #define cfgBIF_CFG_DEV0_EPF0_PMI_STATUS_CNTL 0x0054 |
436 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_CAP_LIST 0x0064 |
437 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_CAP 0x0066 |
438 | #define cfgBIF_CFG_DEV0_EPF0_DEVICE_CAP 0x0068 |
439 | #define cfgBIF_CFG_DEV0_EPF0_DEVICE_CNTL 0x006c |
440 | #define cfgBIF_CFG_DEV0_EPF0_DEVICE_STATUS 0x006e |
441 | #define cfgBIF_CFG_DEV0_EPF0_LINK_CAP 0x0070 |
442 | #define cfgBIF_CFG_DEV0_EPF0_LINK_CNTL 0x0074 |
443 | #define cfgBIF_CFG_DEV0_EPF0_LINK_STATUS 0x0076 |
444 | #define cfgBIF_CFG_DEV0_EPF0_DEVICE_CAP2 0x0088 |
445 | #define cfgBIF_CFG_DEV0_EPF0_DEVICE_CNTL2 0x008c |
446 | #define cfgBIF_CFG_DEV0_EPF0_DEVICE_STATUS2 0x008e |
447 | #define cfgBIF_CFG_DEV0_EPF0_LINK_CAP2 0x0090 |
448 | #define cfgBIF_CFG_DEV0_EPF0_LINK_CNTL2 0x0094 |
449 | #define cfgBIF_CFG_DEV0_EPF0_LINK_STATUS2 0x0096 |
450 | #define cfgBIF_CFG_DEV0_EPF0_MSI_CAP_LIST 0x00a0 |
451 | #define cfgBIF_CFG_DEV0_EPF0_MSI_MSG_CNTL 0x00a2 |
452 | #define cfgBIF_CFG_DEV0_EPF0_MSI_MSG_ADDR_LO 0x00a4 |
453 | #define cfgBIF_CFG_DEV0_EPF0_MSI_MSG_ADDR_HI 0x00a8 |
454 | #define cfgBIF_CFG_DEV0_EPF0_MSI_MSG_DATA 0x00a8 |
455 | #define cfgBIF_CFG_DEV0_EPF0_MSI_EXT_MSG_DATA 0x00aa |
456 | #define cfgBIF_CFG_DEV0_EPF0_MSI_MASK 0x00ac |
457 | #define cfgBIF_CFG_DEV0_EPF0_MSI_MSG_DATA_64 0x00ac |
458 | #define cfgBIF_CFG_DEV0_EPF0_MSI_EXT_MSG_DATA_64 0x00ae |
459 | #define cfgBIF_CFG_DEV0_EPF0_MSI_MASK_64 0x00b0 |
460 | #define cfgBIF_CFG_DEV0_EPF0_MSI_PENDING 0x00b0 |
461 | #define cfgBIF_CFG_DEV0_EPF0_MSI_PENDING_64 0x00b4 |
462 | #define cfgBIF_CFG_DEV0_EPF0_MSIX_CAP_LIST 0x00c0 |
463 | #define cfgBIF_CFG_DEV0_EPF0_MSIX_MSG_CNTL 0x00c2 |
464 | #define cfgBIF_CFG_DEV0_EPF0_MSIX_TABLE 0x00c4 |
465 | #define cfgBIF_CFG_DEV0_EPF0_MSIX_PBA 0x00c8 |
466 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
467 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
468 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC1 0x0108 |
469 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC2 0x010c |
470 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VC_ENH_CAP_LIST 0x0110 |
471 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PORT_VC_CAP_REG1 0x0114 |
472 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PORT_VC_CAP_REG2 0x0118 |
473 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PORT_VC_CNTL 0x011c |
474 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PORT_VC_STATUS 0x011e |
475 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VC0_RESOURCE_CAP 0x0120 |
476 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VC0_RESOURCE_CNTL 0x0124 |
477 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VC0_RESOURCE_STATUS 0x012a |
478 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VC1_RESOURCE_CAP 0x012c |
479 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VC1_RESOURCE_CNTL 0x0130 |
480 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VC1_RESOURCE_STATUS 0x0136 |
481 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0140 |
482 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DEV_SERIAL_NUM_DW1 0x0144 |
483 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DEV_SERIAL_NUM_DW2 0x0148 |
484 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
485 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_UNCORR_ERR_STATUS 0x0154 |
486 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_UNCORR_ERR_MASK 0x0158 |
487 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_UNCORR_ERR_SEVERITY 0x015c |
488 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_CORR_ERR_STATUS 0x0160 |
489 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_CORR_ERR_MASK 0x0164 |
490 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
491 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_HDR_LOG0 0x016c |
492 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_HDR_LOG1 0x0170 |
493 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_HDR_LOG2 0x0174 |
494 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_HDR_LOG3 0x0178 |
495 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_TLP_PREFIX_LOG0 0x0188 |
496 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_TLP_PREFIX_LOG1 0x018c |
497 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_TLP_PREFIX_LOG2 0x0190 |
498 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_TLP_PREFIX_LOG3 0x0194 |
499 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR_ENH_CAP_LIST 0x0200 |
500 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR1_CAP 0x0204 |
501 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR1_CNTL 0x0208 |
502 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR2_CAP 0x020c |
503 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR2_CNTL 0x0210 |
504 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR3_CAP 0x0214 |
505 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR3_CNTL 0x0218 |
506 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR4_CAP 0x021c |
507 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR4_CNTL 0x0220 |
508 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR5_CAP 0x0224 |
509 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR5_CNTL 0x0228 |
510 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR6_CAP 0x022c |
511 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_BAR6_CNTL 0x0230 |
512 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x0240 |
513 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PWR_BUDGET_DATA_SELECT 0x0244 |
514 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PWR_BUDGET_DATA 0x0248 |
515 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PWR_BUDGET_CAP 0x024c |
516 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_ENH_CAP_LIST 0x0250 |
517 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_CAP 0x0254 |
518 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_LATENCY_INDICATOR 0x0258 |
519 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_STATUS 0x025c |
520 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_CNTL 0x025e |
521 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x0260 |
522 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x0261 |
523 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x0262 |
524 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x0263 |
525 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x0264 |
526 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x0265 |
527 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x0266 |
528 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x0267 |
529 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SECONDARY_ENH_CAP_LIST 0x0270 |
530 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LINK_CNTL3 0x0274 |
531 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_ERROR_STATUS 0x0278 |
532 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_0_EQUALIZATION_CNTL 0x027c |
533 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_1_EQUALIZATION_CNTL 0x027e |
534 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_2_EQUALIZATION_CNTL 0x0280 |
535 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_3_EQUALIZATION_CNTL 0x0282 |
536 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_4_EQUALIZATION_CNTL 0x0284 |
537 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_5_EQUALIZATION_CNTL 0x0286 |
538 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_6_EQUALIZATION_CNTL 0x0288 |
539 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_7_EQUALIZATION_CNTL 0x028a |
540 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_8_EQUALIZATION_CNTL 0x028c |
541 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_9_EQUALIZATION_CNTL 0x028e |
542 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_10_EQUALIZATION_CNTL 0x0290 |
543 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_11_EQUALIZATION_CNTL 0x0292 |
544 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_12_EQUALIZATION_CNTL 0x0294 |
545 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_13_EQUALIZATION_CNTL 0x0296 |
546 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_14_EQUALIZATION_CNTL 0x0298 |
547 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LANE_15_EQUALIZATION_CNTL 0x029a |
548 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
549 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_ACS_CAP 0x02a4 |
550 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_ACS_CNTL 0x02a6 |
551 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_ATS_ENH_CAP_LIST 0x02b0 |
552 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_ATS_CAP 0x02b4 |
553 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_ATS_CNTL 0x02b6 |
554 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PAGE_REQ_ENH_CAP_LIST 0x02c0 |
555 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PAGE_REQ_CNTL 0x02c4 |
556 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PAGE_REQ_STATUS 0x02c6 |
557 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_OUTSTAND_PAGE_REQ_CAPACITY 0x02c8 |
558 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_OUTSTAND_PAGE_REQ_ALLOC 0x02cc |
559 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PASID_ENH_CAP_LIST 0x02d0 |
560 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PASID_CAP 0x02d4 |
561 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PASID_CNTL 0x02d6 |
562 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_MC_ENH_CAP_LIST 0x02f0 |
563 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_MC_CAP 0x02f4 |
564 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_MC_CNTL 0x02f6 |
565 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_MC_ADDR0 0x02f8 |
566 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_MC_ADDR1 0x02fc |
567 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_MC_RCV0 0x0300 |
568 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_MC_RCV1 0x0304 |
569 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_MC_BLOCK_ALL0 0x0308 |
570 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_MC_BLOCK_ALL1 0x030c |
571 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_MC_BLOCK_UNTRANSLATED_0 0x0310 |
572 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_MC_BLOCK_UNTRANSLATED_1 0x0314 |
573 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LTR_ENH_CAP_LIST 0x0320 |
574 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_LTR_CAP 0x0324 |
575 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_ARI_ENH_CAP_LIST 0x0328 |
576 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_ARI_CAP 0x032c |
577 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_ARI_CNTL 0x032e |
578 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_ENH_CAP_LIST 0x0330 |
579 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_CAP 0x0334 |
580 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_CONTROL 0x0338 |
581 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_STATUS 0x033a |
582 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_INITIAL_VFS 0x033c |
583 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_TOTAL_VFS 0x033e |
584 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_NUM_VFS 0x0340 |
585 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_FUNC_DEP_LINK 0x0342 |
586 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_FIRST_VF_OFFSET 0x0344 |
587 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_VF_STRIDE 0x0346 |
588 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_VF_DEVICE_ID 0x034a |
589 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_SUPPORTED_PAGE_SIZE 0x034c |
590 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_SYSTEM_PAGE_SIZE 0x0350 |
591 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_VF_BASE_ADDR_0 0x0354 |
592 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_VF_BASE_ADDR_1 0x0358 |
593 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_VF_BASE_ADDR_2 0x035c |
594 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_VF_BASE_ADDR_3 0x0360 |
595 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_VF_BASE_ADDR_4 0x0364 |
596 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_VF_BASE_ADDR_5 0x0368 |
597 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_SRIOV_VF_MIGRATION_STATE_ARRAY_OFFSET 0x036c |
598 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_TPH_REQR_ENH_CAP_LIST 0x0370 |
599 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_TPH_REQR_CAP 0x0374 |
600 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_TPH_REQR_CNTL 0x0378 |
601 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_DLF_ENH_CAP_LIST 0x0400 |
602 | #define cfgBIF_CFG_DEV0_EPF0_DATA_LINK_FEATURE_CAP 0x0404 |
603 | #define cfgBIF_CFG_DEV0_EPF0_DATA_LINK_FEATURE_STATUS 0x0408 |
604 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_PHY_16GT_ENH_CAP_LIST 0x0410 |
605 | #define cfgBIF_CFG_DEV0_EPF0_LINK_CAP_16GT 0x0414 |
606 | #define cfgBIF_CFG_DEV0_EPF0_LINK_CNTL_16GT 0x0418 |
607 | #define cfgBIF_CFG_DEV0_EPF0_LINK_STATUS_16GT 0x041c |
608 | #define cfgBIF_CFG_DEV0_EPF0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0420 |
609 | #define cfgBIF_CFG_DEV0_EPF0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0424 |
610 | #define cfgBIF_CFG_DEV0_EPF0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x0428 |
611 | #define cfgBIF_CFG_DEV0_EPF0_LANE_0_EQUALIZATION_CNTL_16GT 0x0430 |
612 | #define cfgBIF_CFG_DEV0_EPF0_LANE_1_EQUALIZATION_CNTL_16GT 0x0431 |
613 | #define cfgBIF_CFG_DEV0_EPF0_LANE_2_EQUALIZATION_CNTL_16GT 0x0432 |
614 | #define cfgBIF_CFG_DEV0_EPF0_LANE_3_EQUALIZATION_CNTL_16GT 0x0433 |
615 | #define cfgBIF_CFG_DEV0_EPF0_LANE_4_EQUALIZATION_CNTL_16GT 0x0434 |
616 | #define cfgBIF_CFG_DEV0_EPF0_LANE_5_EQUALIZATION_CNTL_16GT 0x0435 |
617 | #define cfgBIF_CFG_DEV0_EPF0_LANE_6_EQUALIZATION_CNTL_16GT 0x0436 |
618 | #define cfgBIF_CFG_DEV0_EPF0_LANE_7_EQUALIZATION_CNTL_16GT 0x0437 |
619 | #define cfgBIF_CFG_DEV0_EPF0_LANE_8_EQUALIZATION_CNTL_16GT 0x0438 |
620 | #define cfgBIF_CFG_DEV0_EPF0_LANE_9_EQUALIZATION_CNTL_16GT 0x0439 |
621 | #define cfgBIF_CFG_DEV0_EPF0_LANE_10_EQUALIZATION_CNTL_16GT 0x043a |
622 | #define cfgBIF_CFG_DEV0_EPF0_LANE_11_EQUALIZATION_CNTL_16GT 0x043b |
623 | #define cfgBIF_CFG_DEV0_EPF0_LANE_12_EQUALIZATION_CNTL_16GT 0x043c |
624 | #define cfgBIF_CFG_DEV0_EPF0_LANE_13_EQUALIZATION_CNTL_16GT 0x043d |
625 | #define cfgBIF_CFG_DEV0_EPF0_LANE_14_EQUALIZATION_CNTL_16GT 0x043e |
626 | #define cfgBIF_CFG_DEV0_EPF0_LANE_15_EQUALIZATION_CNTL_16GT 0x043f |
627 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_MARGINING_ENH_CAP_LIST 0x0440 |
628 | #define cfgBIF_CFG_DEV0_EPF0_MARGINING_PORT_CAP 0x0444 |
629 | #define cfgBIF_CFG_DEV0_EPF0_MARGINING_PORT_STATUS 0x0446 |
630 | #define cfgBIF_CFG_DEV0_EPF0_LANE_0_MARGINING_LANE_CNTL 0x0448 |
631 | #define cfgBIF_CFG_DEV0_EPF0_LANE_0_MARGINING_LANE_STATUS 0x044a |
632 | #define cfgBIF_CFG_DEV0_EPF0_LANE_1_MARGINING_LANE_CNTL 0x044c |
633 | #define cfgBIF_CFG_DEV0_EPF0_LANE_1_MARGINING_LANE_STATUS 0x044e |
634 | #define cfgBIF_CFG_DEV0_EPF0_LANE_2_MARGINING_LANE_CNTL 0x0450 |
635 | #define cfgBIF_CFG_DEV0_EPF0_LANE_2_MARGINING_LANE_STATUS 0x0452 |
636 | #define cfgBIF_CFG_DEV0_EPF0_LANE_3_MARGINING_LANE_CNTL 0x0454 |
637 | #define cfgBIF_CFG_DEV0_EPF0_LANE_3_MARGINING_LANE_STATUS 0x0456 |
638 | #define cfgBIF_CFG_DEV0_EPF0_LANE_4_MARGINING_LANE_CNTL 0x0458 |
639 | #define cfgBIF_CFG_DEV0_EPF0_LANE_4_MARGINING_LANE_STATUS 0x045a |
640 | #define cfgBIF_CFG_DEV0_EPF0_LANE_5_MARGINING_LANE_CNTL 0x045c |
641 | #define cfgBIF_CFG_DEV0_EPF0_LANE_5_MARGINING_LANE_STATUS 0x045e |
642 | #define cfgBIF_CFG_DEV0_EPF0_LANE_6_MARGINING_LANE_CNTL 0x0460 |
643 | #define cfgBIF_CFG_DEV0_EPF0_LANE_6_MARGINING_LANE_STATUS 0x0462 |
644 | #define cfgBIF_CFG_DEV0_EPF0_LANE_7_MARGINING_LANE_CNTL 0x0464 |
645 | #define cfgBIF_CFG_DEV0_EPF0_LANE_7_MARGINING_LANE_STATUS 0x0466 |
646 | #define cfgBIF_CFG_DEV0_EPF0_LANE_8_MARGINING_LANE_CNTL 0x0468 |
647 | #define cfgBIF_CFG_DEV0_EPF0_LANE_8_MARGINING_LANE_STATUS 0x046a |
648 | #define cfgBIF_CFG_DEV0_EPF0_LANE_9_MARGINING_LANE_CNTL 0x046c |
649 | #define cfgBIF_CFG_DEV0_EPF0_LANE_9_MARGINING_LANE_STATUS 0x046e |
650 | #define cfgBIF_CFG_DEV0_EPF0_LANE_10_MARGINING_LANE_CNTL 0x0470 |
651 | #define cfgBIF_CFG_DEV0_EPF0_LANE_10_MARGINING_LANE_STATUS 0x0472 |
652 | #define cfgBIF_CFG_DEV0_EPF0_LANE_11_MARGINING_LANE_CNTL 0x0474 |
653 | #define cfgBIF_CFG_DEV0_EPF0_LANE_11_MARGINING_LANE_STATUS 0x0476 |
654 | #define cfgBIF_CFG_DEV0_EPF0_LANE_12_MARGINING_LANE_CNTL 0x0478 |
655 | #define cfgBIF_CFG_DEV0_EPF0_LANE_12_MARGINING_LANE_STATUS 0x047a |
656 | #define cfgBIF_CFG_DEV0_EPF0_LANE_13_MARGINING_LANE_CNTL 0x047c |
657 | #define cfgBIF_CFG_DEV0_EPF0_LANE_13_MARGINING_LANE_STATUS 0x047e |
658 | #define cfgBIF_CFG_DEV0_EPF0_LANE_14_MARGINING_LANE_CNTL 0x0480 |
659 | #define cfgBIF_CFG_DEV0_EPF0_LANE_14_MARGINING_LANE_STATUS 0x0482 |
660 | #define cfgBIF_CFG_DEV0_EPF0_LANE_15_MARGINING_LANE_CNTL 0x0484 |
661 | #define cfgBIF_CFG_DEV0_EPF0_LANE_15_MARGINING_LANE_STATUS 0x0486 |
662 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR_ENH_CAP_LIST 0x04c0 |
663 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR1_CAP 0x04c4 |
664 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR1_CNTL 0x04c8 |
665 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR2_CAP 0x04cc |
666 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR2_CNTL 0x04d0 |
667 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR3_CAP 0x04d4 |
668 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR3_CNTL 0x04d8 |
669 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR4_CAP 0x04dc |
670 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR4_CNTL 0x04e0 |
671 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR5_CAP 0x04e4 |
672 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR5_CNTL 0x04e8 |
673 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR6_CAP 0x04ec |
674 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VF_RESIZE_BAR6_CNTL 0x04f0 |
675 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_GPUIOV 0x0500 |
676 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV 0x0504 |
677 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_SRIOV_SHADOW 0x0508 |
678 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_ENABLE 0x050c |
679 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_STATUS 0x0510 |
680 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_RESET_CONTROL 0x0514 |
681 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW0 0x0518 |
682 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW1 0x051c |
683 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW2 0x0520 |
684 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_CONTEXT 0x0524 |
685 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_TOTAL_FB 0x0528 |
686 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_OFFSETS 0x052c |
687 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_REGION 0x0530 |
688 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_P2P_OVER_XGMI_ENABLE 0x0534 |
689 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF0_FB 0x0538 |
690 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF1_FB 0x053c |
691 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF2_FB 0x0540 |
692 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF3_FB 0x0544 |
693 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF4_FB 0x0548 |
694 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF5_FB 0x054c |
695 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF6_FB 0x0550 |
696 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF7_FB 0x0554 |
697 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF8_FB 0x0558 |
698 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF9_FB 0x055c |
699 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF10_FB 0x0560 |
700 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF11_FB 0x0564 |
701 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF12_FB 0x0568 |
702 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF13_FB 0x056c |
703 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF14_FB 0x0570 |
704 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF15_FB 0x0574 |
705 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF16_FB 0x0578 |
706 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF17_FB 0x057c |
707 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF18_FB 0x0580 |
708 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF19_FB 0x0584 |
709 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF20_FB 0x0588 |
710 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF21_FB 0x058c |
711 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF22_FB 0x0590 |
712 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF23_FB 0x0594 |
713 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF24_FB 0x0598 |
714 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF25_FB 0x059c |
715 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF26_FB 0x05a0 |
716 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF27_FB 0x05a4 |
717 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF28_FB 0x05a8 |
718 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF29_FB 0x05ac |
719 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF30_FB 0x05b0 |
720 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW0 0x05c0 |
721 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW1 0x05c4 |
722 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW2 0x05c8 |
723 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW3 0x05cc |
724 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW4 0x05d0 |
725 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW5 0x05d4 |
726 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW6 0x05d8 |
727 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW7 0x05dc |
728 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW8 0x05e0 |
729 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW0 0x05f0 |
730 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW1 0x05f4 |
731 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW2 0x05f8 |
732 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW3 0x05fc |
733 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW4 0x0600 |
734 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW5 0x0604 |
735 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW6 0x0608 |
736 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW7 0x060c |
737 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW8 0x0610 |
738 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW0 0x0620 |
739 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW1 0x0624 |
740 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW2 0x0628 |
741 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW3 0x062c |
742 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW4 0x0630 |
743 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW5 0x0634 |
744 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW6 0x0638 |
745 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW7 0x063c |
746 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW8 0x0640 |
747 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW0 0x0650 |
748 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW1 0x0654 |
749 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW2 0x0658 |
750 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW3 0x065c |
751 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW4 0x0660 |
752 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW5 0x0664 |
753 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW6 0x0668 |
754 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW7 0x066c |
755 | #define cfgBIF_CFG_DEV0_EPF0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW8 0x0670 |
756 | |
757 | |
758 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf1_bifcfgdecp |
759 | // base address: 0x0 |
760 | #define cfgBIF_CFG_DEV0_EPF1_VENDOR_ID 0x0000 |
761 | #define cfgBIF_CFG_DEV0_EPF1_DEVICE_ID 0x0002 |
762 | #define cfgBIF_CFG_DEV0_EPF1_COMMAND 0x0004 |
763 | #define cfgBIF_CFG_DEV0_EPF1_STATUS 0x0006 |
764 | #define cfgBIF_CFG_DEV0_EPF1_REVISION_ID 0x0008 |
765 | #define cfgBIF_CFG_DEV0_EPF1_PROG_INTERFACE 0x0009 |
766 | #define cfgBIF_CFG_DEV0_EPF1_SUB_CLASS 0x000a |
767 | #define cfgBIF_CFG_DEV0_EPF1_BASE_CLASS 0x000b |
768 | #define cfgBIF_CFG_DEV0_EPF1_CACHE_LINE 0x000c |
769 | #define cfgBIF_CFG_DEV0_EPF1_LATENCY 0x000d |
770 | #define 0x000e |
771 | #define cfgBIF_CFG_DEV0_EPF1_BIST 0x000f |
772 | #define cfgBIF_CFG_DEV0_EPF1_BASE_ADDR_1 0x0010 |
773 | #define cfgBIF_CFG_DEV0_EPF1_BASE_ADDR_2 0x0014 |
774 | #define cfgBIF_CFG_DEV0_EPF1_BASE_ADDR_3 0x0018 |
775 | #define cfgBIF_CFG_DEV0_EPF1_BASE_ADDR_4 0x001c |
776 | #define cfgBIF_CFG_DEV0_EPF1_BASE_ADDR_5 0x0020 |
777 | #define cfgBIF_CFG_DEV0_EPF1_BASE_ADDR_6 0x0024 |
778 | #define cfgBIF_CFG_DEV0_EPF1_CARDBUS_CIS_PTR 0x0028 |
779 | #define cfgBIF_CFG_DEV0_EPF1_ADAPTER_ID 0x002c |
780 | #define cfgBIF_CFG_DEV0_EPF1_ROM_BASE_ADDR 0x0030 |
781 | #define cfgBIF_CFG_DEV0_EPF1_CAP_PTR 0x0034 |
782 | #define cfgBIF_CFG_DEV0_EPF1_INTERRUPT_LINE 0x003c |
783 | #define cfgBIF_CFG_DEV0_EPF1_INTERRUPT_PIN 0x003d |
784 | #define cfgBIF_CFG_DEV0_EPF1_MIN_GRANT 0x003e |
785 | #define cfgBIF_CFG_DEV0_EPF1_MAX_LATENCY 0x003f |
786 | #define cfgBIF_CFG_DEV0_EPF1_VENDOR_CAP_LIST 0x0048 |
787 | #define cfgBIF_CFG_DEV0_EPF1_ADAPTER_ID_W 0x004c |
788 | #define cfgBIF_CFG_DEV0_EPF1_PMI_CAP_LIST 0x0050 |
789 | #define cfgBIF_CFG_DEV0_EPF1_PMI_CAP 0x0052 |
790 | #define cfgBIF_CFG_DEV0_EPF1_PMI_STATUS_CNTL 0x0054 |
791 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_CAP_LIST 0x0064 |
792 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_CAP 0x0066 |
793 | #define cfgBIF_CFG_DEV0_EPF1_DEVICE_CAP 0x0068 |
794 | #define cfgBIF_CFG_DEV0_EPF1_DEVICE_CNTL 0x006c |
795 | #define cfgBIF_CFG_DEV0_EPF1_DEVICE_STATUS 0x006e |
796 | #define cfgBIF_CFG_DEV0_EPF1_LINK_CAP 0x0070 |
797 | #define cfgBIF_CFG_DEV0_EPF1_LINK_CNTL 0x0074 |
798 | #define cfgBIF_CFG_DEV0_EPF1_LINK_STATUS 0x0076 |
799 | #define cfgBIF_CFG_DEV0_EPF1_DEVICE_CAP2 0x0088 |
800 | #define cfgBIF_CFG_DEV0_EPF1_DEVICE_CNTL2 0x008c |
801 | #define cfgBIF_CFG_DEV0_EPF1_DEVICE_STATUS2 0x008e |
802 | #define cfgBIF_CFG_DEV0_EPF1_LINK_CAP2 0x0090 |
803 | #define cfgBIF_CFG_DEV0_EPF1_LINK_CNTL2 0x0094 |
804 | #define cfgBIF_CFG_DEV0_EPF1_LINK_STATUS2 0x0096 |
805 | #define cfgBIF_CFG_DEV0_EPF1_MSI_CAP_LIST 0x00a0 |
806 | #define cfgBIF_CFG_DEV0_EPF1_MSI_MSG_CNTL 0x00a2 |
807 | #define cfgBIF_CFG_DEV0_EPF1_MSI_MSG_ADDR_LO 0x00a4 |
808 | #define cfgBIF_CFG_DEV0_EPF1_MSI_MSG_ADDR_HI 0x00a8 |
809 | #define cfgBIF_CFG_DEV0_EPF1_MSI_MSG_DATA 0x00a8 |
810 | #define cfgBIF_CFG_DEV0_EPF1_MSI_EXT_MSG_DATA 0x00aa |
811 | #define cfgBIF_CFG_DEV0_EPF1_MSI_MASK 0x00ac |
812 | #define cfgBIF_CFG_DEV0_EPF1_MSI_MSG_DATA_64 0x00ac |
813 | #define cfgBIF_CFG_DEV0_EPF1_MSI_EXT_MSG_DATA_64 0x00ae |
814 | #define cfgBIF_CFG_DEV0_EPF1_MSI_MASK_64 0x00b0 |
815 | #define cfgBIF_CFG_DEV0_EPF1_MSI_PENDING 0x00b0 |
816 | #define cfgBIF_CFG_DEV0_EPF1_MSI_PENDING_64 0x00b4 |
817 | #define cfgBIF_CFG_DEV0_EPF1_MSIX_CAP_LIST 0x00c0 |
818 | #define cfgBIF_CFG_DEV0_EPF1_MSIX_MSG_CNTL 0x00c2 |
819 | #define cfgBIF_CFG_DEV0_EPF1_MSIX_TABLE 0x00c4 |
820 | #define cfgBIF_CFG_DEV0_EPF1_MSIX_PBA 0x00c8 |
821 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
822 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
823 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC1 0x0108 |
824 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC2 0x010c |
825 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VC_ENH_CAP_LIST 0x0110 |
826 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PORT_VC_CAP_REG1 0x0114 |
827 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PORT_VC_CAP_REG2 0x0118 |
828 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PORT_VC_CNTL 0x011c |
829 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PORT_VC_STATUS 0x011e |
830 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VC0_RESOURCE_CAP 0x0120 |
831 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VC0_RESOURCE_CNTL 0x0124 |
832 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VC0_RESOURCE_STATUS 0x012a |
833 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VC1_RESOURCE_CAP 0x012c |
834 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VC1_RESOURCE_CNTL 0x0130 |
835 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VC1_RESOURCE_STATUS 0x0136 |
836 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0140 |
837 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DEV_SERIAL_NUM_DW1 0x0144 |
838 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DEV_SERIAL_NUM_DW2 0x0148 |
839 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
840 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_UNCORR_ERR_STATUS 0x0154 |
841 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_UNCORR_ERR_MASK 0x0158 |
842 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_UNCORR_ERR_SEVERITY 0x015c |
843 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_CORR_ERR_STATUS 0x0160 |
844 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_CORR_ERR_MASK 0x0164 |
845 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
846 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_HDR_LOG0 0x016c |
847 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_HDR_LOG1 0x0170 |
848 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_HDR_LOG2 0x0174 |
849 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_HDR_LOG3 0x0178 |
850 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_TLP_PREFIX_LOG0 0x0188 |
851 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_TLP_PREFIX_LOG1 0x018c |
852 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_TLP_PREFIX_LOG2 0x0190 |
853 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_TLP_PREFIX_LOG3 0x0194 |
854 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR_ENH_CAP_LIST 0x0200 |
855 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR1_CAP 0x0204 |
856 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR1_CNTL 0x0208 |
857 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR2_CAP 0x020c |
858 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR2_CNTL 0x0210 |
859 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR3_CAP 0x0214 |
860 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR3_CNTL 0x0218 |
861 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR4_CAP 0x021c |
862 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR4_CNTL 0x0220 |
863 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR5_CAP 0x0224 |
864 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR5_CNTL 0x0228 |
865 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR6_CAP 0x022c |
866 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_BAR6_CNTL 0x0230 |
867 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x0240 |
868 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PWR_BUDGET_DATA_SELECT 0x0244 |
869 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PWR_BUDGET_DATA 0x0248 |
870 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PWR_BUDGET_CAP 0x024c |
871 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_ENH_CAP_LIST 0x0250 |
872 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_CAP 0x0254 |
873 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_LATENCY_INDICATOR 0x0258 |
874 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_STATUS 0x025c |
875 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_CNTL 0x025e |
876 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x0260 |
877 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x0261 |
878 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x0262 |
879 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x0263 |
880 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x0264 |
881 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x0265 |
882 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x0266 |
883 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x0267 |
884 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SECONDARY_ENH_CAP_LIST 0x0270 |
885 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LINK_CNTL3 0x0274 |
886 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_ERROR_STATUS 0x0278 |
887 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_0_EQUALIZATION_CNTL 0x027c |
888 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_1_EQUALIZATION_CNTL 0x027e |
889 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_2_EQUALIZATION_CNTL 0x0280 |
890 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_3_EQUALIZATION_CNTL 0x0282 |
891 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_4_EQUALIZATION_CNTL 0x0284 |
892 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_5_EQUALIZATION_CNTL 0x0286 |
893 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_6_EQUALIZATION_CNTL 0x0288 |
894 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_7_EQUALIZATION_CNTL 0x028a |
895 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_8_EQUALIZATION_CNTL 0x028c |
896 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_9_EQUALIZATION_CNTL 0x028e |
897 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_10_EQUALIZATION_CNTL 0x0290 |
898 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_11_EQUALIZATION_CNTL 0x0292 |
899 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_12_EQUALIZATION_CNTL 0x0294 |
900 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_13_EQUALIZATION_CNTL 0x0296 |
901 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_14_EQUALIZATION_CNTL 0x0298 |
902 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LANE_15_EQUALIZATION_CNTL 0x029a |
903 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
904 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_ACS_CAP 0x02a4 |
905 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_ACS_CNTL 0x02a6 |
906 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_ATS_ENH_CAP_LIST 0x02b0 |
907 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_ATS_CAP 0x02b4 |
908 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_ATS_CNTL 0x02b6 |
909 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PAGE_REQ_ENH_CAP_LIST 0x02c0 |
910 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PAGE_REQ_CNTL 0x02c4 |
911 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PAGE_REQ_STATUS 0x02c6 |
912 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_OUTSTAND_PAGE_REQ_CAPACITY 0x02c8 |
913 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_OUTSTAND_PAGE_REQ_ALLOC 0x02cc |
914 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PASID_ENH_CAP_LIST 0x02d0 |
915 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PASID_CAP 0x02d4 |
916 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PASID_CNTL 0x02d6 |
917 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_MC_ENH_CAP_LIST 0x02f0 |
918 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_MC_CAP 0x02f4 |
919 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_MC_CNTL 0x02f6 |
920 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_MC_ADDR0 0x02f8 |
921 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_MC_ADDR1 0x02fc |
922 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_MC_RCV0 0x0300 |
923 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_MC_RCV1 0x0304 |
924 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_MC_BLOCK_ALL0 0x0308 |
925 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_MC_BLOCK_ALL1 0x030c |
926 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_MC_BLOCK_UNTRANSLATED_0 0x0310 |
927 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_MC_BLOCK_UNTRANSLATED_1 0x0314 |
928 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LTR_ENH_CAP_LIST 0x0320 |
929 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_LTR_CAP 0x0324 |
930 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_ARI_ENH_CAP_LIST 0x0328 |
931 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_ARI_CAP 0x032c |
932 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_ARI_CNTL 0x032e |
933 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_ENH_CAP_LIST 0x0330 |
934 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_CAP 0x0334 |
935 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_CONTROL 0x0338 |
936 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_STATUS 0x033a |
937 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_INITIAL_VFS 0x033c |
938 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_TOTAL_VFS 0x033e |
939 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_NUM_VFS 0x0340 |
940 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_FUNC_DEP_LINK 0x0342 |
941 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_FIRST_VF_OFFSET 0x0344 |
942 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_VF_STRIDE 0x0346 |
943 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_VF_DEVICE_ID 0x034a |
944 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_SUPPORTED_PAGE_SIZE 0x034c |
945 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_SYSTEM_PAGE_SIZE 0x0350 |
946 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_VF_BASE_ADDR_0 0x0354 |
947 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_VF_BASE_ADDR_1 0x0358 |
948 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_VF_BASE_ADDR_2 0x035c |
949 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_VF_BASE_ADDR_3 0x0360 |
950 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_VF_BASE_ADDR_4 0x0364 |
951 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_VF_BASE_ADDR_5 0x0368 |
952 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_SRIOV_VF_MIGRATION_STATE_ARRAY_OFFSET 0x036c |
953 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_TPH_REQR_ENH_CAP_LIST 0x0370 |
954 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_TPH_REQR_CAP 0x0374 |
955 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_TPH_REQR_CNTL 0x0378 |
956 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_DLF_ENH_CAP_LIST 0x0400 |
957 | #define cfgBIF_CFG_DEV0_EPF1_DATA_LINK_FEATURE_CAP 0x0404 |
958 | #define cfgBIF_CFG_DEV0_EPF1_DATA_LINK_FEATURE_STATUS 0x0408 |
959 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_PHY_16GT_ENH_CAP_LIST 0x0410 |
960 | #define cfgBIF_CFG_DEV0_EPF1_LINK_CAP_16GT 0x0414 |
961 | #define cfgBIF_CFG_DEV0_EPF1_LINK_CNTL_16GT 0x0418 |
962 | #define cfgBIF_CFG_DEV0_EPF1_LINK_STATUS_16GT 0x041c |
963 | #define cfgBIF_CFG_DEV0_EPF1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0420 |
964 | #define cfgBIF_CFG_DEV0_EPF1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0424 |
965 | #define cfgBIF_CFG_DEV0_EPF1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x0428 |
966 | #define cfgBIF_CFG_DEV0_EPF1_LANE_0_EQUALIZATION_CNTL_16GT 0x0430 |
967 | #define cfgBIF_CFG_DEV0_EPF1_LANE_1_EQUALIZATION_CNTL_16GT 0x0431 |
968 | #define cfgBIF_CFG_DEV0_EPF1_LANE_2_EQUALIZATION_CNTL_16GT 0x0432 |
969 | #define cfgBIF_CFG_DEV0_EPF1_LANE_3_EQUALIZATION_CNTL_16GT 0x0433 |
970 | #define cfgBIF_CFG_DEV0_EPF1_LANE_4_EQUALIZATION_CNTL_16GT 0x0434 |
971 | #define cfgBIF_CFG_DEV0_EPF1_LANE_5_EQUALIZATION_CNTL_16GT 0x0435 |
972 | #define cfgBIF_CFG_DEV0_EPF1_LANE_6_EQUALIZATION_CNTL_16GT 0x0436 |
973 | #define cfgBIF_CFG_DEV0_EPF1_LANE_7_EQUALIZATION_CNTL_16GT 0x0437 |
974 | #define cfgBIF_CFG_DEV0_EPF1_LANE_8_EQUALIZATION_CNTL_16GT 0x0438 |
975 | #define cfgBIF_CFG_DEV0_EPF1_LANE_9_EQUALIZATION_CNTL_16GT 0x0439 |
976 | #define cfgBIF_CFG_DEV0_EPF1_LANE_10_EQUALIZATION_CNTL_16GT 0x043a |
977 | #define cfgBIF_CFG_DEV0_EPF1_LANE_11_EQUALIZATION_CNTL_16GT 0x043b |
978 | #define cfgBIF_CFG_DEV0_EPF1_LANE_12_EQUALIZATION_CNTL_16GT 0x043c |
979 | #define cfgBIF_CFG_DEV0_EPF1_LANE_13_EQUALIZATION_CNTL_16GT 0x043d |
980 | #define cfgBIF_CFG_DEV0_EPF1_LANE_14_EQUALIZATION_CNTL_16GT 0x043e |
981 | #define cfgBIF_CFG_DEV0_EPF1_LANE_15_EQUALIZATION_CNTL_16GT 0x043f |
982 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_MARGINING_ENH_CAP_LIST 0x0440 |
983 | #define cfgBIF_CFG_DEV0_EPF1_MARGINING_PORT_CAP 0x0444 |
984 | #define cfgBIF_CFG_DEV0_EPF1_MARGINING_PORT_STATUS 0x0446 |
985 | #define cfgBIF_CFG_DEV0_EPF1_LANE_0_MARGINING_LANE_CNTL 0x0448 |
986 | #define cfgBIF_CFG_DEV0_EPF1_LANE_0_MARGINING_LANE_STATUS 0x044a |
987 | #define cfgBIF_CFG_DEV0_EPF1_LANE_1_MARGINING_LANE_CNTL 0x044c |
988 | #define cfgBIF_CFG_DEV0_EPF1_LANE_1_MARGINING_LANE_STATUS 0x044e |
989 | #define cfgBIF_CFG_DEV0_EPF1_LANE_2_MARGINING_LANE_CNTL 0x0450 |
990 | #define cfgBIF_CFG_DEV0_EPF1_LANE_2_MARGINING_LANE_STATUS 0x0452 |
991 | #define cfgBIF_CFG_DEV0_EPF1_LANE_3_MARGINING_LANE_CNTL 0x0454 |
992 | #define cfgBIF_CFG_DEV0_EPF1_LANE_3_MARGINING_LANE_STATUS 0x0456 |
993 | #define cfgBIF_CFG_DEV0_EPF1_LANE_4_MARGINING_LANE_CNTL 0x0458 |
994 | #define cfgBIF_CFG_DEV0_EPF1_LANE_4_MARGINING_LANE_STATUS 0x045a |
995 | #define cfgBIF_CFG_DEV0_EPF1_LANE_5_MARGINING_LANE_CNTL 0x045c |
996 | #define cfgBIF_CFG_DEV0_EPF1_LANE_5_MARGINING_LANE_STATUS 0x045e |
997 | #define cfgBIF_CFG_DEV0_EPF1_LANE_6_MARGINING_LANE_CNTL 0x0460 |
998 | #define cfgBIF_CFG_DEV0_EPF1_LANE_6_MARGINING_LANE_STATUS 0x0462 |
999 | #define cfgBIF_CFG_DEV0_EPF1_LANE_7_MARGINING_LANE_CNTL 0x0464 |
1000 | #define cfgBIF_CFG_DEV0_EPF1_LANE_7_MARGINING_LANE_STATUS 0x0466 |
1001 | #define cfgBIF_CFG_DEV0_EPF1_LANE_8_MARGINING_LANE_CNTL 0x0468 |
1002 | #define cfgBIF_CFG_DEV0_EPF1_LANE_8_MARGINING_LANE_STATUS 0x046a |
1003 | #define cfgBIF_CFG_DEV0_EPF1_LANE_9_MARGINING_LANE_CNTL 0x046c |
1004 | #define cfgBIF_CFG_DEV0_EPF1_LANE_9_MARGINING_LANE_STATUS 0x046e |
1005 | #define cfgBIF_CFG_DEV0_EPF1_LANE_10_MARGINING_LANE_CNTL 0x0470 |
1006 | #define cfgBIF_CFG_DEV0_EPF1_LANE_10_MARGINING_LANE_STATUS 0x0472 |
1007 | #define cfgBIF_CFG_DEV0_EPF1_LANE_11_MARGINING_LANE_CNTL 0x0474 |
1008 | #define cfgBIF_CFG_DEV0_EPF1_LANE_11_MARGINING_LANE_STATUS 0x0476 |
1009 | #define cfgBIF_CFG_DEV0_EPF1_LANE_12_MARGINING_LANE_CNTL 0x0478 |
1010 | #define cfgBIF_CFG_DEV0_EPF1_LANE_12_MARGINING_LANE_STATUS 0x047a |
1011 | #define cfgBIF_CFG_DEV0_EPF1_LANE_13_MARGINING_LANE_CNTL 0x047c |
1012 | #define cfgBIF_CFG_DEV0_EPF1_LANE_13_MARGINING_LANE_STATUS 0x047e |
1013 | #define cfgBIF_CFG_DEV0_EPF1_LANE_14_MARGINING_LANE_CNTL 0x0480 |
1014 | #define cfgBIF_CFG_DEV0_EPF1_LANE_14_MARGINING_LANE_STATUS 0x0482 |
1015 | #define cfgBIF_CFG_DEV0_EPF1_LANE_15_MARGINING_LANE_CNTL 0x0484 |
1016 | #define cfgBIF_CFG_DEV0_EPF1_LANE_15_MARGINING_LANE_STATUS 0x0486 |
1017 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR_ENH_CAP_LIST 0x04c0 |
1018 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR1_CAP 0x04c4 |
1019 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR1_CNTL 0x04c8 |
1020 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR2_CAP 0x04cc |
1021 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR2_CNTL 0x04d0 |
1022 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR3_CAP 0x04d4 |
1023 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR3_CNTL 0x04d8 |
1024 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR4_CAP 0x04dc |
1025 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR4_CNTL 0x04e0 |
1026 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR5_CAP 0x04e4 |
1027 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR5_CNTL 0x04e8 |
1028 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR6_CAP 0x04ec |
1029 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VF_RESIZE_BAR6_CNTL 0x04f0 |
1030 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_GPUIOV 0x0500 |
1031 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV 0x0504 |
1032 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_SRIOV_SHADOW 0x0508 |
1033 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_ENABLE 0x050c |
1034 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_STATUS 0x0510 |
1035 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_RESET_CONTROL 0x0514 |
1036 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW0 0x0518 |
1037 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW1 0x051c |
1038 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW2 0x0520 |
1039 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_CONTEXT 0x0524 |
1040 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_TOTAL_FB 0x0528 |
1041 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_OFFSETS 0x052c |
1042 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_REGION 0x0530 |
1043 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_P2P_OVER_XGMI_ENABLE 0x0534 |
1044 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF0_FB 0x0538 |
1045 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF1_FB 0x053c |
1046 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF2_FB 0x0540 |
1047 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF3_FB 0x0544 |
1048 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF4_FB 0x0548 |
1049 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF5_FB 0x054c |
1050 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF6_FB 0x0550 |
1051 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF7_FB 0x0554 |
1052 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF8_FB 0x0558 |
1053 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF9_FB 0x055c |
1054 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF10_FB 0x0560 |
1055 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF11_FB 0x0564 |
1056 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF12_FB 0x0568 |
1057 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF13_FB 0x056c |
1058 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF14_FB 0x0570 |
1059 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF15_FB 0x0574 |
1060 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF16_FB 0x0578 |
1061 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF17_FB 0x057c |
1062 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF18_FB 0x0580 |
1063 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF19_FB 0x0584 |
1064 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF20_FB 0x0588 |
1065 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF21_FB 0x058c |
1066 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF22_FB 0x0590 |
1067 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF23_FB 0x0594 |
1068 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF24_FB 0x0598 |
1069 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF25_FB 0x059c |
1070 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF26_FB 0x05a0 |
1071 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF27_FB 0x05a4 |
1072 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF28_FB 0x05a8 |
1073 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF29_FB 0x05ac |
1074 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF30_FB 0x05b0 |
1075 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW0 0x05c0 |
1076 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW1 0x05c4 |
1077 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW2 0x05c8 |
1078 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW3 0x05cc |
1079 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW4 0x05d0 |
1080 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW5 0x05d4 |
1081 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW6 0x05d8 |
1082 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW7 0x05dc |
1083 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW8 0x05e0 |
1084 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW0 0x05f0 |
1085 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW1 0x05f4 |
1086 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW2 0x05f8 |
1087 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW3 0x05fc |
1088 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW4 0x0600 |
1089 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW5 0x0604 |
1090 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW6 0x0608 |
1091 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW7 0x060c |
1092 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW8 0x0610 |
1093 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW0 0x0620 |
1094 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW1 0x0624 |
1095 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW2 0x0628 |
1096 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW3 0x062c |
1097 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW4 0x0630 |
1098 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW5 0x0634 |
1099 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW6 0x0638 |
1100 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW7 0x063c |
1101 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW8 0x0640 |
1102 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW0 0x0650 |
1103 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW1 0x0654 |
1104 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW2 0x0658 |
1105 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW3 0x065c |
1106 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW4 0x0660 |
1107 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW5 0x0664 |
1108 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW6 0x0668 |
1109 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW7 0x066c |
1110 | #define cfgBIF_CFG_DEV0_EPF1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW8 0x0670 |
1111 | |
1112 | |
1113 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf2_bifcfgdecp |
1114 | // base address: 0x0 |
1115 | #define cfgBIF_CFG_DEV0_EPF2_VENDOR_ID 0x0000 |
1116 | #define cfgBIF_CFG_DEV0_EPF2_DEVICE_ID 0x0002 |
1117 | #define cfgBIF_CFG_DEV0_EPF2_COMMAND 0x0004 |
1118 | #define cfgBIF_CFG_DEV0_EPF2_STATUS 0x0006 |
1119 | #define cfgBIF_CFG_DEV0_EPF2_REVISION_ID 0x0008 |
1120 | #define cfgBIF_CFG_DEV0_EPF2_PROG_INTERFACE 0x0009 |
1121 | #define cfgBIF_CFG_DEV0_EPF2_SUB_CLASS 0x000a |
1122 | #define cfgBIF_CFG_DEV0_EPF2_BASE_CLASS 0x000b |
1123 | #define cfgBIF_CFG_DEV0_EPF2_CACHE_LINE 0x000c |
1124 | #define cfgBIF_CFG_DEV0_EPF2_LATENCY 0x000d |
1125 | #define 0x000e |
1126 | #define cfgBIF_CFG_DEV0_EPF2_BIST 0x000f |
1127 | #define cfgBIF_CFG_DEV0_EPF2_BASE_ADDR_1 0x0010 |
1128 | #define cfgBIF_CFG_DEV0_EPF2_BASE_ADDR_2 0x0014 |
1129 | #define cfgBIF_CFG_DEV0_EPF2_BASE_ADDR_3 0x0018 |
1130 | #define cfgBIF_CFG_DEV0_EPF2_BASE_ADDR_4 0x001c |
1131 | #define cfgBIF_CFG_DEV0_EPF2_BASE_ADDR_5 0x0020 |
1132 | #define cfgBIF_CFG_DEV0_EPF2_BASE_ADDR_6 0x0024 |
1133 | #define cfgBIF_CFG_DEV0_EPF2_CARDBUS_CIS_PTR 0x0028 |
1134 | #define cfgBIF_CFG_DEV0_EPF2_ADAPTER_ID 0x002c |
1135 | #define cfgBIF_CFG_DEV0_EPF2_ROM_BASE_ADDR 0x0030 |
1136 | #define cfgBIF_CFG_DEV0_EPF2_CAP_PTR 0x0034 |
1137 | #define cfgBIF_CFG_DEV0_EPF2_INTERRUPT_LINE 0x003c |
1138 | #define cfgBIF_CFG_DEV0_EPF2_INTERRUPT_PIN 0x003d |
1139 | #define cfgBIF_CFG_DEV0_EPF2_MIN_GRANT 0x003e |
1140 | #define cfgBIF_CFG_DEV0_EPF2_MAX_LATENCY 0x003f |
1141 | #define cfgBIF_CFG_DEV0_EPF2_VENDOR_CAP_LIST 0x0048 |
1142 | #define cfgBIF_CFG_DEV0_EPF2_ADAPTER_ID_W 0x004c |
1143 | #define cfgBIF_CFG_DEV0_EPF2_PMI_CAP_LIST 0x0050 |
1144 | #define cfgBIF_CFG_DEV0_EPF2_PMI_CAP 0x0052 |
1145 | #define cfgBIF_CFG_DEV0_EPF2_PMI_STATUS_CNTL 0x0054 |
1146 | #define cfgBIF_CFG_DEV0_EPF2_SBRN 0x0060 |
1147 | #define cfgBIF_CFG_DEV0_EPF2_FLADJ 0x0061 |
1148 | #define cfgBIF_CFG_DEV0_EPF2_DBESL_DBESLD 0x0062 |
1149 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_CAP_LIST 0x0064 |
1150 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_CAP 0x0066 |
1151 | #define cfgBIF_CFG_DEV0_EPF2_DEVICE_CAP 0x0068 |
1152 | #define cfgBIF_CFG_DEV0_EPF2_DEVICE_CNTL 0x006c |
1153 | #define cfgBIF_CFG_DEV0_EPF2_DEVICE_STATUS 0x006e |
1154 | #define cfgBIF_CFG_DEV0_EPF2_LINK_CAP 0x0070 |
1155 | #define cfgBIF_CFG_DEV0_EPF2_LINK_CNTL 0x0074 |
1156 | #define cfgBIF_CFG_DEV0_EPF2_LINK_STATUS 0x0076 |
1157 | #define cfgBIF_CFG_DEV0_EPF2_DEVICE_CAP2 0x0088 |
1158 | #define cfgBIF_CFG_DEV0_EPF2_DEVICE_CNTL2 0x008c |
1159 | #define cfgBIF_CFG_DEV0_EPF2_DEVICE_STATUS2 0x008e |
1160 | #define cfgBIF_CFG_DEV0_EPF2_LINK_CAP2 0x0090 |
1161 | #define cfgBIF_CFG_DEV0_EPF2_LINK_CNTL2 0x0094 |
1162 | #define cfgBIF_CFG_DEV0_EPF2_LINK_STATUS2 0x0096 |
1163 | #define cfgBIF_CFG_DEV0_EPF2_MSI_CAP_LIST 0x00a0 |
1164 | #define cfgBIF_CFG_DEV0_EPF2_MSI_MSG_CNTL 0x00a2 |
1165 | #define cfgBIF_CFG_DEV0_EPF2_MSI_MSG_ADDR_LO 0x00a4 |
1166 | #define cfgBIF_CFG_DEV0_EPF2_MSI_MSG_ADDR_HI 0x00a8 |
1167 | #define cfgBIF_CFG_DEV0_EPF2_MSI_MSG_DATA 0x00a8 |
1168 | #define cfgBIF_CFG_DEV0_EPF2_MSI_EXT_MSG_DATA 0x00aa |
1169 | #define cfgBIF_CFG_DEV0_EPF2_MSI_MASK 0x00ac |
1170 | #define cfgBIF_CFG_DEV0_EPF2_MSI_MSG_DATA_64 0x00ac |
1171 | #define cfgBIF_CFG_DEV0_EPF2_MSI_EXT_MSG_DATA_64 0x00ae |
1172 | #define cfgBIF_CFG_DEV0_EPF2_MSI_MASK_64 0x00b0 |
1173 | #define cfgBIF_CFG_DEV0_EPF2_MSI_PENDING 0x00b0 |
1174 | #define cfgBIF_CFG_DEV0_EPF2_MSI_PENDING_64 0x00b4 |
1175 | #define cfgBIF_CFG_DEV0_EPF2_MSIX_CAP_LIST 0x00c0 |
1176 | #define cfgBIF_CFG_DEV0_EPF2_MSIX_MSG_CNTL 0x00c2 |
1177 | #define cfgBIF_CFG_DEV0_EPF2_MSIX_TABLE 0x00c4 |
1178 | #define cfgBIF_CFG_DEV0_EPF2_MSIX_PBA 0x00c8 |
1179 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
1180 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
1181 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_VENDOR_SPECIFIC1 0x0108 |
1182 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_VENDOR_SPECIFIC2 0x010c |
1183 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
1184 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_UNCORR_ERR_STATUS 0x0154 |
1185 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_UNCORR_ERR_MASK 0x0158 |
1186 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_UNCORR_ERR_SEVERITY 0x015c |
1187 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_CORR_ERR_STATUS 0x0160 |
1188 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_CORR_ERR_MASK 0x0164 |
1189 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
1190 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_HDR_LOG0 0x016c |
1191 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_HDR_LOG1 0x0170 |
1192 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_HDR_LOG2 0x0174 |
1193 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_HDR_LOG3 0x0178 |
1194 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TLP_PREFIX_LOG0 0x0188 |
1195 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TLP_PREFIX_LOG1 0x018c |
1196 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TLP_PREFIX_LOG2 0x0190 |
1197 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TLP_PREFIX_LOG3 0x0194 |
1198 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR_ENH_CAP_LIST 0x0200 |
1199 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR1_CAP 0x0204 |
1200 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR1_CNTL 0x0208 |
1201 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR2_CAP 0x020c |
1202 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR2_CNTL 0x0210 |
1203 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR3_CAP 0x0214 |
1204 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR3_CNTL 0x0218 |
1205 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR4_CAP 0x021c |
1206 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR4_CNTL 0x0220 |
1207 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR5_CAP 0x0224 |
1208 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR5_CNTL 0x0228 |
1209 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR6_CAP 0x022c |
1210 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_BAR6_CNTL 0x0230 |
1211 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x0240 |
1212 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_PWR_BUDGET_DATA_SELECT 0x0244 |
1213 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_PWR_BUDGET_DATA 0x0248 |
1214 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_PWR_BUDGET_CAP 0x024c |
1215 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_ENH_CAP_LIST 0x0250 |
1216 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_CAP 0x0254 |
1217 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_LATENCY_INDICATOR 0x0258 |
1218 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_STATUS 0x025c |
1219 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_CNTL 0x025e |
1220 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x0260 |
1221 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x0261 |
1222 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x0262 |
1223 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x0263 |
1224 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x0264 |
1225 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x0265 |
1226 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x0266 |
1227 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x0267 |
1228 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
1229 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_ACS_CAP 0x02a4 |
1230 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_ACS_CNTL 0x02a6 |
1231 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_PASID_ENH_CAP_LIST 0x02d0 |
1232 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_PASID_CAP 0x02d4 |
1233 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_PASID_CNTL 0x02d6 |
1234 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_ARI_ENH_CAP_LIST 0x0328 |
1235 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_ARI_CAP 0x032c |
1236 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_ARI_CNTL 0x032e |
1237 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_REQR_ENH_CAP_LIST 0x0370 |
1238 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_REQR_CAP 0x0374 |
1239 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_REQR_CNTL 0x0378 |
1240 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_0 0x037c |
1241 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_1 0x037e |
1242 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_2 0x0380 |
1243 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_3 0x0382 |
1244 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_4 0x0384 |
1245 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_5 0x0386 |
1246 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_6 0x0388 |
1247 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_7 0x038a |
1248 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_8 0x038c |
1249 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_9 0x038e |
1250 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_10 0x0390 |
1251 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_11 0x0392 |
1252 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_12 0x0394 |
1253 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_13 0x0396 |
1254 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_14 0x0398 |
1255 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_15 0x039a |
1256 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_16 0x039c |
1257 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_17 0x039e |
1258 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_18 0x03a0 |
1259 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_19 0x03a2 |
1260 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_20 0x03a4 |
1261 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_21 0x03a6 |
1262 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_22 0x03a8 |
1263 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_23 0x03aa |
1264 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_24 0x03ac |
1265 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_25 0x03ae |
1266 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_26 0x03b0 |
1267 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_27 0x03b2 |
1268 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_28 0x03b4 |
1269 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_29 0x03b6 |
1270 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_30 0x03b8 |
1271 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_31 0x03ba |
1272 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_32 0x03bc |
1273 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_33 0x03be |
1274 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_34 0x03c0 |
1275 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_35 0x03c2 |
1276 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_36 0x03c4 |
1277 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_37 0x03c6 |
1278 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_38 0x03c8 |
1279 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_39 0x03ca |
1280 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_40 0x03cc |
1281 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_41 0x03ce |
1282 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_42 0x03d0 |
1283 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_43 0x03d2 |
1284 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_44 0x03d4 |
1285 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_45 0x03d6 |
1286 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_46 0x03d8 |
1287 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_47 0x03da |
1288 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_48 0x03dc |
1289 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_49 0x03de |
1290 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_50 0x03e0 |
1291 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_51 0x03e2 |
1292 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_52 0x03e4 |
1293 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_53 0x03e6 |
1294 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_54 0x03e8 |
1295 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_55 0x03ea |
1296 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_56 0x03ec |
1297 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_57 0x03ee |
1298 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_58 0x03f0 |
1299 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_59 0x03f2 |
1300 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_60 0x03f4 |
1301 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_61 0x03f6 |
1302 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_62 0x03f8 |
1303 | #define cfgBIF_CFG_DEV0_EPF2_PCIE_TPH_ST_TABLE_63 0x03fa |
1304 | |
1305 | |
1306 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf3_bifcfgdecp |
1307 | // base address: 0x0 |
1308 | #define cfgBIF_CFG_DEV0_EPF3_VENDOR_ID 0x0000 |
1309 | #define cfgBIF_CFG_DEV0_EPF3_DEVICE_ID 0x0002 |
1310 | #define cfgBIF_CFG_DEV0_EPF3_COMMAND 0x0004 |
1311 | #define cfgBIF_CFG_DEV0_EPF3_STATUS 0x0006 |
1312 | #define cfgBIF_CFG_DEV0_EPF3_REVISION_ID 0x0008 |
1313 | #define cfgBIF_CFG_DEV0_EPF3_PROG_INTERFACE 0x0009 |
1314 | #define cfgBIF_CFG_DEV0_EPF3_SUB_CLASS 0x000a |
1315 | #define cfgBIF_CFG_DEV0_EPF3_BASE_CLASS 0x000b |
1316 | #define cfgBIF_CFG_DEV0_EPF3_CACHE_LINE 0x000c |
1317 | #define cfgBIF_CFG_DEV0_EPF3_LATENCY 0x000d |
1318 | #define 0x000e |
1319 | #define cfgBIF_CFG_DEV0_EPF3_BIST 0x000f |
1320 | #define cfgBIF_CFG_DEV0_EPF3_BASE_ADDR_1 0x0010 |
1321 | #define cfgBIF_CFG_DEV0_EPF3_BASE_ADDR_2 0x0014 |
1322 | #define cfgBIF_CFG_DEV0_EPF3_BASE_ADDR_3 0x0018 |
1323 | #define cfgBIF_CFG_DEV0_EPF3_BASE_ADDR_4 0x001c |
1324 | #define cfgBIF_CFG_DEV0_EPF3_BASE_ADDR_5 0x0020 |
1325 | #define cfgBIF_CFG_DEV0_EPF3_BASE_ADDR_6 0x0024 |
1326 | #define cfgBIF_CFG_DEV0_EPF3_CARDBUS_CIS_PTR 0x0028 |
1327 | #define cfgBIF_CFG_DEV0_EPF3_ADAPTER_ID 0x002c |
1328 | #define cfgBIF_CFG_DEV0_EPF3_ROM_BASE_ADDR 0x0030 |
1329 | #define cfgBIF_CFG_DEV0_EPF3_CAP_PTR 0x0034 |
1330 | #define cfgBIF_CFG_DEV0_EPF3_INTERRUPT_LINE 0x003c |
1331 | #define cfgBIF_CFG_DEV0_EPF3_INTERRUPT_PIN 0x003d |
1332 | #define cfgBIF_CFG_DEV0_EPF3_MIN_GRANT 0x003e |
1333 | #define cfgBIF_CFG_DEV0_EPF3_MAX_LATENCY 0x003f |
1334 | #define cfgBIF_CFG_DEV0_EPF3_VENDOR_CAP_LIST 0x0048 |
1335 | #define cfgBIF_CFG_DEV0_EPF3_ADAPTER_ID_W 0x004c |
1336 | #define cfgBIF_CFG_DEV0_EPF3_PMI_CAP_LIST 0x0050 |
1337 | #define cfgBIF_CFG_DEV0_EPF3_PMI_CAP 0x0052 |
1338 | #define cfgBIF_CFG_DEV0_EPF3_PMI_STATUS_CNTL 0x0054 |
1339 | #define cfgBIF_CFG_DEV0_EPF3_SBRN 0x0060 |
1340 | #define cfgBIF_CFG_DEV0_EPF3_FLADJ 0x0061 |
1341 | #define cfgBIF_CFG_DEV0_EPF3_DBESL_DBESLD 0x0062 |
1342 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_CAP_LIST 0x0064 |
1343 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_CAP 0x0066 |
1344 | #define cfgBIF_CFG_DEV0_EPF3_DEVICE_CAP 0x0068 |
1345 | #define cfgBIF_CFG_DEV0_EPF3_DEVICE_CNTL 0x006c |
1346 | #define cfgBIF_CFG_DEV0_EPF3_DEVICE_STATUS 0x006e |
1347 | #define cfgBIF_CFG_DEV0_EPF3_LINK_CAP 0x0070 |
1348 | #define cfgBIF_CFG_DEV0_EPF3_LINK_CNTL 0x0074 |
1349 | #define cfgBIF_CFG_DEV0_EPF3_LINK_STATUS 0x0076 |
1350 | #define cfgBIF_CFG_DEV0_EPF3_DEVICE_CAP2 0x0088 |
1351 | #define cfgBIF_CFG_DEV0_EPF3_DEVICE_CNTL2 0x008c |
1352 | #define cfgBIF_CFG_DEV0_EPF3_DEVICE_STATUS2 0x008e |
1353 | #define cfgBIF_CFG_DEV0_EPF3_LINK_CAP2 0x0090 |
1354 | #define cfgBIF_CFG_DEV0_EPF3_LINK_CNTL2 0x0094 |
1355 | #define cfgBIF_CFG_DEV0_EPF3_LINK_STATUS2 0x0096 |
1356 | #define cfgBIF_CFG_DEV0_EPF3_MSI_CAP_LIST 0x00a0 |
1357 | #define cfgBIF_CFG_DEV0_EPF3_MSI_MSG_CNTL 0x00a2 |
1358 | #define cfgBIF_CFG_DEV0_EPF3_MSI_MSG_ADDR_LO 0x00a4 |
1359 | #define cfgBIF_CFG_DEV0_EPF3_MSI_MSG_ADDR_HI 0x00a8 |
1360 | #define cfgBIF_CFG_DEV0_EPF3_MSI_MSG_DATA 0x00a8 |
1361 | #define cfgBIF_CFG_DEV0_EPF3_MSI_EXT_MSG_DATA 0x00aa |
1362 | #define cfgBIF_CFG_DEV0_EPF3_MSI_MASK 0x00ac |
1363 | #define cfgBIF_CFG_DEV0_EPF3_MSI_MSG_DATA_64 0x00ac |
1364 | #define cfgBIF_CFG_DEV0_EPF3_MSI_EXT_MSG_DATA_64 0x00ae |
1365 | #define cfgBIF_CFG_DEV0_EPF3_MSI_MASK_64 0x00b0 |
1366 | #define cfgBIF_CFG_DEV0_EPF3_MSI_PENDING 0x00b0 |
1367 | #define cfgBIF_CFG_DEV0_EPF3_MSI_PENDING_64 0x00b4 |
1368 | #define cfgBIF_CFG_DEV0_EPF3_MSIX_CAP_LIST 0x00c0 |
1369 | #define cfgBIF_CFG_DEV0_EPF3_MSIX_MSG_CNTL 0x00c2 |
1370 | #define cfgBIF_CFG_DEV0_EPF3_MSIX_TABLE 0x00c4 |
1371 | #define cfgBIF_CFG_DEV0_EPF3_MSIX_PBA 0x00c8 |
1372 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
1373 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
1374 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_VENDOR_SPECIFIC1 0x0108 |
1375 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_VENDOR_SPECIFIC2 0x010c |
1376 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
1377 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_UNCORR_ERR_STATUS 0x0154 |
1378 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_UNCORR_ERR_MASK 0x0158 |
1379 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_UNCORR_ERR_SEVERITY 0x015c |
1380 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_CORR_ERR_STATUS 0x0160 |
1381 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_CORR_ERR_MASK 0x0164 |
1382 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
1383 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_HDR_LOG0 0x016c |
1384 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_HDR_LOG1 0x0170 |
1385 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_HDR_LOG2 0x0174 |
1386 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_HDR_LOG3 0x0178 |
1387 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TLP_PREFIX_LOG0 0x0188 |
1388 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TLP_PREFIX_LOG1 0x018c |
1389 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TLP_PREFIX_LOG2 0x0190 |
1390 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TLP_PREFIX_LOG3 0x0194 |
1391 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR_ENH_CAP_LIST 0x0200 |
1392 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR1_CAP 0x0204 |
1393 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR1_CNTL 0x0208 |
1394 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR2_CAP 0x020c |
1395 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR2_CNTL 0x0210 |
1396 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR3_CAP 0x0214 |
1397 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR3_CNTL 0x0218 |
1398 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR4_CAP 0x021c |
1399 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR4_CNTL 0x0220 |
1400 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR5_CAP 0x0224 |
1401 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR5_CNTL 0x0228 |
1402 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR6_CAP 0x022c |
1403 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_BAR6_CNTL 0x0230 |
1404 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x0240 |
1405 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_PWR_BUDGET_DATA_SELECT 0x0244 |
1406 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_PWR_BUDGET_DATA 0x0248 |
1407 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_PWR_BUDGET_CAP 0x024c |
1408 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_ENH_CAP_LIST 0x0250 |
1409 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_CAP 0x0254 |
1410 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_LATENCY_INDICATOR 0x0258 |
1411 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_STATUS 0x025c |
1412 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_CNTL 0x025e |
1413 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x0260 |
1414 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x0261 |
1415 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x0262 |
1416 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x0263 |
1417 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x0264 |
1418 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x0265 |
1419 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x0266 |
1420 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x0267 |
1421 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
1422 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_ACS_CAP 0x02a4 |
1423 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_ACS_CNTL 0x02a6 |
1424 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_PASID_ENH_CAP_LIST 0x02d0 |
1425 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_PASID_CAP 0x02d4 |
1426 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_PASID_CNTL 0x02d6 |
1427 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_ARI_ENH_CAP_LIST 0x0328 |
1428 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_ARI_CAP 0x032c |
1429 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_ARI_CNTL 0x032e |
1430 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_REQR_ENH_CAP_LIST 0x0370 |
1431 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_REQR_CAP 0x0374 |
1432 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_REQR_CNTL 0x0378 |
1433 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_0 0x037c |
1434 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_1 0x037e |
1435 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_2 0x0380 |
1436 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_3 0x0382 |
1437 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_4 0x0384 |
1438 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_5 0x0386 |
1439 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_6 0x0388 |
1440 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_7 0x038a |
1441 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_8 0x038c |
1442 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_9 0x038e |
1443 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_10 0x0390 |
1444 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_11 0x0392 |
1445 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_12 0x0394 |
1446 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_13 0x0396 |
1447 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_14 0x0398 |
1448 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_15 0x039a |
1449 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_16 0x039c |
1450 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_17 0x039e |
1451 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_18 0x03a0 |
1452 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_19 0x03a2 |
1453 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_20 0x03a4 |
1454 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_21 0x03a6 |
1455 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_22 0x03a8 |
1456 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_23 0x03aa |
1457 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_24 0x03ac |
1458 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_25 0x03ae |
1459 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_26 0x03b0 |
1460 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_27 0x03b2 |
1461 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_28 0x03b4 |
1462 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_29 0x03b6 |
1463 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_30 0x03b8 |
1464 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_31 0x03ba |
1465 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_32 0x03bc |
1466 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_33 0x03be |
1467 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_34 0x03c0 |
1468 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_35 0x03c2 |
1469 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_36 0x03c4 |
1470 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_37 0x03c6 |
1471 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_38 0x03c8 |
1472 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_39 0x03ca |
1473 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_40 0x03cc |
1474 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_41 0x03ce |
1475 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_42 0x03d0 |
1476 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_43 0x03d2 |
1477 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_44 0x03d4 |
1478 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_45 0x03d6 |
1479 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_46 0x03d8 |
1480 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_47 0x03da |
1481 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_48 0x03dc |
1482 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_49 0x03de |
1483 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_50 0x03e0 |
1484 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_51 0x03e2 |
1485 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_52 0x03e4 |
1486 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_53 0x03e6 |
1487 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_54 0x03e8 |
1488 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_55 0x03ea |
1489 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_56 0x03ec |
1490 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_57 0x03ee |
1491 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_58 0x03f0 |
1492 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_59 0x03f2 |
1493 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_60 0x03f4 |
1494 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_61 0x03f6 |
1495 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_62 0x03f8 |
1496 | #define cfgBIF_CFG_DEV0_EPF3_PCIE_TPH_ST_TABLE_63 0x03fa |
1497 | |
1498 | |
1499 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf4_bifcfgdecp |
1500 | // base address: 0x0 |
1501 | #define cfgBIF_CFG_DEV0_EPF4_VENDOR_ID 0x0000 |
1502 | #define cfgBIF_CFG_DEV0_EPF4_DEVICE_ID 0x0002 |
1503 | #define cfgBIF_CFG_DEV0_EPF4_COMMAND 0x0004 |
1504 | #define cfgBIF_CFG_DEV0_EPF4_STATUS 0x0006 |
1505 | #define cfgBIF_CFG_DEV0_EPF4_REVISION_ID 0x0008 |
1506 | #define cfgBIF_CFG_DEV0_EPF4_PROG_INTERFACE 0x0009 |
1507 | #define cfgBIF_CFG_DEV0_EPF4_SUB_CLASS 0x000a |
1508 | #define cfgBIF_CFG_DEV0_EPF4_BASE_CLASS 0x000b |
1509 | #define cfgBIF_CFG_DEV0_EPF4_CACHE_LINE 0x000c |
1510 | #define cfgBIF_CFG_DEV0_EPF4_LATENCY 0x000d |
1511 | #define 0x000e |
1512 | #define cfgBIF_CFG_DEV0_EPF4_BIST 0x000f |
1513 | #define cfgBIF_CFG_DEV0_EPF4_BASE_ADDR_1 0x0010 |
1514 | #define cfgBIF_CFG_DEV0_EPF4_BASE_ADDR_2 0x0014 |
1515 | #define cfgBIF_CFG_DEV0_EPF4_BASE_ADDR_3 0x0018 |
1516 | #define cfgBIF_CFG_DEV0_EPF4_BASE_ADDR_4 0x001c |
1517 | #define cfgBIF_CFG_DEV0_EPF4_BASE_ADDR_5 0x0020 |
1518 | #define cfgBIF_CFG_DEV0_EPF4_BASE_ADDR_6 0x0024 |
1519 | #define cfgBIF_CFG_DEV0_EPF4_CARDBUS_CIS_PTR 0x0028 |
1520 | #define cfgBIF_CFG_DEV0_EPF4_ADAPTER_ID 0x002c |
1521 | #define cfgBIF_CFG_DEV0_EPF4_ROM_BASE_ADDR 0x0030 |
1522 | #define cfgBIF_CFG_DEV0_EPF4_CAP_PTR 0x0034 |
1523 | #define cfgBIF_CFG_DEV0_EPF4_INTERRUPT_LINE 0x003c |
1524 | #define cfgBIF_CFG_DEV0_EPF4_INTERRUPT_PIN 0x003d |
1525 | #define cfgBIF_CFG_DEV0_EPF4_MIN_GRANT 0x003e |
1526 | #define cfgBIF_CFG_DEV0_EPF4_MAX_LATENCY 0x003f |
1527 | #define cfgBIF_CFG_DEV0_EPF4_VENDOR_CAP_LIST 0x0048 |
1528 | #define cfgBIF_CFG_DEV0_EPF4_ADAPTER_ID_W 0x004c |
1529 | #define cfgBIF_CFG_DEV0_EPF4_PMI_CAP_LIST 0x0050 |
1530 | #define cfgBIF_CFG_DEV0_EPF4_PMI_CAP 0x0052 |
1531 | #define cfgBIF_CFG_DEV0_EPF4_PMI_STATUS_CNTL 0x0054 |
1532 | #define cfgBIF_CFG_DEV0_EPF4_SBRN 0x0060 |
1533 | #define cfgBIF_CFG_DEV0_EPF4_FLADJ 0x0061 |
1534 | #define cfgBIF_CFG_DEV0_EPF4_DBESL_DBESLD 0x0062 |
1535 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_CAP_LIST 0x0064 |
1536 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_CAP 0x0066 |
1537 | #define cfgBIF_CFG_DEV0_EPF4_DEVICE_CAP 0x0068 |
1538 | #define cfgBIF_CFG_DEV0_EPF4_DEVICE_CNTL 0x006c |
1539 | #define cfgBIF_CFG_DEV0_EPF4_DEVICE_STATUS 0x006e |
1540 | #define cfgBIF_CFG_DEV0_EPF4_LINK_CAP 0x0070 |
1541 | #define cfgBIF_CFG_DEV0_EPF4_LINK_CNTL 0x0074 |
1542 | #define cfgBIF_CFG_DEV0_EPF4_LINK_STATUS 0x0076 |
1543 | #define cfgBIF_CFG_DEV0_EPF4_DEVICE_CAP2 0x0088 |
1544 | #define cfgBIF_CFG_DEV0_EPF4_DEVICE_CNTL2 0x008c |
1545 | #define cfgBIF_CFG_DEV0_EPF4_DEVICE_STATUS2 0x008e |
1546 | #define cfgBIF_CFG_DEV0_EPF4_LINK_CAP2 0x0090 |
1547 | #define cfgBIF_CFG_DEV0_EPF4_LINK_CNTL2 0x0094 |
1548 | #define cfgBIF_CFG_DEV0_EPF4_LINK_STATUS2 0x0096 |
1549 | #define cfgBIF_CFG_DEV0_EPF4_MSI_CAP_LIST 0x00a0 |
1550 | #define cfgBIF_CFG_DEV0_EPF4_MSI_MSG_CNTL 0x00a2 |
1551 | #define cfgBIF_CFG_DEV0_EPF4_MSI_MSG_ADDR_LO 0x00a4 |
1552 | #define cfgBIF_CFG_DEV0_EPF4_MSI_MSG_ADDR_HI 0x00a8 |
1553 | #define cfgBIF_CFG_DEV0_EPF4_MSI_MSG_DATA 0x00a8 |
1554 | #define cfgBIF_CFG_DEV0_EPF4_MSI_EXT_MSG_DATA 0x00aa |
1555 | #define cfgBIF_CFG_DEV0_EPF4_MSI_MASK 0x00ac |
1556 | #define cfgBIF_CFG_DEV0_EPF4_MSI_MSG_DATA_64 0x00ac |
1557 | #define cfgBIF_CFG_DEV0_EPF4_MSI_EXT_MSG_DATA_64 0x00ae |
1558 | #define cfgBIF_CFG_DEV0_EPF4_MSI_MASK_64 0x00b0 |
1559 | #define cfgBIF_CFG_DEV0_EPF4_MSI_PENDING 0x00b0 |
1560 | #define cfgBIF_CFG_DEV0_EPF4_MSI_PENDING_64 0x00b4 |
1561 | #define cfgBIF_CFG_DEV0_EPF4_MSIX_CAP_LIST 0x00c0 |
1562 | #define cfgBIF_CFG_DEV0_EPF4_MSIX_MSG_CNTL 0x00c2 |
1563 | #define cfgBIF_CFG_DEV0_EPF4_MSIX_TABLE 0x00c4 |
1564 | #define cfgBIF_CFG_DEV0_EPF4_MSIX_PBA 0x00c8 |
1565 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
1566 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
1567 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_VENDOR_SPECIFIC1 0x0108 |
1568 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_VENDOR_SPECIFIC2 0x010c |
1569 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
1570 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_UNCORR_ERR_STATUS 0x0154 |
1571 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_UNCORR_ERR_MASK 0x0158 |
1572 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_UNCORR_ERR_SEVERITY 0x015c |
1573 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_CORR_ERR_STATUS 0x0160 |
1574 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_CORR_ERR_MASK 0x0164 |
1575 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
1576 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_HDR_LOG0 0x016c |
1577 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_HDR_LOG1 0x0170 |
1578 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_HDR_LOG2 0x0174 |
1579 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_HDR_LOG3 0x0178 |
1580 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TLP_PREFIX_LOG0 0x0188 |
1581 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TLP_PREFIX_LOG1 0x018c |
1582 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TLP_PREFIX_LOG2 0x0190 |
1583 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TLP_PREFIX_LOG3 0x0194 |
1584 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR_ENH_CAP_LIST 0x0200 |
1585 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR1_CAP 0x0204 |
1586 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR1_CNTL 0x0208 |
1587 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR2_CAP 0x020c |
1588 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR2_CNTL 0x0210 |
1589 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR3_CAP 0x0214 |
1590 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR3_CNTL 0x0218 |
1591 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR4_CAP 0x021c |
1592 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR4_CNTL 0x0220 |
1593 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR5_CAP 0x0224 |
1594 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR5_CNTL 0x0228 |
1595 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR6_CAP 0x022c |
1596 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_BAR6_CNTL 0x0230 |
1597 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x0240 |
1598 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_PWR_BUDGET_DATA_SELECT 0x0244 |
1599 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_PWR_BUDGET_DATA 0x0248 |
1600 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_PWR_BUDGET_CAP 0x024c |
1601 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_ENH_CAP_LIST 0x0250 |
1602 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_CAP 0x0254 |
1603 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_LATENCY_INDICATOR 0x0258 |
1604 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_STATUS 0x025c |
1605 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_CNTL 0x025e |
1606 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x0260 |
1607 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x0261 |
1608 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x0262 |
1609 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x0263 |
1610 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x0264 |
1611 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x0265 |
1612 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x0266 |
1613 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x0267 |
1614 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
1615 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_ACS_CAP 0x02a4 |
1616 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_ACS_CNTL 0x02a6 |
1617 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_PASID_ENH_CAP_LIST 0x02d0 |
1618 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_PASID_CAP 0x02d4 |
1619 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_PASID_CNTL 0x02d6 |
1620 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_ARI_ENH_CAP_LIST 0x0328 |
1621 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_ARI_CAP 0x032c |
1622 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_ARI_CNTL 0x032e |
1623 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_REQR_ENH_CAP_LIST 0x0370 |
1624 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_REQR_CAP 0x0374 |
1625 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_REQR_CNTL 0x0378 |
1626 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_0 0x037c |
1627 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_1 0x037e |
1628 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_2 0x0380 |
1629 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_3 0x0382 |
1630 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_4 0x0384 |
1631 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_5 0x0386 |
1632 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_6 0x0388 |
1633 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_7 0x038a |
1634 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_8 0x038c |
1635 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_9 0x038e |
1636 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_10 0x0390 |
1637 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_11 0x0392 |
1638 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_12 0x0394 |
1639 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_13 0x0396 |
1640 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_14 0x0398 |
1641 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_15 0x039a |
1642 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_16 0x039c |
1643 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_17 0x039e |
1644 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_18 0x03a0 |
1645 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_19 0x03a2 |
1646 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_20 0x03a4 |
1647 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_21 0x03a6 |
1648 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_22 0x03a8 |
1649 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_23 0x03aa |
1650 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_24 0x03ac |
1651 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_25 0x03ae |
1652 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_26 0x03b0 |
1653 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_27 0x03b2 |
1654 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_28 0x03b4 |
1655 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_29 0x03b6 |
1656 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_30 0x03b8 |
1657 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_31 0x03ba |
1658 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_32 0x03bc |
1659 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_33 0x03be |
1660 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_34 0x03c0 |
1661 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_35 0x03c2 |
1662 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_36 0x03c4 |
1663 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_37 0x03c6 |
1664 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_38 0x03c8 |
1665 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_39 0x03ca |
1666 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_40 0x03cc |
1667 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_41 0x03ce |
1668 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_42 0x03d0 |
1669 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_43 0x03d2 |
1670 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_44 0x03d4 |
1671 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_45 0x03d6 |
1672 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_46 0x03d8 |
1673 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_47 0x03da |
1674 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_48 0x03dc |
1675 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_49 0x03de |
1676 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_50 0x03e0 |
1677 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_51 0x03e2 |
1678 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_52 0x03e4 |
1679 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_53 0x03e6 |
1680 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_54 0x03e8 |
1681 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_55 0x03ea |
1682 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_56 0x03ec |
1683 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_57 0x03ee |
1684 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_58 0x03f0 |
1685 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_59 0x03f2 |
1686 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_60 0x03f4 |
1687 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_61 0x03f6 |
1688 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_62 0x03f8 |
1689 | #define cfgBIF_CFG_DEV0_EPF4_PCIE_TPH_ST_TABLE_63 0x03fa |
1690 | |
1691 | |
1692 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf5_bifcfgdecp |
1693 | // base address: 0x0 |
1694 | #define cfgBIF_CFG_DEV0_EPF5_VENDOR_ID 0x0000 |
1695 | #define cfgBIF_CFG_DEV0_EPF5_DEVICE_ID 0x0002 |
1696 | #define cfgBIF_CFG_DEV0_EPF5_COMMAND 0x0004 |
1697 | #define cfgBIF_CFG_DEV0_EPF5_STATUS 0x0006 |
1698 | #define cfgBIF_CFG_DEV0_EPF5_REVISION_ID 0x0008 |
1699 | #define cfgBIF_CFG_DEV0_EPF5_PROG_INTERFACE 0x0009 |
1700 | #define cfgBIF_CFG_DEV0_EPF5_SUB_CLASS 0x000a |
1701 | #define cfgBIF_CFG_DEV0_EPF5_BASE_CLASS 0x000b |
1702 | #define cfgBIF_CFG_DEV0_EPF5_CACHE_LINE 0x000c |
1703 | #define cfgBIF_CFG_DEV0_EPF5_LATENCY 0x000d |
1704 | #define 0x000e |
1705 | #define cfgBIF_CFG_DEV0_EPF5_BIST 0x000f |
1706 | #define cfgBIF_CFG_DEV0_EPF5_BASE_ADDR_1 0x0010 |
1707 | #define cfgBIF_CFG_DEV0_EPF5_BASE_ADDR_2 0x0014 |
1708 | #define cfgBIF_CFG_DEV0_EPF5_BASE_ADDR_3 0x0018 |
1709 | #define cfgBIF_CFG_DEV0_EPF5_BASE_ADDR_4 0x001c |
1710 | #define cfgBIF_CFG_DEV0_EPF5_BASE_ADDR_5 0x0020 |
1711 | #define cfgBIF_CFG_DEV0_EPF5_BASE_ADDR_6 0x0024 |
1712 | #define cfgBIF_CFG_DEV0_EPF5_CARDBUS_CIS_PTR 0x0028 |
1713 | #define cfgBIF_CFG_DEV0_EPF5_ADAPTER_ID 0x002c |
1714 | #define cfgBIF_CFG_DEV0_EPF5_ROM_BASE_ADDR 0x0030 |
1715 | #define cfgBIF_CFG_DEV0_EPF5_CAP_PTR 0x0034 |
1716 | #define cfgBIF_CFG_DEV0_EPF5_INTERRUPT_LINE 0x003c |
1717 | #define cfgBIF_CFG_DEV0_EPF5_INTERRUPT_PIN 0x003d |
1718 | #define cfgBIF_CFG_DEV0_EPF5_MIN_GRANT 0x003e |
1719 | #define cfgBIF_CFG_DEV0_EPF5_MAX_LATENCY 0x003f |
1720 | #define cfgBIF_CFG_DEV0_EPF5_VENDOR_CAP_LIST 0x0048 |
1721 | #define cfgBIF_CFG_DEV0_EPF5_ADAPTER_ID_W 0x004c |
1722 | #define cfgBIF_CFG_DEV0_EPF5_PMI_CAP_LIST 0x0050 |
1723 | #define cfgBIF_CFG_DEV0_EPF5_PMI_CAP 0x0052 |
1724 | #define cfgBIF_CFG_DEV0_EPF5_PMI_STATUS_CNTL 0x0054 |
1725 | #define cfgBIF_CFG_DEV0_EPF5_SBRN 0x0060 |
1726 | #define cfgBIF_CFG_DEV0_EPF5_FLADJ 0x0061 |
1727 | #define cfgBIF_CFG_DEV0_EPF5_DBESL_DBESLD 0x0062 |
1728 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_CAP_LIST 0x0064 |
1729 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_CAP 0x0066 |
1730 | #define cfgBIF_CFG_DEV0_EPF5_DEVICE_CAP 0x0068 |
1731 | #define cfgBIF_CFG_DEV0_EPF5_DEVICE_CNTL 0x006c |
1732 | #define cfgBIF_CFG_DEV0_EPF5_DEVICE_STATUS 0x006e |
1733 | #define cfgBIF_CFG_DEV0_EPF5_LINK_CAP 0x0070 |
1734 | #define cfgBIF_CFG_DEV0_EPF5_LINK_CNTL 0x0074 |
1735 | #define cfgBIF_CFG_DEV0_EPF5_LINK_STATUS 0x0076 |
1736 | #define cfgBIF_CFG_DEV0_EPF5_DEVICE_CAP2 0x0088 |
1737 | #define cfgBIF_CFG_DEV0_EPF5_DEVICE_CNTL2 0x008c |
1738 | #define cfgBIF_CFG_DEV0_EPF5_DEVICE_STATUS2 0x008e |
1739 | #define cfgBIF_CFG_DEV0_EPF5_LINK_CAP2 0x0090 |
1740 | #define cfgBIF_CFG_DEV0_EPF5_LINK_CNTL2 0x0094 |
1741 | #define cfgBIF_CFG_DEV0_EPF5_LINK_STATUS2 0x0096 |
1742 | #define cfgBIF_CFG_DEV0_EPF5_MSI_CAP_LIST 0x00a0 |
1743 | #define cfgBIF_CFG_DEV0_EPF5_MSI_MSG_CNTL 0x00a2 |
1744 | #define cfgBIF_CFG_DEV0_EPF5_MSI_MSG_ADDR_LO 0x00a4 |
1745 | #define cfgBIF_CFG_DEV0_EPF5_MSI_MSG_ADDR_HI 0x00a8 |
1746 | #define cfgBIF_CFG_DEV0_EPF5_MSI_MSG_DATA 0x00a8 |
1747 | #define cfgBIF_CFG_DEV0_EPF5_MSI_EXT_MSG_DATA 0x00aa |
1748 | #define cfgBIF_CFG_DEV0_EPF5_MSI_MASK 0x00ac |
1749 | #define cfgBIF_CFG_DEV0_EPF5_MSI_MSG_DATA_64 0x00ac |
1750 | #define cfgBIF_CFG_DEV0_EPF5_MSI_EXT_MSG_DATA_64 0x00ae |
1751 | #define cfgBIF_CFG_DEV0_EPF5_MSI_MASK_64 0x00b0 |
1752 | #define cfgBIF_CFG_DEV0_EPF5_MSI_PENDING 0x00b0 |
1753 | #define cfgBIF_CFG_DEV0_EPF5_MSI_PENDING_64 0x00b4 |
1754 | #define cfgBIF_CFG_DEV0_EPF5_MSIX_CAP_LIST 0x00c0 |
1755 | #define cfgBIF_CFG_DEV0_EPF5_MSIX_MSG_CNTL 0x00c2 |
1756 | #define cfgBIF_CFG_DEV0_EPF5_MSIX_TABLE 0x00c4 |
1757 | #define cfgBIF_CFG_DEV0_EPF5_MSIX_PBA 0x00c8 |
1758 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
1759 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
1760 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_VENDOR_SPECIFIC1 0x0108 |
1761 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_VENDOR_SPECIFIC2 0x010c |
1762 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
1763 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_UNCORR_ERR_STATUS 0x0154 |
1764 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_UNCORR_ERR_MASK 0x0158 |
1765 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_UNCORR_ERR_SEVERITY 0x015c |
1766 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_CORR_ERR_STATUS 0x0160 |
1767 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_CORR_ERR_MASK 0x0164 |
1768 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
1769 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_HDR_LOG0 0x016c |
1770 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_HDR_LOG1 0x0170 |
1771 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_HDR_LOG2 0x0174 |
1772 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_HDR_LOG3 0x0178 |
1773 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TLP_PREFIX_LOG0 0x0188 |
1774 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TLP_PREFIX_LOG1 0x018c |
1775 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TLP_PREFIX_LOG2 0x0190 |
1776 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TLP_PREFIX_LOG3 0x0194 |
1777 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR_ENH_CAP_LIST 0x0200 |
1778 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR1_CAP 0x0204 |
1779 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR1_CNTL 0x0208 |
1780 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR2_CAP 0x020c |
1781 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR2_CNTL 0x0210 |
1782 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR3_CAP 0x0214 |
1783 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR3_CNTL 0x0218 |
1784 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR4_CAP 0x021c |
1785 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR4_CNTL 0x0220 |
1786 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR5_CAP 0x0224 |
1787 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR5_CNTL 0x0228 |
1788 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR6_CAP 0x022c |
1789 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_BAR6_CNTL 0x0230 |
1790 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x0240 |
1791 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_PWR_BUDGET_DATA_SELECT 0x0244 |
1792 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_PWR_BUDGET_DATA 0x0248 |
1793 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_PWR_BUDGET_CAP 0x024c |
1794 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_ENH_CAP_LIST 0x0250 |
1795 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_CAP 0x0254 |
1796 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_LATENCY_INDICATOR 0x0258 |
1797 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_STATUS 0x025c |
1798 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_CNTL 0x025e |
1799 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x0260 |
1800 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x0261 |
1801 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x0262 |
1802 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x0263 |
1803 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x0264 |
1804 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x0265 |
1805 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x0266 |
1806 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x0267 |
1807 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
1808 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_ACS_CAP 0x02a4 |
1809 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_ACS_CNTL 0x02a6 |
1810 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_PASID_ENH_CAP_LIST 0x02d0 |
1811 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_PASID_CAP 0x02d4 |
1812 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_PASID_CNTL 0x02d6 |
1813 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_ARI_ENH_CAP_LIST 0x0328 |
1814 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_ARI_CAP 0x032c |
1815 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_ARI_CNTL 0x032e |
1816 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_REQR_ENH_CAP_LIST 0x0370 |
1817 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_REQR_CAP 0x0374 |
1818 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_REQR_CNTL 0x0378 |
1819 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_0 0x037c |
1820 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_1 0x037e |
1821 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_2 0x0380 |
1822 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_3 0x0382 |
1823 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_4 0x0384 |
1824 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_5 0x0386 |
1825 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_6 0x0388 |
1826 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_7 0x038a |
1827 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_8 0x038c |
1828 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_9 0x038e |
1829 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_10 0x0390 |
1830 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_11 0x0392 |
1831 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_12 0x0394 |
1832 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_13 0x0396 |
1833 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_14 0x0398 |
1834 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_15 0x039a |
1835 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_16 0x039c |
1836 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_17 0x039e |
1837 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_18 0x03a0 |
1838 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_19 0x03a2 |
1839 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_20 0x03a4 |
1840 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_21 0x03a6 |
1841 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_22 0x03a8 |
1842 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_23 0x03aa |
1843 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_24 0x03ac |
1844 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_25 0x03ae |
1845 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_26 0x03b0 |
1846 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_27 0x03b2 |
1847 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_28 0x03b4 |
1848 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_29 0x03b6 |
1849 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_30 0x03b8 |
1850 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_31 0x03ba |
1851 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_32 0x03bc |
1852 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_33 0x03be |
1853 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_34 0x03c0 |
1854 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_35 0x03c2 |
1855 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_36 0x03c4 |
1856 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_37 0x03c6 |
1857 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_38 0x03c8 |
1858 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_39 0x03ca |
1859 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_40 0x03cc |
1860 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_41 0x03ce |
1861 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_42 0x03d0 |
1862 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_43 0x03d2 |
1863 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_44 0x03d4 |
1864 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_45 0x03d6 |
1865 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_46 0x03d8 |
1866 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_47 0x03da |
1867 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_48 0x03dc |
1868 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_49 0x03de |
1869 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_50 0x03e0 |
1870 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_51 0x03e2 |
1871 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_52 0x03e4 |
1872 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_53 0x03e6 |
1873 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_54 0x03e8 |
1874 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_55 0x03ea |
1875 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_56 0x03ec |
1876 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_57 0x03ee |
1877 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_58 0x03f0 |
1878 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_59 0x03f2 |
1879 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_60 0x03f4 |
1880 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_61 0x03f6 |
1881 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_62 0x03f8 |
1882 | #define cfgBIF_CFG_DEV0_EPF5_PCIE_TPH_ST_TABLE_63 0x03fa |
1883 | |
1884 | |
1885 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf6_bifcfgdecp |
1886 | // base address: 0x0 |
1887 | #define cfgBIF_CFG_DEV0_EPF6_VENDOR_ID 0x0000 |
1888 | #define cfgBIF_CFG_DEV0_EPF6_DEVICE_ID 0x0002 |
1889 | #define cfgBIF_CFG_DEV0_EPF6_COMMAND 0x0004 |
1890 | #define cfgBIF_CFG_DEV0_EPF6_STATUS 0x0006 |
1891 | #define cfgBIF_CFG_DEV0_EPF6_REVISION_ID 0x0008 |
1892 | #define cfgBIF_CFG_DEV0_EPF6_PROG_INTERFACE 0x0009 |
1893 | #define cfgBIF_CFG_DEV0_EPF6_SUB_CLASS 0x000a |
1894 | #define cfgBIF_CFG_DEV0_EPF6_BASE_CLASS 0x000b |
1895 | #define cfgBIF_CFG_DEV0_EPF6_CACHE_LINE 0x000c |
1896 | #define cfgBIF_CFG_DEV0_EPF6_LATENCY 0x000d |
1897 | #define 0x000e |
1898 | #define cfgBIF_CFG_DEV0_EPF6_BIST 0x000f |
1899 | #define cfgBIF_CFG_DEV0_EPF6_BASE_ADDR_1 0x0010 |
1900 | #define cfgBIF_CFG_DEV0_EPF6_BASE_ADDR_2 0x0014 |
1901 | #define cfgBIF_CFG_DEV0_EPF6_BASE_ADDR_3 0x0018 |
1902 | #define cfgBIF_CFG_DEV0_EPF6_BASE_ADDR_4 0x001c |
1903 | #define cfgBIF_CFG_DEV0_EPF6_BASE_ADDR_5 0x0020 |
1904 | #define cfgBIF_CFG_DEV0_EPF6_BASE_ADDR_6 0x0024 |
1905 | #define cfgBIF_CFG_DEV0_EPF6_CARDBUS_CIS_PTR 0x0028 |
1906 | #define cfgBIF_CFG_DEV0_EPF6_ADAPTER_ID 0x002c |
1907 | #define cfgBIF_CFG_DEV0_EPF6_ROM_BASE_ADDR 0x0030 |
1908 | #define cfgBIF_CFG_DEV0_EPF6_CAP_PTR 0x0034 |
1909 | #define cfgBIF_CFG_DEV0_EPF6_INTERRUPT_LINE 0x003c |
1910 | #define cfgBIF_CFG_DEV0_EPF6_INTERRUPT_PIN 0x003d |
1911 | #define cfgBIF_CFG_DEV0_EPF6_MIN_GRANT 0x003e |
1912 | #define cfgBIF_CFG_DEV0_EPF6_MAX_LATENCY 0x003f |
1913 | #define cfgBIF_CFG_DEV0_EPF6_VENDOR_CAP_LIST 0x0048 |
1914 | #define cfgBIF_CFG_DEV0_EPF6_ADAPTER_ID_W 0x004c |
1915 | #define cfgBIF_CFG_DEV0_EPF6_PMI_CAP_LIST 0x0050 |
1916 | #define cfgBIF_CFG_DEV0_EPF6_PMI_CAP 0x0052 |
1917 | #define cfgBIF_CFG_DEV0_EPF6_PMI_STATUS_CNTL 0x0054 |
1918 | #define cfgBIF_CFG_DEV0_EPF6_SBRN 0x0060 |
1919 | #define cfgBIF_CFG_DEV0_EPF6_FLADJ 0x0061 |
1920 | #define cfgBIF_CFG_DEV0_EPF6_DBESL_DBESLD 0x0062 |
1921 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_CAP_LIST 0x0064 |
1922 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_CAP 0x0066 |
1923 | #define cfgBIF_CFG_DEV0_EPF6_DEVICE_CAP 0x0068 |
1924 | #define cfgBIF_CFG_DEV0_EPF6_DEVICE_CNTL 0x006c |
1925 | #define cfgBIF_CFG_DEV0_EPF6_DEVICE_STATUS 0x006e |
1926 | #define cfgBIF_CFG_DEV0_EPF6_LINK_CAP 0x0070 |
1927 | #define cfgBIF_CFG_DEV0_EPF6_LINK_CNTL 0x0074 |
1928 | #define cfgBIF_CFG_DEV0_EPF6_LINK_STATUS 0x0076 |
1929 | #define cfgBIF_CFG_DEV0_EPF6_DEVICE_CAP2 0x0088 |
1930 | #define cfgBIF_CFG_DEV0_EPF6_DEVICE_CNTL2 0x008c |
1931 | #define cfgBIF_CFG_DEV0_EPF6_DEVICE_STATUS2 0x008e |
1932 | #define cfgBIF_CFG_DEV0_EPF6_LINK_CAP2 0x0090 |
1933 | #define cfgBIF_CFG_DEV0_EPF6_LINK_CNTL2 0x0094 |
1934 | #define cfgBIF_CFG_DEV0_EPF6_LINK_STATUS2 0x0096 |
1935 | #define cfgBIF_CFG_DEV0_EPF6_MSI_CAP_LIST 0x00a0 |
1936 | #define cfgBIF_CFG_DEV0_EPF6_MSI_MSG_CNTL 0x00a2 |
1937 | #define cfgBIF_CFG_DEV0_EPF6_MSI_MSG_ADDR_LO 0x00a4 |
1938 | #define cfgBIF_CFG_DEV0_EPF6_MSI_MSG_ADDR_HI 0x00a8 |
1939 | #define cfgBIF_CFG_DEV0_EPF6_MSI_MSG_DATA 0x00a8 |
1940 | #define cfgBIF_CFG_DEV0_EPF6_MSI_EXT_MSG_DATA 0x00aa |
1941 | #define cfgBIF_CFG_DEV0_EPF6_MSI_MASK 0x00ac |
1942 | #define cfgBIF_CFG_DEV0_EPF6_MSI_MSG_DATA_64 0x00ac |
1943 | #define cfgBIF_CFG_DEV0_EPF6_MSI_EXT_MSG_DATA_64 0x00ae |
1944 | #define cfgBIF_CFG_DEV0_EPF6_MSI_MASK_64 0x00b0 |
1945 | #define cfgBIF_CFG_DEV0_EPF6_MSI_PENDING 0x00b0 |
1946 | #define cfgBIF_CFG_DEV0_EPF6_MSI_PENDING_64 0x00b4 |
1947 | #define cfgBIF_CFG_DEV0_EPF6_MSIX_CAP_LIST 0x00c0 |
1948 | #define cfgBIF_CFG_DEV0_EPF6_MSIX_MSG_CNTL 0x00c2 |
1949 | #define cfgBIF_CFG_DEV0_EPF6_MSIX_TABLE 0x00c4 |
1950 | #define cfgBIF_CFG_DEV0_EPF6_MSIX_PBA 0x00c8 |
1951 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
1952 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
1953 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_VENDOR_SPECIFIC1 0x0108 |
1954 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_VENDOR_SPECIFIC2 0x010c |
1955 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
1956 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_UNCORR_ERR_STATUS 0x0154 |
1957 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_UNCORR_ERR_MASK 0x0158 |
1958 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_UNCORR_ERR_SEVERITY 0x015c |
1959 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_CORR_ERR_STATUS 0x0160 |
1960 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_CORR_ERR_MASK 0x0164 |
1961 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
1962 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_HDR_LOG0 0x016c |
1963 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_HDR_LOG1 0x0170 |
1964 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_HDR_LOG2 0x0174 |
1965 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_HDR_LOG3 0x0178 |
1966 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TLP_PREFIX_LOG0 0x0188 |
1967 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TLP_PREFIX_LOG1 0x018c |
1968 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TLP_PREFIX_LOG2 0x0190 |
1969 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TLP_PREFIX_LOG3 0x0194 |
1970 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR_ENH_CAP_LIST 0x0200 |
1971 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR1_CAP 0x0204 |
1972 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR1_CNTL 0x0208 |
1973 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR2_CAP 0x020c |
1974 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR2_CNTL 0x0210 |
1975 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR3_CAP 0x0214 |
1976 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR3_CNTL 0x0218 |
1977 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR4_CAP 0x021c |
1978 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR4_CNTL 0x0220 |
1979 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR5_CAP 0x0224 |
1980 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR5_CNTL 0x0228 |
1981 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR6_CAP 0x022c |
1982 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_BAR6_CNTL 0x0230 |
1983 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x0240 |
1984 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_PWR_BUDGET_DATA_SELECT 0x0244 |
1985 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_PWR_BUDGET_DATA 0x0248 |
1986 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_PWR_BUDGET_CAP 0x024c |
1987 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_ENH_CAP_LIST 0x0250 |
1988 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_CAP 0x0254 |
1989 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_LATENCY_INDICATOR 0x0258 |
1990 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_STATUS 0x025c |
1991 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_CNTL 0x025e |
1992 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x0260 |
1993 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x0261 |
1994 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x0262 |
1995 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x0263 |
1996 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x0264 |
1997 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x0265 |
1998 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x0266 |
1999 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x0267 |
2000 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
2001 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_ACS_CAP 0x02a4 |
2002 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_ACS_CNTL 0x02a6 |
2003 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_PASID_ENH_CAP_LIST 0x02d0 |
2004 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_PASID_CAP 0x02d4 |
2005 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_PASID_CNTL 0x02d6 |
2006 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_ARI_ENH_CAP_LIST 0x0328 |
2007 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_ARI_CAP 0x032c |
2008 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_ARI_CNTL 0x032e |
2009 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_REQR_ENH_CAP_LIST 0x0370 |
2010 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_REQR_CAP 0x0374 |
2011 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_REQR_CNTL 0x0378 |
2012 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_0 0x037c |
2013 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_1 0x037e |
2014 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_2 0x0380 |
2015 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_3 0x0382 |
2016 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_4 0x0384 |
2017 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_5 0x0386 |
2018 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_6 0x0388 |
2019 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_7 0x038a |
2020 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_8 0x038c |
2021 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_9 0x038e |
2022 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_10 0x0390 |
2023 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_11 0x0392 |
2024 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_12 0x0394 |
2025 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_13 0x0396 |
2026 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_14 0x0398 |
2027 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_15 0x039a |
2028 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_16 0x039c |
2029 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_17 0x039e |
2030 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_18 0x03a0 |
2031 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_19 0x03a2 |
2032 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_20 0x03a4 |
2033 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_21 0x03a6 |
2034 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_22 0x03a8 |
2035 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_23 0x03aa |
2036 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_24 0x03ac |
2037 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_25 0x03ae |
2038 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_26 0x03b0 |
2039 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_27 0x03b2 |
2040 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_28 0x03b4 |
2041 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_29 0x03b6 |
2042 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_30 0x03b8 |
2043 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_31 0x03ba |
2044 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_32 0x03bc |
2045 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_33 0x03be |
2046 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_34 0x03c0 |
2047 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_35 0x03c2 |
2048 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_36 0x03c4 |
2049 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_37 0x03c6 |
2050 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_38 0x03c8 |
2051 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_39 0x03ca |
2052 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_40 0x03cc |
2053 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_41 0x03ce |
2054 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_42 0x03d0 |
2055 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_43 0x03d2 |
2056 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_44 0x03d4 |
2057 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_45 0x03d6 |
2058 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_46 0x03d8 |
2059 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_47 0x03da |
2060 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_48 0x03dc |
2061 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_49 0x03de |
2062 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_50 0x03e0 |
2063 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_51 0x03e2 |
2064 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_52 0x03e4 |
2065 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_53 0x03e6 |
2066 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_54 0x03e8 |
2067 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_55 0x03ea |
2068 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_56 0x03ec |
2069 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_57 0x03ee |
2070 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_58 0x03f0 |
2071 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_59 0x03f2 |
2072 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_60 0x03f4 |
2073 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_61 0x03f6 |
2074 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_62 0x03f8 |
2075 | #define cfgBIF_CFG_DEV0_EPF6_PCIE_TPH_ST_TABLE_63 0x03fa |
2076 | |
2077 | |
2078 | // addressBlock: nbio_pcie0_bifplr0_cfgdecp |
2079 | // base address: 0x0 |
2080 | #define cfgBIFPLR0_VENDOR_ID 0x0000 |
2081 | #define cfgBIFPLR0_DEVICE_ID 0x0002 |
2082 | #define cfgBIFPLR0_COMMAND 0x0004 |
2083 | #define cfgBIFPLR0_STATUS 0x0006 |
2084 | #define cfgBIFPLR0_REVISION_ID 0x0008 |
2085 | #define cfgBIFPLR0_PROG_INTERFACE 0x0009 |
2086 | #define cfgBIFPLR0_SUB_CLASS 0x000a |
2087 | #define cfgBIFPLR0_BASE_CLASS 0x000b |
2088 | #define cfgBIFPLR0_CACHE_LINE 0x000c |
2089 | #define cfgBIFPLR0_LATENCY 0x000d |
2090 | #define 0x000e |
2091 | #define cfgBIFPLR0_BIST 0x000f |
2092 | #define cfgBIFPLR0_SUB_BUS_NUMBER_LATENCY 0x0018 |
2093 | #define cfgBIFPLR0_IO_BASE_LIMIT 0x001c |
2094 | #define cfgBIFPLR0_SECONDARY_STATUS 0x001e |
2095 | #define cfgBIFPLR0_MEM_BASE_LIMIT 0x0020 |
2096 | #define cfgBIFPLR0_PREF_BASE_LIMIT 0x0024 |
2097 | #define cfgBIFPLR0_PREF_BASE_UPPER 0x0028 |
2098 | #define cfgBIFPLR0_PREF_LIMIT_UPPER 0x002c |
2099 | #define cfgBIFPLR0_IO_BASE_LIMIT_HI 0x0030 |
2100 | #define cfgBIFPLR0_CAP_PTR 0x0034 |
2101 | #define cfgBIFPLR0_ROM_BASE_ADDR 0x0038 |
2102 | #define cfgBIFPLR0_INTERRUPT_LINE 0x003c |
2103 | #define cfgBIFPLR0_INTERRUPT_PIN 0x003d |
2104 | #define cfgBIFPLR0_IRQ_BRIDGE_CNTL 0x003e |
2105 | #define cfgBIFPLR0_EXT_BRIDGE_CNTL 0x0040 |
2106 | #define cfgBIFPLR0_VENDOR_CAP_LIST 0x0048 |
2107 | #define cfgBIFPLR0_ADAPTER_ID_W 0x004c |
2108 | #define cfgBIFPLR0_PMI_CAP_LIST 0x0050 |
2109 | #define cfgBIFPLR0_PMI_CAP 0x0052 |
2110 | #define cfgBIFPLR0_PMI_STATUS_CNTL 0x0054 |
2111 | #define cfgBIFPLR0_PCIE_CAP_LIST 0x0058 |
2112 | #define cfgBIFPLR0_PCIE_CAP 0x005a |
2113 | #define cfgBIFPLR0_DEVICE_CAP 0x005c |
2114 | #define cfgBIFPLR0_DEVICE_CNTL 0x0060 |
2115 | #define cfgBIFPLR0_DEVICE_STATUS 0x0062 |
2116 | #define cfgBIFPLR0_LINK_CAP 0x0064 |
2117 | #define cfgBIFPLR0_LINK_CNTL 0x0068 |
2118 | #define cfgBIFPLR0_LINK_STATUS 0x006a |
2119 | #define cfgBIFPLR0_SLOT_CAP 0x006c |
2120 | #define cfgBIFPLR0_SLOT_CNTL 0x0070 |
2121 | #define cfgBIFPLR0_SLOT_STATUS 0x0072 |
2122 | #define cfgBIFPLR0_ROOT_CNTL 0x0074 |
2123 | #define cfgBIFPLR0_ROOT_CAP 0x0076 |
2124 | #define cfgBIFPLR0_ROOT_STATUS 0x0078 |
2125 | #define cfgBIFPLR0_DEVICE_CAP2 0x007c |
2126 | #define cfgBIFPLR0_DEVICE_CNTL2 0x0080 |
2127 | #define cfgBIFPLR0_DEVICE_STATUS2 0x0082 |
2128 | #define cfgBIFPLR0_LINK_CAP2 0x0084 |
2129 | #define cfgBIFPLR0_LINK_CNTL2 0x0088 |
2130 | #define cfgBIFPLR0_LINK_STATUS2 0x008a |
2131 | #define cfgBIFPLR0_SLOT_CAP2 0x008c |
2132 | #define cfgBIFPLR0_SLOT_CNTL2 0x0090 |
2133 | #define cfgBIFPLR0_SLOT_STATUS2 0x0092 |
2134 | #define cfgBIFPLR0_MSI_CAP_LIST 0x00a0 |
2135 | #define cfgBIFPLR0_MSI_MSG_CNTL 0x00a2 |
2136 | #define cfgBIFPLR0_MSI_MSG_ADDR_LO 0x00a4 |
2137 | #define cfgBIFPLR0_MSI_MSG_ADDR_HI 0x00a8 |
2138 | #define cfgBIFPLR0_MSI_MSG_DATA 0x00a8 |
2139 | #define cfgBIFPLR0_MSI_MSG_DATA_64 0x00ac |
2140 | #define cfgBIFPLR0_SSID_CAP_LIST 0x00c0 |
2141 | #define cfgBIFPLR0_SSID_CAP 0x00c4 |
2142 | #define cfgBIFPLR0_MSI_MAP_CAP_LIST 0x00c8 |
2143 | #define cfgBIFPLR0_MSI_MAP_CAP 0x00ca |
2144 | #define cfgBIFPLR0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
2145 | #define cfgBIFPLR0_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
2146 | #define cfgBIFPLR0_PCIE_VENDOR_SPECIFIC1 0x0108 |
2147 | #define cfgBIFPLR0_PCIE_VENDOR_SPECIFIC2 0x010c |
2148 | #define cfgBIFPLR0_PCIE_VC_ENH_CAP_LIST 0x0110 |
2149 | #define cfgBIFPLR0_PCIE_PORT_VC_CAP_REG1 0x0114 |
2150 | #define cfgBIFPLR0_PCIE_PORT_VC_CAP_REG2 0x0118 |
2151 | #define cfgBIFPLR0_PCIE_PORT_VC_CNTL 0x011c |
2152 | #define cfgBIFPLR0_PCIE_PORT_VC_STATUS 0x011e |
2153 | #define cfgBIFPLR0_PCIE_VC0_RESOURCE_CAP 0x0120 |
2154 | #define cfgBIFPLR0_PCIE_VC0_RESOURCE_CNTL 0x0124 |
2155 | #define cfgBIFPLR0_PCIE_VC0_RESOURCE_STATUS 0x012a |
2156 | #define cfgBIFPLR0_PCIE_VC1_RESOURCE_CAP 0x012c |
2157 | #define cfgBIFPLR0_PCIE_VC1_RESOURCE_CNTL 0x0130 |
2158 | #define cfgBIFPLR0_PCIE_VC1_RESOURCE_STATUS 0x0136 |
2159 | #define cfgBIFPLR0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0140 |
2160 | #define cfgBIFPLR0_PCIE_DEV_SERIAL_NUM_DW1 0x0144 |
2161 | #define cfgBIFPLR0_PCIE_DEV_SERIAL_NUM_DW2 0x0148 |
2162 | #define cfgBIFPLR0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
2163 | #define cfgBIFPLR0_PCIE_UNCORR_ERR_STATUS 0x0154 |
2164 | #define cfgBIFPLR0_PCIE_UNCORR_ERR_MASK 0x0158 |
2165 | #define cfgBIFPLR0_PCIE_UNCORR_ERR_SEVERITY 0x015c |
2166 | #define cfgBIFPLR0_PCIE_CORR_ERR_STATUS 0x0160 |
2167 | #define cfgBIFPLR0_PCIE_CORR_ERR_MASK 0x0164 |
2168 | #define cfgBIFPLR0_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
2169 | #define cfgBIFPLR0_PCIE_HDR_LOG0 0x016c |
2170 | #define cfgBIFPLR0_PCIE_HDR_LOG1 0x0170 |
2171 | #define cfgBIFPLR0_PCIE_HDR_LOG2 0x0174 |
2172 | #define cfgBIFPLR0_PCIE_HDR_LOG3 0x0178 |
2173 | #define cfgBIFPLR0_PCIE_ROOT_ERR_CMD 0x017c |
2174 | #define cfgBIFPLR0_PCIE_ROOT_ERR_STATUS 0x0180 |
2175 | #define cfgBIFPLR0_PCIE_ERR_SRC_ID 0x0184 |
2176 | #define cfgBIFPLR0_PCIE_TLP_PREFIX_LOG0 0x0188 |
2177 | #define cfgBIFPLR0_PCIE_TLP_PREFIX_LOG1 0x018c |
2178 | #define cfgBIFPLR0_PCIE_TLP_PREFIX_LOG2 0x0190 |
2179 | #define cfgBIFPLR0_PCIE_TLP_PREFIX_LOG3 0x0194 |
2180 | #define cfgBIFPLR0_PCIE_SECONDARY_ENH_CAP_LIST 0x0270 |
2181 | #define cfgBIFPLR0_PCIE_LINK_CNTL3 0x0274 |
2182 | #define cfgBIFPLR0_PCIE_LANE_ERROR_STATUS 0x0278 |
2183 | #define cfgBIFPLR0_PCIE_LANE_0_EQUALIZATION_CNTL 0x027c |
2184 | #define cfgBIFPLR0_PCIE_LANE_1_EQUALIZATION_CNTL 0x027e |
2185 | #define cfgBIFPLR0_PCIE_LANE_2_EQUALIZATION_CNTL 0x0280 |
2186 | #define cfgBIFPLR0_PCIE_LANE_3_EQUALIZATION_CNTL 0x0282 |
2187 | #define cfgBIFPLR0_PCIE_LANE_4_EQUALIZATION_CNTL 0x0284 |
2188 | #define cfgBIFPLR0_PCIE_LANE_5_EQUALIZATION_CNTL 0x0286 |
2189 | #define cfgBIFPLR0_PCIE_LANE_6_EQUALIZATION_CNTL 0x0288 |
2190 | #define cfgBIFPLR0_PCIE_LANE_7_EQUALIZATION_CNTL 0x028a |
2191 | #define cfgBIFPLR0_PCIE_LANE_8_EQUALIZATION_CNTL 0x028c |
2192 | #define cfgBIFPLR0_PCIE_LANE_9_EQUALIZATION_CNTL 0x028e |
2193 | #define cfgBIFPLR0_PCIE_LANE_10_EQUALIZATION_CNTL 0x0290 |
2194 | #define cfgBIFPLR0_PCIE_LANE_11_EQUALIZATION_CNTL 0x0292 |
2195 | #define cfgBIFPLR0_PCIE_LANE_12_EQUALIZATION_CNTL 0x0294 |
2196 | #define cfgBIFPLR0_PCIE_LANE_13_EQUALIZATION_CNTL 0x0296 |
2197 | #define cfgBIFPLR0_PCIE_LANE_14_EQUALIZATION_CNTL 0x0298 |
2198 | #define cfgBIFPLR0_PCIE_LANE_15_EQUALIZATION_CNTL 0x029a |
2199 | #define cfgBIFPLR0_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
2200 | #define cfgBIFPLR0_PCIE_ACS_CAP 0x02a4 |
2201 | #define cfgBIFPLR0_PCIE_ACS_CNTL 0x02a6 |
2202 | #define cfgBIFPLR0_PCIE_MC_ENH_CAP_LIST 0x02f0 |
2203 | #define cfgBIFPLR0_PCIE_MC_CAP 0x02f4 |
2204 | #define cfgBIFPLR0_PCIE_MC_CNTL 0x02f6 |
2205 | #define cfgBIFPLR0_PCIE_MC_ADDR0 0x02f8 |
2206 | #define cfgBIFPLR0_PCIE_MC_ADDR1 0x02fc |
2207 | #define cfgBIFPLR0_PCIE_MC_RCV0 0x0300 |
2208 | #define cfgBIFPLR0_PCIE_MC_RCV1 0x0304 |
2209 | #define cfgBIFPLR0_PCIE_MC_BLOCK_ALL0 0x0308 |
2210 | #define cfgBIFPLR0_PCIE_MC_BLOCK_ALL1 0x030c |
2211 | #define cfgBIFPLR0_PCIE_MC_BLOCK_UNTRANSLATED_0 0x0310 |
2212 | #define cfgBIFPLR0_PCIE_MC_BLOCK_UNTRANSLATED_1 0x0314 |
2213 | #define cfgBIFPLR0_PCIE_MC_OVERLAY_BAR0 0x0318 |
2214 | #define cfgBIFPLR0_PCIE_MC_OVERLAY_BAR1 0x031c |
2215 | #define cfgBIFPLR0_PCIE_L1_PM_SUB_CAP_LIST 0x0370 |
2216 | #define cfgBIFPLR0_PCIE_L1_PM_SUB_CAP 0x0374 |
2217 | #define cfgBIFPLR0_PCIE_L1_PM_SUB_CNTL 0x0378 |
2218 | #define cfgBIFPLR0_PCIE_L1_PM_SUB_CNTL2 0x037c |
2219 | #define cfgBIFPLR0_PCIE_DPC_ENH_CAP_LIST 0x0380 |
2220 | #define cfgBIFPLR0_PCIE_DPC_CAP_LIST 0x0384 |
2221 | #define cfgBIFPLR0_PCIE_DPC_CNTL 0x0386 |
2222 | #define cfgBIFPLR0_PCIE_DPC_STATUS 0x0388 |
2223 | #define cfgBIFPLR0_PCIE_DPC_ERROR_SOURCE_ID 0x038a |
2224 | #define cfgBIFPLR0_PCIE_RP_PIO_STATUS 0x038c |
2225 | #define cfgBIFPLR0_PCIE_RP_PIO_MASK 0x0390 |
2226 | #define cfgBIFPLR0_PCIE_RP_PIO_SEVERITY 0x0394 |
2227 | #define cfgBIFPLR0_PCIE_RP_PIO_SYSERROR 0x0398 |
2228 | #define cfgBIFPLR0_PCIE_RP_PIO_EXCEPTION 0x039c |
2229 | #define cfgBIFPLR0_PCIE_RP_PIO_HDR_LOG0 0x03a0 |
2230 | #define cfgBIFPLR0_PCIE_RP_PIO_HDR_LOG1 0x03a4 |
2231 | #define cfgBIFPLR0_PCIE_RP_PIO_HDR_LOG2 0x03a8 |
2232 | #define cfgBIFPLR0_PCIE_RP_PIO_HDR_LOG3 0x03ac |
2233 | #define cfgBIFPLR0_PCIE_RP_PIO_PREFIX_LOG0 0x03b4 |
2234 | #define cfgBIFPLR0_PCIE_RP_PIO_PREFIX_LOG1 0x03b8 |
2235 | #define cfgBIFPLR0_PCIE_RP_PIO_PREFIX_LOG2 0x03bc |
2236 | #define cfgBIFPLR0_PCIE_RP_PIO_PREFIX_LOG3 0x03c0 |
2237 | #define cfgBIFPLR0_PCIE_ESM_CAP_LIST 0x03c4 |
2238 | #define 0x03c8 |
2239 | #define 0x03cc |
2240 | #define cfgBIFPLR0_PCIE_ESM_STATUS 0x03ce |
2241 | #define cfgBIFPLR0_PCIE_ESM_CTRL 0x03d0 |
2242 | #define cfgBIFPLR0_PCIE_ESM_CAP_1 0x03d4 |
2243 | #define cfgBIFPLR0_PCIE_ESM_CAP_2 0x03d8 |
2244 | #define cfgBIFPLR0_PCIE_ESM_CAP_3 0x03dc |
2245 | #define cfgBIFPLR0_PCIE_ESM_CAP_4 0x03e0 |
2246 | #define cfgBIFPLR0_PCIE_ESM_CAP_5 0x03e4 |
2247 | #define cfgBIFPLR0_PCIE_ESM_CAP_6 0x03e8 |
2248 | #define cfgBIFPLR0_PCIE_ESM_CAP_7 0x03ec |
2249 | #define cfgBIFPLR0_PCIE_DLF_ENH_CAP_LIST 0x0400 |
2250 | #define cfgBIFPLR0_DATA_LINK_FEATURE_CAP 0x0404 |
2251 | #define cfgBIFPLR0_DATA_LINK_FEATURE_STATUS 0x0408 |
2252 | #define cfgBIFPLR0_PCIE_PHY_16GT_ENH_CAP_LIST 0x0410 |
2253 | #define cfgBIFPLR0_LINK_CAP_16GT 0x0414 |
2254 | #define cfgBIFPLR0_LINK_CNTL_16GT 0x0418 |
2255 | #define cfgBIFPLR0_LINK_STATUS_16GT 0x041c |
2256 | #define cfgBIFPLR0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0420 |
2257 | #define cfgBIFPLR0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0424 |
2258 | #define cfgBIFPLR0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x0428 |
2259 | #define cfgBIFPLR0_LANE_0_EQUALIZATION_CNTL_16GT 0x0430 |
2260 | #define cfgBIFPLR0_LANE_1_EQUALIZATION_CNTL_16GT 0x0431 |
2261 | #define cfgBIFPLR0_LANE_2_EQUALIZATION_CNTL_16GT 0x0432 |
2262 | #define cfgBIFPLR0_LANE_3_EQUALIZATION_CNTL_16GT 0x0433 |
2263 | #define cfgBIFPLR0_LANE_4_EQUALIZATION_CNTL_16GT 0x0434 |
2264 | #define cfgBIFPLR0_LANE_5_EQUALIZATION_CNTL_16GT 0x0435 |
2265 | #define cfgBIFPLR0_LANE_6_EQUALIZATION_CNTL_16GT 0x0436 |
2266 | #define cfgBIFPLR0_LANE_7_EQUALIZATION_CNTL_16GT 0x0437 |
2267 | #define cfgBIFPLR0_LANE_8_EQUALIZATION_CNTL_16GT 0x0438 |
2268 | #define cfgBIFPLR0_LANE_9_EQUALIZATION_CNTL_16GT 0x0439 |
2269 | #define cfgBIFPLR0_LANE_10_EQUALIZATION_CNTL_16GT 0x043a |
2270 | #define cfgBIFPLR0_LANE_11_EQUALIZATION_CNTL_16GT 0x043b |
2271 | #define cfgBIFPLR0_LANE_12_EQUALIZATION_CNTL_16GT 0x043c |
2272 | #define cfgBIFPLR0_LANE_13_EQUALIZATION_CNTL_16GT 0x043d |
2273 | #define cfgBIFPLR0_LANE_14_EQUALIZATION_CNTL_16GT 0x043e |
2274 | #define cfgBIFPLR0_LANE_15_EQUALIZATION_CNTL_16GT 0x043f |
2275 | #define cfgBIFPLR0_PCIE_MARGINING_ENH_CAP_LIST 0x0440 |
2276 | #define cfgBIFPLR0_MARGINING_PORT_CAP 0x0444 |
2277 | #define cfgBIFPLR0_MARGINING_PORT_STATUS 0x0446 |
2278 | #define cfgBIFPLR0_LANE_0_MARGINING_LANE_CNTL 0x0448 |
2279 | #define cfgBIFPLR0_LANE_0_MARGINING_LANE_STATUS 0x044a |
2280 | #define cfgBIFPLR0_LANE_1_MARGINING_LANE_CNTL 0x044c |
2281 | #define cfgBIFPLR0_LANE_1_MARGINING_LANE_STATUS 0x044e |
2282 | #define cfgBIFPLR0_LANE_2_MARGINING_LANE_CNTL 0x0450 |
2283 | #define cfgBIFPLR0_LANE_2_MARGINING_LANE_STATUS 0x0452 |
2284 | #define cfgBIFPLR0_LANE_3_MARGINING_LANE_CNTL 0x0454 |
2285 | #define cfgBIFPLR0_LANE_3_MARGINING_LANE_STATUS 0x0456 |
2286 | #define cfgBIFPLR0_LANE_4_MARGINING_LANE_CNTL 0x0458 |
2287 | #define cfgBIFPLR0_LANE_4_MARGINING_LANE_STATUS 0x045a |
2288 | #define cfgBIFPLR0_LANE_5_MARGINING_LANE_CNTL 0x045c |
2289 | #define cfgBIFPLR0_LANE_5_MARGINING_LANE_STATUS 0x045e |
2290 | #define cfgBIFPLR0_LANE_6_MARGINING_LANE_CNTL 0x0460 |
2291 | #define cfgBIFPLR0_LANE_6_MARGINING_LANE_STATUS 0x0462 |
2292 | #define cfgBIFPLR0_LANE_7_MARGINING_LANE_CNTL 0x0464 |
2293 | #define cfgBIFPLR0_LANE_7_MARGINING_LANE_STATUS 0x0466 |
2294 | #define cfgBIFPLR0_LANE_8_MARGINING_LANE_CNTL 0x0468 |
2295 | #define cfgBIFPLR0_LANE_8_MARGINING_LANE_STATUS 0x046a |
2296 | #define cfgBIFPLR0_LANE_9_MARGINING_LANE_CNTL 0x046c |
2297 | #define cfgBIFPLR0_LANE_9_MARGINING_LANE_STATUS 0x046e |
2298 | #define cfgBIFPLR0_LANE_10_MARGINING_LANE_CNTL 0x0470 |
2299 | #define cfgBIFPLR0_LANE_10_MARGINING_LANE_STATUS 0x0472 |
2300 | #define cfgBIFPLR0_LANE_11_MARGINING_LANE_CNTL 0x0474 |
2301 | #define cfgBIFPLR0_LANE_11_MARGINING_LANE_STATUS 0x0476 |
2302 | #define cfgBIFPLR0_LANE_12_MARGINING_LANE_CNTL 0x0478 |
2303 | #define cfgBIFPLR0_LANE_12_MARGINING_LANE_STATUS 0x047a |
2304 | #define cfgBIFPLR0_LANE_13_MARGINING_LANE_CNTL 0x047c |
2305 | #define cfgBIFPLR0_LANE_13_MARGINING_LANE_STATUS 0x047e |
2306 | #define cfgBIFPLR0_LANE_14_MARGINING_LANE_CNTL 0x0480 |
2307 | #define cfgBIFPLR0_LANE_14_MARGINING_LANE_STATUS 0x0482 |
2308 | #define cfgBIFPLR0_LANE_15_MARGINING_LANE_CNTL 0x0484 |
2309 | #define cfgBIFPLR0_LANE_15_MARGINING_LANE_STATUS 0x0486 |
2310 | #define cfgBIFPLR0_PCIE_CCIX_CAP_LIST 0x0488 |
2311 | #define 0x048c |
2312 | #define 0x0490 |
2313 | #define cfgBIFPLR0_PCIE_CCIX_CAP 0x0492 |
2314 | #define cfgBIFPLR0_PCIE_CCIX_ESM_REQD_CAP 0x0494 |
2315 | #define cfgBIFPLR0_PCIE_CCIX_ESM_OPTL_CAP 0x0498 |
2316 | #define cfgBIFPLR0_PCIE_CCIX_ESM_STATUS 0x049c |
2317 | #define cfgBIFPLR0_PCIE_CCIX_ESM_CNTL 0x04a0 |
2318 | #define cfgBIFPLR0_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x04a4 |
2319 | #define cfgBIFPLR0_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x04a5 |
2320 | #define cfgBIFPLR0_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x04a6 |
2321 | #define cfgBIFPLR0_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x04a7 |
2322 | #define cfgBIFPLR0_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x04a8 |
2323 | #define cfgBIFPLR0_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x04a9 |
2324 | #define cfgBIFPLR0_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x04aa |
2325 | #define cfgBIFPLR0_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x04ab |
2326 | #define cfgBIFPLR0_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x04ac |
2327 | #define cfgBIFPLR0_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x04ad |
2328 | #define cfgBIFPLR0_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x04ae |
2329 | #define cfgBIFPLR0_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x04af |
2330 | #define cfgBIFPLR0_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x04b0 |
2331 | #define cfgBIFPLR0_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x04b1 |
2332 | #define cfgBIFPLR0_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x04b2 |
2333 | #define cfgBIFPLR0_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x04b3 |
2334 | #define cfgBIFPLR0_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x04b4 |
2335 | #define cfgBIFPLR0_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x04b5 |
2336 | #define cfgBIFPLR0_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x04b6 |
2337 | #define cfgBIFPLR0_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x04b7 |
2338 | #define cfgBIFPLR0_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x04b8 |
2339 | #define cfgBIFPLR0_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x04b9 |
2340 | #define cfgBIFPLR0_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x04ba |
2341 | #define cfgBIFPLR0_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x04bb |
2342 | #define cfgBIFPLR0_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x04bc |
2343 | #define cfgBIFPLR0_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x04bd |
2344 | #define cfgBIFPLR0_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x04be |
2345 | #define cfgBIFPLR0_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x04bf |
2346 | #define cfgBIFPLR0_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x04c0 |
2347 | #define cfgBIFPLR0_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x04c1 |
2348 | #define cfgBIFPLR0_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x04c2 |
2349 | #define cfgBIFPLR0_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x04c3 |
2350 | #define cfgBIFPLR0_PCIE_CCIX_TRANS_CAP 0x04c4 |
2351 | #define cfgBIFPLR0_PCIE_CCIX_TRANS_CNTL 0x04c8 |
2352 | |
2353 | |
2354 | // addressBlock: nbio_pcie0_bifplr1_cfgdecp |
2355 | // base address: 0x0 |
2356 | #define cfgBIFPLR1_VENDOR_ID 0x0000 |
2357 | #define cfgBIFPLR1_DEVICE_ID 0x0002 |
2358 | #define cfgBIFPLR1_COMMAND 0x0004 |
2359 | #define cfgBIFPLR1_STATUS 0x0006 |
2360 | #define cfgBIFPLR1_REVISION_ID 0x0008 |
2361 | #define cfgBIFPLR1_PROG_INTERFACE 0x0009 |
2362 | #define cfgBIFPLR1_SUB_CLASS 0x000a |
2363 | #define cfgBIFPLR1_BASE_CLASS 0x000b |
2364 | #define cfgBIFPLR1_CACHE_LINE 0x000c |
2365 | #define cfgBIFPLR1_LATENCY 0x000d |
2366 | #define 0x000e |
2367 | #define cfgBIFPLR1_BIST 0x000f |
2368 | #define cfgBIFPLR1_SUB_BUS_NUMBER_LATENCY 0x0018 |
2369 | #define cfgBIFPLR1_IO_BASE_LIMIT 0x001c |
2370 | #define cfgBIFPLR1_SECONDARY_STATUS 0x001e |
2371 | #define cfgBIFPLR1_MEM_BASE_LIMIT 0x0020 |
2372 | #define cfgBIFPLR1_PREF_BASE_LIMIT 0x0024 |
2373 | #define cfgBIFPLR1_PREF_BASE_UPPER 0x0028 |
2374 | #define cfgBIFPLR1_PREF_LIMIT_UPPER 0x002c |
2375 | #define cfgBIFPLR1_IO_BASE_LIMIT_HI 0x0030 |
2376 | #define cfgBIFPLR1_CAP_PTR 0x0034 |
2377 | #define cfgBIFPLR1_ROM_BASE_ADDR 0x0038 |
2378 | #define cfgBIFPLR1_INTERRUPT_LINE 0x003c |
2379 | #define cfgBIFPLR1_INTERRUPT_PIN 0x003d |
2380 | #define cfgBIFPLR1_IRQ_BRIDGE_CNTL 0x003e |
2381 | #define cfgBIFPLR1_EXT_BRIDGE_CNTL 0x0040 |
2382 | #define cfgBIFPLR1_VENDOR_CAP_LIST 0x0048 |
2383 | #define cfgBIFPLR1_ADAPTER_ID_W 0x004c |
2384 | #define cfgBIFPLR1_PMI_CAP_LIST 0x0050 |
2385 | #define cfgBIFPLR1_PMI_CAP 0x0052 |
2386 | #define cfgBIFPLR1_PMI_STATUS_CNTL 0x0054 |
2387 | #define cfgBIFPLR1_PCIE_CAP_LIST 0x0058 |
2388 | #define cfgBIFPLR1_PCIE_CAP 0x005a |
2389 | #define cfgBIFPLR1_DEVICE_CAP 0x005c |
2390 | #define cfgBIFPLR1_DEVICE_CNTL 0x0060 |
2391 | #define cfgBIFPLR1_DEVICE_STATUS 0x0062 |
2392 | #define cfgBIFPLR1_LINK_CAP 0x0064 |
2393 | #define cfgBIFPLR1_LINK_CNTL 0x0068 |
2394 | #define cfgBIFPLR1_LINK_STATUS 0x006a |
2395 | #define cfgBIFPLR1_SLOT_CAP 0x006c |
2396 | #define cfgBIFPLR1_SLOT_CNTL 0x0070 |
2397 | #define cfgBIFPLR1_SLOT_STATUS 0x0072 |
2398 | #define cfgBIFPLR1_ROOT_CNTL 0x0074 |
2399 | #define cfgBIFPLR1_ROOT_CAP 0x0076 |
2400 | #define cfgBIFPLR1_ROOT_STATUS 0x0078 |
2401 | #define cfgBIFPLR1_DEVICE_CAP2 0x007c |
2402 | #define cfgBIFPLR1_DEVICE_CNTL2 0x0080 |
2403 | #define cfgBIFPLR1_DEVICE_STATUS2 0x0082 |
2404 | #define cfgBIFPLR1_LINK_CAP2 0x0084 |
2405 | #define cfgBIFPLR1_LINK_CNTL2 0x0088 |
2406 | #define cfgBIFPLR1_LINK_STATUS2 0x008a |
2407 | #define cfgBIFPLR1_SLOT_CAP2 0x008c |
2408 | #define cfgBIFPLR1_SLOT_CNTL2 0x0090 |
2409 | #define cfgBIFPLR1_SLOT_STATUS2 0x0092 |
2410 | #define cfgBIFPLR1_MSI_CAP_LIST 0x00a0 |
2411 | #define cfgBIFPLR1_MSI_MSG_CNTL 0x00a2 |
2412 | #define cfgBIFPLR1_MSI_MSG_ADDR_LO 0x00a4 |
2413 | #define cfgBIFPLR1_MSI_MSG_ADDR_HI 0x00a8 |
2414 | #define cfgBIFPLR1_MSI_MSG_DATA 0x00a8 |
2415 | #define cfgBIFPLR1_MSI_MSG_DATA_64 0x00ac |
2416 | #define cfgBIFPLR1_SSID_CAP_LIST 0x00c0 |
2417 | #define cfgBIFPLR1_SSID_CAP 0x00c4 |
2418 | #define cfgBIFPLR1_MSI_MAP_CAP_LIST 0x00c8 |
2419 | #define cfgBIFPLR1_MSI_MAP_CAP 0x00ca |
2420 | #define cfgBIFPLR1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
2421 | #define cfgBIFPLR1_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
2422 | #define cfgBIFPLR1_PCIE_VENDOR_SPECIFIC1 0x0108 |
2423 | #define cfgBIFPLR1_PCIE_VENDOR_SPECIFIC2 0x010c |
2424 | #define cfgBIFPLR1_PCIE_VC_ENH_CAP_LIST 0x0110 |
2425 | #define cfgBIFPLR1_PCIE_PORT_VC_CAP_REG1 0x0114 |
2426 | #define cfgBIFPLR1_PCIE_PORT_VC_CAP_REG2 0x0118 |
2427 | #define cfgBIFPLR1_PCIE_PORT_VC_CNTL 0x011c |
2428 | #define cfgBIFPLR1_PCIE_PORT_VC_STATUS 0x011e |
2429 | #define cfgBIFPLR1_PCIE_VC0_RESOURCE_CAP 0x0120 |
2430 | #define cfgBIFPLR1_PCIE_VC0_RESOURCE_CNTL 0x0124 |
2431 | #define cfgBIFPLR1_PCIE_VC0_RESOURCE_STATUS 0x012a |
2432 | #define cfgBIFPLR1_PCIE_VC1_RESOURCE_CAP 0x012c |
2433 | #define cfgBIFPLR1_PCIE_VC1_RESOURCE_CNTL 0x0130 |
2434 | #define cfgBIFPLR1_PCIE_VC1_RESOURCE_STATUS 0x0136 |
2435 | #define cfgBIFPLR1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0140 |
2436 | #define cfgBIFPLR1_PCIE_DEV_SERIAL_NUM_DW1 0x0144 |
2437 | #define cfgBIFPLR1_PCIE_DEV_SERIAL_NUM_DW2 0x0148 |
2438 | #define cfgBIFPLR1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
2439 | #define cfgBIFPLR1_PCIE_UNCORR_ERR_STATUS 0x0154 |
2440 | #define cfgBIFPLR1_PCIE_UNCORR_ERR_MASK 0x0158 |
2441 | #define cfgBIFPLR1_PCIE_UNCORR_ERR_SEVERITY 0x015c |
2442 | #define cfgBIFPLR1_PCIE_CORR_ERR_STATUS 0x0160 |
2443 | #define cfgBIFPLR1_PCIE_CORR_ERR_MASK 0x0164 |
2444 | #define cfgBIFPLR1_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
2445 | #define cfgBIFPLR1_PCIE_HDR_LOG0 0x016c |
2446 | #define cfgBIFPLR1_PCIE_HDR_LOG1 0x0170 |
2447 | #define cfgBIFPLR1_PCIE_HDR_LOG2 0x0174 |
2448 | #define cfgBIFPLR1_PCIE_HDR_LOG3 0x0178 |
2449 | #define cfgBIFPLR1_PCIE_ROOT_ERR_CMD 0x017c |
2450 | #define cfgBIFPLR1_PCIE_ROOT_ERR_STATUS 0x0180 |
2451 | #define cfgBIFPLR1_PCIE_ERR_SRC_ID 0x0184 |
2452 | #define cfgBIFPLR1_PCIE_TLP_PREFIX_LOG0 0x0188 |
2453 | #define cfgBIFPLR1_PCIE_TLP_PREFIX_LOG1 0x018c |
2454 | #define cfgBIFPLR1_PCIE_TLP_PREFIX_LOG2 0x0190 |
2455 | #define cfgBIFPLR1_PCIE_TLP_PREFIX_LOG3 0x0194 |
2456 | #define cfgBIFPLR1_PCIE_SECONDARY_ENH_CAP_LIST 0x0270 |
2457 | #define cfgBIFPLR1_PCIE_LINK_CNTL3 0x0274 |
2458 | #define cfgBIFPLR1_PCIE_LANE_ERROR_STATUS 0x0278 |
2459 | #define cfgBIFPLR1_PCIE_LANE_0_EQUALIZATION_CNTL 0x027c |
2460 | #define cfgBIFPLR1_PCIE_LANE_1_EQUALIZATION_CNTL 0x027e |
2461 | #define cfgBIFPLR1_PCIE_LANE_2_EQUALIZATION_CNTL 0x0280 |
2462 | #define cfgBIFPLR1_PCIE_LANE_3_EQUALIZATION_CNTL 0x0282 |
2463 | #define cfgBIFPLR1_PCIE_LANE_4_EQUALIZATION_CNTL 0x0284 |
2464 | #define cfgBIFPLR1_PCIE_LANE_5_EQUALIZATION_CNTL 0x0286 |
2465 | #define cfgBIFPLR1_PCIE_LANE_6_EQUALIZATION_CNTL 0x0288 |
2466 | #define cfgBIFPLR1_PCIE_LANE_7_EQUALIZATION_CNTL 0x028a |
2467 | #define cfgBIFPLR1_PCIE_LANE_8_EQUALIZATION_CNTL 0x028c |
2468 | #define cfgBIFPLR1_PCIE_LANE_9_EQUALIZATION_CNTL 0x028e |
2469 | #define cfgBIFPLR1_PCIE_LANE_10_EQUALIZATION_CNTL 0x0290 |
2470 | #define cfgBIFPLR1_PCIE_LANE_11_EQUALIZATION_CNTL 0x0292 |
2471 | #define cfgBIFPLR1_PCIE_LANE_12_EQUALIZATION_CNTL 0x0294 |
2472 | #define cfgBIFPLR1_PCIE_LANE_13_EQUALIZATION_CNTL 0x0296 |
2473 | #define cfgBIFPLR1_PCIE_LANE_14_EQUALIZATION_CNTL 0x0298 |
2474 | #define cfgBIFPLR1_PCIE_LANE_15_EQUALIZATION_CNTL 0x029a |
2475 | #define cfgBIFPLR1_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
2476 | #define cfgBIFPLR1_PCIE_ACS_CAP 0x02a4 |
2477 | #define cfgBIFPLR1_PCIE_ACS_CNTL 0x02a6 |
2478 | #define cfgBIFPLR1_PCIE_MC_ENH_CAP_LIST 0x02f0 |
2479 | #define cfgBIFPLR1_PCIE_MC_CAP 0x02f4 |
2480 | #define cfgBIFPLR1_PCIE_MC_CNTL 0x02f6 |
2481 | #define cfgBIFPLR1_PCIE_MC_ADDR0 0x02f8 |
2482 | #define cfgBIFPLR1_PCIE_MC_ADDR1 0x02fc |
2483 | #define cfgBIFPLR1_PCIE_MC_RCV0 0x0300 |
2484 | #define cfgBIFPLR1_PCIE_MC_RCV1 0x0304 |
2485 | #define cfgBIFPLR1_PCIE_MC_BLOCK_ALL0 0x0308 |
2486 | #define cfgBIFPLR1_PCIE_MC_BLOCK_ALL1 0x030c |
2487 | #define cfgBIFPLR1_PCIE_MC_BLOCK_UNTRANSLATED_0 0x0310 |
2488 | #define cfgBIFPLR1_PCIE_MC_BLOCK_UNTRANSLATED_1 0x0314 |
2489 | #define cfgBIFPLR1_PCIE_MC_OVERLAY_BAR0 0x0318 |
2490 | #define cfgBIFPLR1_PCIE_MC_OVERLAY_BAR1 0x031c |
2491 | #define cfgBIFPLR1_PCIE_L1_PM_SUB_CAP_LIST 0x0370 |
2492 | #define cfgBIFPLR1_PCIE_L1_PM_SUB_CAP 0x0374 |
2493 | #define cfgBIFPLR1_PCIE_L1_PM_SUB_CNTL 0x0378 |
2494 | #define cfgBIFPLR1_PCIE_L1_PM_SUB_CNTL2 0x037c |
2495 | #define cfgBIFPLR1_PCIE_DPC_ENH_CAP_LIST 0x0380 |
2496 | #define cfgBIFPLR1_PCIE_DPC_CAP_LIST 0x0384 |
2497 | #define cfgBIFPLR1_PCIE_DPC_CNTL 0x0386 |
2498 | #define cfgBIFPLR1_PCIE_DPC_STATUS 0x0388 |
2499 | #define cfgBIFPLR1_PCIE_DPC_ERROR_SOURCE_ID 0x038a |
2500 | #define cfgBIFPLR1_PCIE_RP_PIO_STATUS 0x038c |
2501 | #define cfgBIFPLR1_PCIE_RP_PIO_MASK 0x0390 |
2502 | #define cfgBIFPLR1_PCIE_RP_PIO_SEVERITY 0x0394 |
2503 | #define cfgBIFPLR1_PCIE_RP_PIO_SYSERROR 0x0398 |
2504 | #define cfgBIFPLR1_PCIE_RP_PIO_EXCEPTION 0x039c |
2505 | #define cfgBIFPLR1_PCIE_RP_PIO_HDR_LOG0 0x03a0 |
2506 | #define cfgBIFPLR1_PCIE_RP_PIO_HDR_LOG1 0x03a4 |
2507 | #define cfgBIFPLR1_PCIE_RP_PIO_HDR_LOG2 0x03a8 |
2508 | #define cfgBIFPLR1_PCIE_RP_PIO_HDR_LOG3 0x03ac |
2509 | #define cfgBIFPLR1_PCIE_RP_PIO_PREFIX_LOG0 0x03b4 |
2510 | #define cfgBIFPLR1_PCIE_RP_PIO_PREFIX_LOG1 0x03b8 |
2511 | #define cfgBIFPLR1_PCIE_RP_PIO_PREFIX_LOG2 0x03bc |
2512 | #define cfgBIFPLR1_PCIE_RP_PIO_PREFIX_LOG3 0x03c0 |
2513 | #define cfgBIFPLR1_PCIE_ESM_CAP_LIST 0x03c4 |
2514 | #define 0x03c8 |
2515 | #define 0x03cc |
2516 | #define cfgBIFPLR1_PCIE_ESM_STATUS 0x03ce |
2517 | #define cfgBIFPLR1_PCIE_ESM_CTRL 0x03d0 |
2518 | #define cfgBIFPLR1_PCIE_ESM_CAP_1 0x03d4 |
2519 | #define cfgBIFPLR1_PCIE_ESM_CAP_2 0x03d8 |
2520 | #define cfgBIFPLR1_PCIE_ESM_CAP_3 0x03dc |
2521 | #define cfgBIFPLR1_PCIE_ESM_CAP_4 0x03e0 |
2522 | #define cfgBIFPLR1_PCIE_ESM_CAP_5 0x03e4 |
2523 | #define cfgBIFPLR1_PCIE_ESM_CAP_6 0x03e8 |
2524 | #define cfgBIFPLR1_PCIE_ESM_CAP_7 0x03ec |
2525 | #define cfgBIFPLR1_PCIE_DLF_ENH_CAP_LIST 0x0400 |
2526 | #define cfgBIFPLR1_DATA_LINK_FEATURE_CAP 0x0404 |
2527 | #define cfgBIFPLR1_DATA_LINK_FEATURE_STATUS 0x0408 |
2528 | #define cfgBIFPLR1_PCIE_PHY_16GT_ENH_CAP_LIST 0x0410 |
2529 | #define cfgBIFPLR1_LINK_CAP_16GT 0x0414 |
2530 | #define cfgBIFPLR1_LINK_CNTL_16GT 0x0418 |
2531 | #define cfgBIFPLR1_LINK_STATUS_16GT 0x041c |
2532 | #define cfgBIFPLR1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0420 |
2533 | #define cfgBIFPLR1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0424 |
2534 | #define cfgBIFPLR1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x0428 |
2535 | #define cfgBIFPLR1_LANE_0_EQUALIZATION_CNTL_16GT 0x0430 |
2536 | #define cfgBIFPLR1_LANE_1_EQUALIZATION_CNTL_16GT 0x0431 |
2537 | #define cfgBIFPLR1_LANE_2_EQUALIZATION_CNTL_16GT 0x0432 |
2538 | #define cfgBIFPLR1_LANE_3_EQUALIZATION_CNTL_16GT 0x0433 |
2539 | #define cfgBIFPLR1_LANE_4_EQUALIZATION_CNTL_16GT 0x0434 |
2540 | #define cfgBIFPLR1_LANE_5_EQUALIZATION_CNTL_16GT 0x0435 |
2541 | #define cfgBIFPLR1_LANE_6_EQUALIZATION_CNTL_16GT 0x0436 |
2542 | #define cfgBIFPLR1_LANE_7_EQUALIZATION_CNTL_16GT 0x0437 |
2543 | #define cfgBIFPLR1_LANE_8_EQUALIZATION_CNTL_16GT 0x0438 |
2544 | #define cfgBIFPLR1_LANE_9_EQUALIZATION_CNTL_16GT 0x0439 |
2545 | #define cfgBIFPLR1_LANE_10_EQUALIZATION_CNTL_16GT 0x043a |
2546 | #define cfgBIFPLR1_LANE_11_EQUALIZATION_CNTL_16GT 0x043b |
2547 | #define cfgBIFPLR1_LANE_12_EQUALIZATION_CNTL_16GT 0x043c |
2548 | #define cfgBIFPLR1_LANE_13_EQUALIZATION_CNTL_16GT 0x043d |
2549 | #define cfgBIFPLR1_LANE_14_EQUALIZATION_CNTL_16GT 0x043e |
2550 | #define cfgBIFPLR1_LANE_15_EQUALIZATION_CNTL_16GT 0x043f |
2551 | #define cfgBIFPLR1_PCIE_MARGINING_ENH_CAP_LIST 0x0440 |
2552 | #define cfgBIFPLR1_MARGINING_PORT_CAP 0x0444 |
2553 | #define cfgBIFPLR1_MARGINING_PORT_STATUS 0x0446 |
2554 | #define cfgBIFPLR1_LANE_0_MARGINING_LANE_CNTL 0x0448 |
2555 | #define cfgBIFPLR1_LANE_0_MARGINING_LANE_STATUS 0x044a |
2556 | #define cfgBIFPLR1_LANE_1_MARGINING_LANE_CNTL 0x044c |
2557 | #define cfgBIFPLR1_LANE_1_MARGINING_LANE_STATUS 0x044e |
2558 | #define cfgBIFPLR1_LANE_2_MARGINING_LANE_CNTL 0x0450 |
2559 | #define cfgBIFPLR1_LANE_2_MARGINING_LANE_STATUS 0x0452 |
2560 | #define cfgBIFPLR1_LANE_3_MARGINING_LANE_CNTL 0x0454 |
2561 | #define cfgBIFPLR1_LANE_3_MARGINING_LANE_STATUS 0x0456 |
2562 | #define cfgBIFPLR1_LANE_4_MARGINING_LANE_CNTL 0x0458 |
2563 | #define cfgBIFPLR1_LANE_4_MARGINING_LANE_STATUS 0x045a |
2564 | #define cfgBIFPLR1_LANE_5_MARGINING_LANE_CNTL 0x045c |
2565 | #define cfgBIFPLR1_LANE_5_MARGINING_LANE_STATUS 0x045e |
2566 | #define cfgBIFPLR1_LANE_6_MARGINING_LANE_CNTL 0x0460 |
2567 | #define cfgBIFPLR1_LANE_6_MARGINING_LANE_STATUS 0x0462 |
2568 | #define cfgBIFPLR1_LANE_7_MARGINING_LANE_CNTL 0x0464 |
2569 | #define cfgBIFPLR1_LANE_7_MARGINING_LANE_STATUS 0x0466 |
2570 | #define cfgBIFPLR1_LANE_8_MARGINING_LANE_CNTL 0x0468 |
2571 | #define cfgBIFPLR1_LANE_8_MARGINING_LANE_STATUS 0x046a |
2572 | #define cfgBIFPLR1_LANE_9_MARGINING_LANE_CNTL 0x046c |
2573 | #define cfgBIFPLR1_LANE_9_MARGINING_LANE_STATUS 0x046e |
2574 | #define cfgBIFPLR1_LANE_10_MARGINING_LANE_CNTL 0x0470 |
2575 | #define cfgBIFPLR1_LANE_10_MARGINING_LANE_STATUS 0x0472 |
2576 | #define cfgBIFPLR1_LANE_11_MARGINING_LANE_CNTL 0x0474 |
2577 | #define cfgBIFPLR1_LANE_11_MARGINING_LANE_STATUS 0x0476 |
2578 | #define cfgBIFPLR1_LANE_12_MARGINING_LANE_CNTL 0x0478 |
2579 | #define cfgBIFPLR1_LANE_12_MARGINING_LANE_STATUS 0x047a |
2580 | #define cfgBIFPLR1_LANE_13_MARGINING_LANE_CNTL 0x047c |
2581 | #define cfgBIFPLR1_LANE_13_MARGINING_LANE_STATUS 0x047e |
2582 | #define cfgBIFPLR1_LANE_14_MARGINING_LANE_CNTL 0x0480 |
2583 | #define cfgBIFPLR1_LANE_14_MARGINING_LANE_STATUS 0x0482 |
2584 | #define cfgBIFPLR1_LANE_15_MARGINING_LANE_CNTL 0x0484 |
2585 | #define cfgBIFPLR1_LANE_15_MARGINING_LANE_STATUS 0x0486 |
2586 | #define cfgBIFPLR1_PCIE_CCIX_CAP_LIST 0x0488 |
2587 | #define 0x048c |
2588 | #define 0x0490 |
2589 | #define cfgBIFPLR1_PCIE_CCIX_CAP 0x0492 |
2590 | #define cfgBIFPLR1_PCIE_CCIX_ESM_REQD_CAP 0x0494 |
2591 | #define cfgBIFPLR1_PCIE_CCIX_ESM_OPTL_CAP 0x0498 |
2592 | #define cfgBIFPLR1_PCIE_CCIX_ESM_STATUS 0x049c |
2593 | #define cfgBIFPLR1_PCIE_CCIX_ESM_CNTL 0x04a0 |
2594 | #define cfgBIFPLR1_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x04a4 |
2595 | #define cfgBIFPLR1_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x04a5 |
2596 | #define cfgBIFPLR1_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x04a6 |
2597 | #define cfgBIFPLR1_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x04a7 |
2598 | #define cfgBIFPLR1_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x04a8 |
2599 | #define cfgBIFPLR1_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x04a9 |
2600 | #define cfgBIFPLR1_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x04aa |
2601 | #define cfgBIFPLR1_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x04ab |
2602 | #define cfgBIFPLR1_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x04ac |
2603 | #define cfgBIFPLR1_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x04ad |
2604 | #define cfgBIFPLR1_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x04ae |
2605 | #define cfgBIFPLR1_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x04af |
2606 | #define cfgBIFPLR1_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x04b0 |
2607 | #define cfgBIFPLR1_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x04b1 |
2608 | #define cfgBIFPLR1_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x04b2 |
2609 | #define cfgBIFPLR1_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x04b3 |
2610 | #define cfgBIFPLR1_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x04b4 |
2611 | #define cfgBIFPLR1_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x04b5 |
2612 | #define cfgBIFPLR1_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x04b6 |
2613 | #define cfgBIFPLR1_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x04b7 |
2614 | #define cfgBIFPLR1_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x04b8 |
2615 | #define cfgBIFPLR1_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x04b9 |
2616 | #define cfgBIFPLR1_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x04ba |
2617 | #define cfgBIFPLR1_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x04bb |
2618 | #define cfgBIFPLR1_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x04bc |
2619 | #define cfgBIFPLR1_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x04bd |
2620 | #define cfgBIFPLR1_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x04be |
2621 | #define cfgBIFPLR1_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x04bf |
2622 | #define cfgBIFPLR1_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x04c0 |
2623 | #define cfgBIFPLR1_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x04c1 |
2624 | #define cfgBIFPLR1_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x04c2 |
2625 | #define cfgBIFPLR1_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x04c3 |
2626 | #define cfgBIFPLR1_PCIE_CCIX_TRANS_CAP 0x04c4 |
2627 | #define cfgBIFPLR1_PCIE_CCIX_TRANS_CNTL 0x04c8 |
2628 | |
2629 | |
2630 | // addressBlock: nbio_pcie0_bifplr2_cfgdecp |
2631 | // base address: 0x0 |
2632 | #define cfgBIFPLR2_VENDOR_ID 0x0000 |
2633 | #define cfgBIFPLR2_DEVICE_ID 0x0002 |
2634 | #define cfgBIFPLR2_COMMAND 0x0004 |
2635 | #define cfgBIFPLR2_STATUS 0x0006 |
2636 | #define cfgBIFPLR2_REVISION_ID 0x0008 |
2637 | #define cfgBIFPLR2_PROG_INTERFACE 0x0009 |
2638 | #define cfgBIFPLR2_SUB_CLASS 0x000a |
2639 | #define cfgBIFPLR2_BASE_CLASS 0x000b |
2640 | #define cfgBIFPLR2_CACHE_LINE 0x000c |
2641 | #define cfgBIFPLR2_LATENCY 0x000d |
2642 | #define 0x000e |
2643 | #define cfgBIFPLR2_BIST 0x000f |
2644 | #define cfgBIFPLR2_SUB_BUS_NUMBER_LATENCY 0x0018 |
2645 | #define cfgBIFPLR2_IO_BASE_LIMIT 0x001c |
2646 | #define cfgBIFPLR2_SECONDARY_STATUS 0x001e |
2647 | #define cfgBIFPLR2_MEM_BASE_LIMIT 0x0020 |
2648 | #define cfgBIFPLR2_PREF_BASE_LIMIT 0x0024 |
2649 | #define cfgBIFPLR2_PREF_BASE_UPPER 0x0028 |
2650 | #define cfgBIFPLR2_PREF_LIMIT_UPPER 0x002c |
2651 | #define cfgBIFPLR2_IO_BASE_LIMIT_HI 0x0030 |
2652 | #define cfgBIFPLR2_CAP_PTR 0x0034 |
2653 | #define cfgBIFPLR2_ROM_BASE_ADDR 0x0038 |
2654 | #define cfgBIFPLR2_INTERRUPT_LINE 0x003c |
2655 | #define cfgBIFPLR2_INTERRUPT_PIN 0x003d |
2656 | #define cfgBIFPLR2_IRQ_BRIDGE_CNTL 0x003e |
2657 | #define cfgBIFPLR2_EXT_BRIDGE_CNTL 0x0040 |
2658 | #define cfgBIFPLR2_VENDOR_CAP_LIST 0x0048 |
2659 | #define cfgBIFPLR2_ADAPTER_ID_W 0x004c |
2660 | #define cfgBIFPLR2_PMI_CAP_LIST 0x0050 |
2661 | #define cfgBIFPLR2_PMI_CAP 0x0052 |
2662 | #define cfgBIFPLR2_PMI_STATUS_CNTL 0x0054 |
2663 | #define cfgBIFPLR2_PCIE_CAP_LIST 0x0058 |
2664 | #define cfgBIFPLR2_PCIE_CAP 0x005a |
2665 | #define cfgBIFPLR2_DEVICE_CAP 0x005c |
2666 | #define cfgBIFPLR2_DEVICE_CNTL 0x0060 |
2667 | #define cfgBIFPLR2_DEVICE_STATUS 0x0062 |
2668 | #define cfgBIFPLR2_LINK_CAP 0x0064 |
2669 | #define cfgBIFPLR2_LINK_CNTL 0x0068 |
2670 | #define cfgBIFPLR2_LINK_STATUS 0x006a |
2671 | #define cfgBIFPLR2_SLOT_CAP 0x006c |
2672 | #define cfgBIFPLR2_SLOT_CNTL 0x0070 |
2673 | #define cfgBIFPLR2_SLOT_STATUS 0x0072 |
2674 | #define cfgBIFPLR2_ROOT_CNTL 0x0074 |
2675 | #define cfgBIFPLR2_ROOT_CAP 0x0076 |
2676 | #define cfgBIFPLR2_ROOT_STATUS 0x0078 |
2677 | #define cfgBIFPLR2_DEVICE_CAP2 0x007c |
2678 | #define cfgBIFPLR2_DEVICE_CNTL2 0x0080 |
2679 | #define cfgBIFPLR2_DEVICE_STATUS2 0x0082 |
2680 | #define cfgBIFPLR2_LINK_CAP2 0x0084 |
2681 | #define cfgBIFPLR2_LINK_CNTL2 0x0088 |
2682 | #define cfgBIFPLR2_LINK_STATUS2 0x008a |
2683 | #define cfgBIFPLR2_SLOT_CAP2 0x008c |
2684 | #define cfgBIFPLR2_SLOT_CNTL2 0x0090 |
2685 | #define cfgBIFPLR2_SLOT_STATUS2 0x0092 |
2686 | #define cfgBIFPLR2_MSI_CAP_LIST 0x00a0 |
2687 | #define cfgBIFPLR2_MSI_MSG_CNTL 0x00a2 |
2688 | #define cfgBIFPLR2_MSI_MSG_ADDR_LO 0x00a4 |
2689 | #define cfgBIFPLR2_MSI_MSG_ADDR_HI 0x00a8 |
2690 | #define cfgBIFPLR2_MSI_MSG_DATA 0x00a8 |
2691 | #define cfgBIFPLR2_MSI_MSG_DATA_64 0x00ac |
2692 | #define cfgBIFPLR2_SSID_CAP_LIST 0x00c0 |
2693 | #define cfgBIFPLR2_SSID_CAP 0x00c4 |
2694 | #define cfgBIFPLR2_MSI_MAP_CAP_LIST 0x00c8 |
2695 | #define cfgBIFPLR2_MSI_MAP_CAP 0x00ca |
2696 | #define cfgBIFPLR2_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
2697 | #define cfgBIFPLR2_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
2698 | #define cfgBIFPLR2_PCIE_VENDOR_SPECIFIC1 0x0108 |
2699 | #define cfgBIFPLR2_PCIE_VENDOR_SPECIFIC2 0x010c |
2700 | #define cfgBIFPLR2_PCIE_VC_ENH_CAP_LIST 0x0110 |
2701 | #define cfgBIFPLR2_PCIE_PORT_VC_CAP_REG1 0x0114 |
2702 | #define cfgBIFPLR2_PCIE_PORT_VC_CAP_REG2 0x0118 |
2703 | #define cfgBIFPLR2_PCIE_PORT_VC_CNTL 0x011c |
2704 | #define cfgBIFPLR2_PCIE_PORT_VC_STATUS 0x011e |
2705 | #define cfgBIFPLR2_PCIE_VC0_RESOURCE_CAP 0x0120 |
2706 | #define cfgBIFPLR2_PCIE_VC0_RESOURCE_CNTL 0x0124 |
2707 | #define cfgBIFPLR2_PCIE_VC0_RESOURCE_STATUS 0x012a |
2708 | #define cfgBIFPLR2_PCIE_VC1_RESOURCE_CAP 0x012c |
2709 | #define cfgBIFPLR2_PCIE_VC1_RESOURCE_CNTL 0x0130 |
2710 | #define cfgBIFPLR2_PCIE_VC1_RESOURCE_STATUS 0x0136 |
2711 | #define cfgBIFPLR2_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0140 |
2712 | #define cfgBIFPLR2_PCIE_DEV_SERIAL_NUM_DW1 0x0144 |
2713 | #define cfgBIFPLR2_PCIE_DEV_SERIAL_NUM_DW2 0x0148 |
2714 | #define cfgBIFPLR2_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
2715 | #define cfgBIFPLR2_PCIE_UNCORR_ERR_STATUS 0x0154 |
2716 | #define cfgBIFPLR2_PCIE_UNCORR_ERR_MASK 0x0158 |
2717 | #define cfgBIFPLR2_PCIE_UNCORR_ERR_SEVERITY 0x015c |
2718 | #define cfgBIFPLR2_PCIE_CORR_ERR_STATUS 0x0160 |
2719 | #define cfgBIFPLR2_PCIE_CORR_ERR_MASK 0x0164 |
2720 | #define cfgBIFPLR2_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
2721 | #define cfgBIFPLR2_PCIE_HDR_LOG0 0x016c |
2722 | #define cfgBIFPLR2_PCIE_HDR_LOG1 0x0170 |
2723 | #define cfgBIFPLR2_PCIE_HDR_LOG2 0x0174 |
2724 | #define cfgBIFPLR2_PCIE_HDR_LOG3 0x0178 |
2725 | #define cfgBIFPLR2_PCIE_ROOT_ERR_CMD 0x017c |
2726 | #define cfgBIFPLR2_PCIE_ROOT_ERR_STATUS 0x0180 |
2727 | #define cfgBIFPLR2_PCIE_ERR_SRC_ID 0x0184 |
2728 | #define cfgBIFPLR2_PCIE_TLP_PREFIX_LOG0 0x0188 |
2729 | #define cfgBIFPLR2_PCIE_TLP_PREFIX_LOG1 0x018c |
2730 | #define cfgBIFPLR2_PCIE_TLP_PREFIX_LOG2 0x0190 |
2731 | #define cfgBIFPLR2_PCIE_TLP_PREFIX_LOG3 0x0194 |
2732 | #define cfgBIFPLR2_PCIE_SECONDARY_ENH_CAP_LIST 0x0270 |
2733 | #define cfgBIFPLR2_PCIE_LINK_CNTL3 0x0274 |
2734 | #define cfgBIFPLR2_PCIE_LANE_ERROR_STATUS 0x0278 |
2735 | #define cfgBIFPLR2_PCIE_LANE_0_EQUALIZATION_CNTL 0x027c |
2736 | #define cfgBIFPLR2_PCIE_LANE_1_EQUALIZATION_CNTL 0x027e |
2737 | #define cfgBIFPLR2_PCIE_LANE_2_EQUALIZATION_CNTL 0x0280 |
2738 | #define cfgBIFPLR2_PCIE_LANE_3_EQUALIZATION_CNTL 0x0282 |
2739 | #define cfgBIFPLR2_PCIE_LANE_4_EQUALIZATION_CNTL 0x0284 |
2740 | #define cfgBIFPLR2_PCIE_LANE_5_EQUALIZATION_CNTL 0x0286 |
2741 | #define cfgBIFPLR2_PCIE_LANE_6_EQUALIZATION_CNTL 0x0288 |
2742 | #define cfgBIFPLR2_PCIE_LANE_7_EQUALIZATION_CNTL 0x028a |
2743 | #define cfgBIFPLR2_PCIE_LANE_8_EQUALIZATION_CNTL 0x028c |
2744 | #define cfgBIFPLR2_PCIE_LANE_9_EQUALIZATION_CNTL 0x028e |
2745 | #define cfgBIFPLR2_PCIE_LANE_10_EQUALIZATION_CNTL 0x0290 |
2746 | #define cfgBIFPLR2_PCIE_LANE_11_EQUALIZATION_CNTL 0x0292 |
2747 | #define cfgBIFPLR2_PCIE_LANE_12_EQUALIZATION_CNTL 0x0294 |
2748 | #define cfgBIFPLR2_PCIE_LANE_13_EQUALIZATION_CNTL 0x0296 |
2749 | #define cfgBIFPLR2_PCIE_LANE_14_EQUALIZATION_CNTL 0x0298 |
2750 | #define cfgBIFPLR2_PCIE_LANE_15_EQUALIZATION_CNTL 0x029a |
2751 | #define cfgBIFPLR2_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
2752 | #define cfgBIFPLR2_PCIE_ACS_CAP 0x02a4 |
2753 | #define cfgBIFPLR2_PCIE_ACS_CNTL 0x02a6 |
2754 | #define cfgBIFPLR2_PCIE_MC_ENH_CAP_LIST 0x02f0 |
2755 | #define cfgBIFPLR2_PCIE_MC_CAP 0x02f4 |
2756 | #define cfgBIFPLR2_PCIE_MC_CNTL 0x02f6 |
2757 | #define cfgBIFPLR2_PCIE_MC_ADDR0 0x02f8 |
2758 | #define cfgBIFPLR2_PCIE_MC_ADDR1 0x02fc |
2759 | #define cfgBIFPLR2_PCIE_MC_RCV0 0x0300 |
2760 | #define cfgBIFPLR2_PCIE_MC_RCV1 0x0304 |
2761 | #define cfgBIFPLR2_PCIE_MC_BLOCK_ALL0 0x0308 |
2762 | #define cfgBIFPLR2_PCIE_MC_BLOCK_ALL1 0x030c |
2763 | #define cfgBIFPLR2_PCIE_MC_BLOCK_UNTRANSLATED_0 0x0310 |
2764 | #define cfgBIFPLR2_PCIE_MC_BLOCK_UNTRANSLATED_1 0x0314 |
2765 | #define cfgBIFPLR2_PCIE_MC_OVERLAY_BAR0 0x0318 |
2766 | #define cfgBIFPLR2_PCIE_MC_OVERLAY_BAR1 0x031c |
2767 | #define cfgBIFPLR2_PCIE_L1_PM_SUB_CAP_LIST 0x0370 |
2768 | #define cfgBIFPLR2_PCIE_L1_PM_SUB_CAP 0x0374 |
2769 | #define cfgBIFPLR2_PCIE_L1_PM_SUB_CNTL 0x0378 |
2770 | #define cfgBIFPLR2_PCIE_L1_PM_SUB_CNTL2 0x037c |
2771 | #define cfgBIFPLR2_PCIE_DPC_ENH_CAP_LIST 0x0380 |
2772 | #define cfgBIFPLR2_PCIE_DPC_CAP_LIST 0x0384 |
2773 | #define cfgBIFPLR2_PCIE_DPC_CNTL 0x0386 |
2774 | #define cfgBIFPLR2_PCIE_DPC_STATUS 0x0388 |
2775 | #define cfgBIFPLR2_PCIE_DPC_ERROR_SOURCE_ID 0x038a |
2776 | #define cfgBIFPLR2_PCIE_RP_PIO_STATUS 0x038c |
2777 | #define cfgBIFPLR2_PCIE_RP_PIO_MASK 0x0390 |
2778 | #define cfgBIFPLR2_PCIE_RP_PIO_SEVERITY 0x0394 |
2779 | #define cfgBIFPLR2_PCIE_RP_PIO_SYSERROR 0x0398 |
2780 | #define cfgBIFPLR2_PCIE_RP_PIO_EXCEPTION 0x039c |
2781 | #define cfgBIFPLR2_PCIE_RP_PIO_HDR_LOG0 0x03a0 |
2782 | #define cfgBIFPLR2_PCIE_RP_PIO_HDR_LOG1 0x03a4 |
2783 | #define cfgBIFPLR2_PCIE_RP_PIO_HDR_LOG2 0x03a8 |
2784 | #define cfgBIFPLR2_PCIE_RP_PIO_HDR_LOG3 0x03ac |
2785 | #define cfgBIFPLR2_PCIE_RP_PIO_PREFIX_LOG0 0x03b4 |
2786 | #define cfgBIFPLR2_PCIE_RP_PIO_PREFIX_LOG1 0x03b8 |
2787 | #define cfgBIFPLR2_PCIE_RP_PIO_PREFIX_LOG2 0x03bc |
2788 | #define cfgBIFPLR2_PCIE_RP_PIO_PREFIX_LOG3 0x03c0 |
2789 | #define cfgBIFPLR2_PCIE_ESM_CAP_LIST 0x03c4 |
2790 | #define 0x03c8 |
2791 | #define 0x03cc |
2792 | #define cfgBIFPLR2_PCIE_ESM_STATUS 0x03ce |
2793 | #define cfgBIFPLR2_PCIE_ESM_CTRL 0x03d0 |
2794 | #define cfgBIFPLR2_PCIE_ESM_CAP_1 0x03d4 |
2795 | #define cfgBIFPLR2_PCIE_ESM_CAP_2 0x03d8 |
2796 | #define cfgBIFPLR2_PCIE_ESM_CAP_3 0x03dc |
2797 | #define cfgBIFPLR2_PCIE_ESM_CAP_4 0x03e0 |
2798 | #define cfgBIFPLR2_PCIE_ESM_CAP_5 0x03e4 |
2799 | #define cfgBIFPLR2_PCIE_ESM_CAP_6 0x03e8 |
2800 | #define cfgBIFPLR2_PCIE_ESM_CAP_7 0x03ec |
2801 | #define cfgBIFPLR2_PCIE_DLF_ENH_CAP_LIST 0x0400 |
2802 | #define cfgBIFPLR2_DATA_LINK_FEATURE_CAP 0x0404 |
2803 | #define cfgBIFPLR2_DATA_LINK_FEATURE_STATUS 0x0408 |
2804 | #define cfgBIFPLR2_PCIE_PHY_16GT_ENH_CAP_LIST 0x0410 |
2805 | #define cfgBIFPLR2_LINK_CAP_16GT 0x0414 |
2806 | #define cfgBIFPLR2_LINK_CNTL_16GT 0x0418 |
2807 | #define cfgBIFPLR2_LINK_STATUS_16GT 0x041c |
2808 | #define cfgBIFPLR2_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0420 |
2809 | #define cfgBIFPLR2_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0424 |
2810 | #define cfgBIFPLR2_RTM2_PARITY_MISMATCH_STATUS_16GT 0x0428 |
2811 | #define cfgBIFPLR2_LANE_0_EQUALIZATION_CNTL_16GT 0x0430 |
2812 | #define cfgBIFPLR2_LANE_1_EQUALIZATION_CNTL_16GT 0x0431 |
2813 | #define cfgBIFPLR2_LANE_2_EQUALIZATION_CNTL_16GT 0x0432 |
2814 | #define cfgBIFPLR2_LANE_3_EQUALIZATION_CNTL_16GT 0x0433 |
2815 | #define cfgBIFPLR2_LANE_4_EQUALIZATION_CNTL_16GT 0x0434 |
2816 | #define cfgBIFPLR2_LANE_5_EQUALIZATION_CNTL_16GT 0x0435 |
2817 | #define cfgBIFPLR2_LANE_6_EQUALIZATION_CNTL_16GT 0x0436 |
2818 | #define cfgBIFPLR2_LANE_7_EQUALIZATION_CNTL_16GT 0x0437 |
2819 | #define cfgBIFPLR2_LANE_8_EQUALIZATION_CNTL_16GT 0x0438 |
2820 | #define cfgBIFPLR2_LANE_9_EQUALIZATION_CNTL_16GT 0x0439 |
2821 | #define cfgBIFPLR2_LANE_10_EQUALIZATION_CNTL_16GT 0x043a |
2822 | #define cfgBIFPLR2_LANE_11_EQUALIZATION_CNTL_16GT 0x043b |
2823 | #define cfgBIFPLR2_LANE_12_EQUALIZATION_CNTL_16GT 0x043c |
2824 | #define cfgBIFPLR2_LANE_13_EQUALIZATION_CNTL_16GT 0x043d |
2825 | #define cfgBIFPLR2_LANE_14_EQUALIZATION_CNTL_16GT 0x043e |
2826 | #define cfgBIFPLR2_LANE_15_EQUALIZATION_CNTL_16GT 0x043f |
2827 | #define cfgBIFPLR2_PCIE_MARGINING_ENH_CAP_LIST 0x0440 |
2828 | #define cfgBIFPLR2_MARGINING_PORT_CAP 0x0444 |
2829 | #define cfgBIFPLR2_MARGINING_PORT_STATUS 0x0446 |
2830 | #define cfgBIFPLR2_LANE_0_MARGINING_LANE_CNTL 0x0448 |
2831 | #define cfgBIFPLR2_LANE_0_MARGINING_LANE_STATUS 0x044a |
2832 | #define cfgBIFPLR2_LANE_1_MARGINING_LANE_CNTL 0x044c |
2833 | #define cfgBIFPLR2_LANE_1_MARGINING_LANE_STATUS 0x044e |
2834 | #define cfgBIFPLR2_LANE_2_MARGINING_LANE_CNTL 0x0450 |
2835 | #define cfgBIFPLR2_LANE_2_MARGINING_LANE_STATUS 0x0452 |
2836 | #define cfgBIFPLR2_LANE_3_MARGINING_LANE_CNTL 0x0454 |
2837 | #define cfgBIFPLR2_LANE_3_MARGINING_LANE_STATUS 0x0456 |
2838 | #define cfgBIFPLR2_LANE_4_MARGINING_LANE_CNTL 0x0458 |
2839 | #define cfgBIFPLR2_LANE_4_MARGINING_LANE_STATUS 0x045a |
2840 | #define cfgBIFPLR2_LANE_5_MARGINING_LANE_CNTL 0x045c |
2841 | #define cfgBIFPLR2_LANE_5_MARGINING_LANE_STATUS 0x045e |
2842 | #define cfgBIFPLR2_LANE_6_MARGINING_LANE_CNTL 0x0460 |
2843 | #define cfgBIFPLR2_LANE_6_MARGINING_LANE_STATUS 0x0462 |
2844 | #define cfgBIFPLR2_LANE_7_MARGINING_LANE_CNTL 0x0464 |
2845 | #define cfgBIFPLR2_LANE_7_MARGINING_LANE_STATUS 0x0466 |
2846 | #define cfgBIFPLR2_LANE_8_MARGINING_LANE_CNTL 0x0468 |
2847 | #define cfgBIFPLR2_LANE_8_MARGINING_LANE_STATUS 0x046a |
2848 | #define cfgBIFPLR2_LANE_9_MARGINING_LANE_CNTL 0x046c |
2849 | #define cfgBIFPLR2_LANE_9_MARGINING_LANE_STATUS 0x046e |
2850 | #define cfgBIFPLR2_LANE_10_MARGINING_LANE_CNTL 0x0470 |
2851 | #define cfgBIFPLR2_LANE_10_MARGINING_LANE_STATUS 0x0472 |
2852 | #define cfgBIFPLR2_LANE_11_MARGINING_LANE_CNTL 0x0474 |
2853 | #define cfgBIFPLR2_LANE_11_MARGINING_LANE_STATUS 0x0476 |
2854 | #define cfgBIFPLR2_LANE_12_MARGINING_LANE_CNTL 0x0478 |
2855 | #define cfgBIFPLR2_LANE_12_MARGINING_LANE_STATUS 0x047a |
2856 | #define cfgBIFPLR2_LANE_13_MARGINING_LANE_CNTL 0x047c |
2857 | #define cfgBIFPLR2_LANE_13_MARGINING_LANE_STATUS 0x047e |
2858 | #define cfgBIFPLR2_LANE_14_MARGINING_LANE_CNTL 0x0480 |
2859 | #define cfgBIFPLR2_LANE_14_MARGINING_LANE_STATUS 0x0482 |
2860 | #define cfgBIFPLR2_LANE_15_MARGINING_LANE_CNTL 0x0484 |
2861 | #define cfgBIFPLR2_LANE_15_MARGINING_LANE_STATUS 0x0486 |
2862 | #define cfgBIFPLR2_PCIE_CCIX_CAP_LIST 0x0488 |
2863 | #define 0x048c |
2864 | #define 0x0490 |
2865 | #define cfgBIFPLR2_PCIE_CCIX_CAP 0x0492 |
2866 | #define cfgBIFPLR2_PCIE_CCIX_ESM_REQD_CAP 0x0494 |
2867 | #define cfgBIFPLR2_PCIE_CCIX_ESM_OPTL_CAP 0x0498 |
2868 | #define cfgBIFPLR2_PCIE_CCIX_ESM_STATUS 0x049c |
2869 | #define cfgBIFPLR2_PCIE_CCIX_ESM_CNTL 0x04a0 |
2870 | #define cfgBIFPLR2_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x04a4 |
2871 | #define cfgBIFPLR2_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x04a5 |
2872 | #define cfgBIFPLR2_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x04a6 |
2873 | #define cfgBIFPLR2_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x04a7 |
2874 | #define cfgBIFPLR2_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x04a8 |
2875 | #define cfgBIFPLR2_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x04a9 |
2876 | #define cfgBIFPLR2_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x04aa |
2877 | #define cfgBIFPLR2_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x04ab |
2878 | #define cfgBIFPLR2_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x04ac |
2879 | #define cfgBIFPLR2_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x04ad |
2880 | #define cfgBIFPLR2_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x04ae |
2881 | #define cfgBIFPLR2_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x04af |
2882 | #define cfgBIFPLR2_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x04b0 |
2883 | #define cfgBIFPLR2_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x04b1 |
2884 | #define cfgBIFPLR2_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x04b2 |
2885 | #define cfgBIFPLR2_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x04b3 |
2886 | #define cfgBIFPLR2_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x04b4 |
2887 | #define cfgBIFPLR2_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x04b5 |
2888 | #define cfgBIFPLR2_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x04b6 |
2889 | #define cfgBIFPLR2_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x04b7 |
2890 | #define cfgBIFPLR2_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x04b8 |
2891 | #define cfgBIFPLR2_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x04b9 |
2892 | #define cfgBIFPLR2_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x04ba |
2893 | #define cfgBIFPLR2_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x04bb |
2894 | #define cfgBIFPLR2_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x04bc |
2895 | #define cfgBIFPLR2_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x04bd |
2896 | #define cfgBIFPLR2_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x04be |
2897 | #define cfgBIFPLR2_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x04bf |
2898 | #define cfgBIFPLR2_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x04c0 |
2899 | #define cfgBIFPLR2_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x04c1 |
2900 | #define cfgBIFPLR2_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x04c2 |
2901 | #define cfgBIFPLR2_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x04c3 |
2902 | #define cfgBIFPLR2_PCIE_CCIX_TRANS_CAP 0x04c4 |
2903 | #define cfgBIFPLR2_PCIE_CCIX_TRANS_CNTL 0x04c8 |
2904 | |
2905 | |
2906 | // addressBlock: nbio_pcie0_bifplr3_cfgdecp |
2907 | // base address: 0x0 |
2908 | #define cfgBIFPLR3_VENDOR_ID 0x0000 |
2909 | #define cfgBIFPLR3_DEVICE_ID 0x0002 |
2910 | #define cfgBIFPLR3_COMMAND 0x0004 |
2911 | #define cfgBIFPLR3_STATUS 0x0006 |
2912 | #define cfgBIFPLR3_REVISION_ID 0x0008 |
2913 | #define cfgBIFPLR3_PROG_INTERFACE 0x0009 |
2914 | #define cfgBIFPLR3_SUB_CLASS 0x000a |
2915 | #define cfgBIFPLR3_BASE_CLASS 0x000b |
2916 | #define cfgBIFPLR3_CACHE_LINE 0x000c |
2917 | #define cfgBIFPLR3_LATENCY 0x000d |
2918 | #define 0x000e |
2919 | #define cfgBIFPLR3_BIST 0x000f |
2920 | #define cfgBIFPLR3_SUB_BUS_NUMBER_LATENCY 0x0018 |
2921 | #define cfgBIFPLR3_IO_BASE_LIMIT 0x001c |
2922 | #define cfgBIFPLR3_SECONDARY_STATUS 0x001e |
2923 | #define cfgBIFPLR3_MEM_BASE_LIMIT 0x0020 |
2924 | #define cfgBIFPLR3_PREF_BASE_LIMIT 0x0024 |
2925 | #define cfgBIFPLR3_PREF_BASE_UPPER 0x0028 |
2926 | #define cfgBIFPLR3_PREF_LIMIT_UPPER 0x002c |
2927 | #define cfgBIFPLR3_IO_BASE_LIMIT_HI 0x0030 |
2928 | #define cfgBIFPLR3_CAP_PTR 0x0034 |
2929 | #define cfgBIFPLR3_ROM_BASE_ADDR 0x0038 |
2930 | #define cfgBIFPLR3_INTERRUPT_LINE 0x003c |
2931 | #define cfgBIFPLR3_INTERRUPT_PIN 0x003d |
2932 | #define cfgBIFPLR3_IRQ_BRIDGE_CNTL 0x003e |
2933 | #define cfgBIFPLR3_EXT_BRIDGE_CNTL 0x0040 |
2934 | #define cfgBIFPLR3_VENDOR_CAP_LIST 0x0048 |
2935 | #define cfgBIFPLR3_ADAPTER_ID_W 0x004c |
2936 | #define cfgBIFPLR3_PMI_CAP_LIST 0x0050 |
2937 | #define cfgBIFPLR3_PMI_CAP 0x0052 |
2938 | #define cfgBIFPLR3_PMI_STATUS_CNTL 0x0054 |
2939 | #define cfgBIFPLR3_PCIE_CAP_LIST 0x0058 |
2940 | #define cfgBIFPLR3_PCIE_CAP 0x005a |
2941 | #define cfgBIFPLR3_DEVICE_CAP 0x005c |
2942 | #define cfgBIFPLR3_DEVICE_CNTL 0x0060 |
2943 | #define cfgBIFPLR3_DEVICE_STATUS 0x0062 |
2944 | #define cfgBIFPLR3_LINK_CAP 0x0064 |
2945 | #define cfgBIFPLR3_LINK_CNTL 0x0068 |
2946 | #define cfgBIFPLR3_LINK_STATUS 0x006a |
2947 | #define cfgBIFPLR3_SLOT_CAP 0x006c |
2948 | #define cfgBIFPLR3_SLOT_CNTL 0x0070 |
2949 | #define cfgBIFPLR3_SLOT_STATUS 0x0072 |
2950 | #define cfgBIFPLR3_ROOT_CNTL 0x0074 |
2951 | #define cfgBIFPLR3_ROOT_CAP 0x0076 |
2952 | #define cfgBIFPLR3_ROOT_STATUS 0x0078 |
2953 | #define cfgBIFPLR3_DEVICE_CAP2 0x007c |
2954 | #define cfgBIFPLR3_DEVICE_CNTL2 0x0080 |
2955 | #define cfgBIFPLR3_DEVICE_STATUS2 0x0082 |
2956 | #define cfgBIFPLR3_LINK_CAP2 0x0084 |
2957 | #define cfgBIFPLR3_LINK_CNTL2 0x0088 |
2958 | #define cfgBIFPLR3_LINK_STATUS2 0x008a |
2959 | #define cfgBIFPLR3_SLOT_CAP2 0x008c |
2960 | #define cfgBIFPLR3_SLOT_CNTL2 0x0090 |
2961 | #define cfgBIFPLR3_SLOT_STATUS2 0x0092 |
2962 | #define cfgBIFPLR3_MSI_CAP_LIST 0x00a0 |
2963 | #define cfgBIFPLR3_MSI_MSG_CNTL 0x00a2 |
2964 | #define cfgBIFPLR3_MSI_MSG_ADDR_LO 0x00a4 |
2965 | #define cfgBIFPLR3_MSI_MSG_ADDR_HI 0x00a8 |
2966 | #define cfgBIFPLR3_MSI_MSG_DATA 0x00a8 |
2967 | #define cfgBIFPLR3_MSI_MSG_DATA_64 0x00ac |
2968 | #define cfgBIFPLR3_SSID_CAP_LIST 0x00c0 |
2969 | #define cfgBIFPLR3_SSID_CAP 0x00c4 |
2970 | #define cfgBIFPLR3_MSI_MAP_CAP_LIST 0x00c8 |
2971 | #define cfgBIFPLR3_MSI_MAP_CAP 0x00ca |
2972 | #define cfgBIFPLR3_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
2973 | #define cfgBIFPLR3_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
2974 | #define cfgBIFPLR3_PCIE_VENDOR_SPECIFIC1 0x0108 |
2975 | #define cfgBIFPLR3_PCIE_VENDOR_SPECIFIC2 0x010c |
2976 | #define cfgBIFPLR3_PCIE_VC_ENH_CAP_LIST 0x0110 |
2977 | #define cfgBIFPLR3_PCIE_PORT_VC_CAP_REG1 0x0114 |
2978 | #define cfgBIFPLR3_PCIE_PORT_VC_CAP_REG2 0x0118 |
2979 | #define cfgBIFPLR3_PCIE_PORT_VC_CNTL 0x011c |
2980 | #define cfgBIFPLR3_PCIE_PORT_VC_STATUS 0x011e |
2981 | #define cfgBIFPLR3_PCIE_VC0_RESOURCE_CAP 0x0120 |
2982 | #define cfgBIFPLR3_PCIE_VC0_RESOURCE_CNTL 0x0124 |
2983 | #define cfgBIFPLR3_PCIE_VC0_RESOURCE_STATUS 0x012a |
2984 | #define cfgBIFPLR3_PCIE_VC1_RESOURCE_CAP 0x012c |
2985 | #define cfgBIFPLR3_PCIE_VC1_RESOURCE_CNTL 0x0130 |
2986 | #define cfgBIFPLR3_PCIE_VC1_RESOURCE_STATUS 0x0136 |
2987 | #define cfgBIFPLR3_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0140 |
2988 | #define cfgBIFPLR3_PCIE_DEV_SERIAL_NUM_DW1 0x0144 |
2989 | #define cfgBIFPLR3_PCIE_DEV_SERIAL_NUM_DW2 0x0148 |
2990 | #define cfgBIFPLR3_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
2991 | #define cfgBIFPLR3_PCIE_UNCORR_ERR_STATUS 0x0154 |
2992 | #define cfgBIFPLR3_PCIE_UNCORR_ERR_MASK 0x0158 |
2993 | #define cfgBIFPLR3_PCIE_UNCORR_ERR_SEVERITY 0x015c |
2994 | #define cfgBIFPLR3_PCIE_CORR_ERR_STATUS 0x0160 |
2995 | #define cfgBIFPLR3_PCIE_CORR_ERR_MASK 0x0164 |
2996 | #define cfgBIFPLR3_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
2997 | #define cfgBIFPLR3_PCIE_HDR_LOG0 0x016c |
2998 | #define cfgBIFPLR3_PCIE_HDR_LOG1 0x0170 |
2999 | #define cfgBIFPLR3_PCIE_HDR_LOG2 0x0174 |
3000 | #define cfgBIFPLR3_PCIE_HDR_LOG3 0x0178 |
3001 | #define cfgBIFPLR3_PCIE_ROOT_ERR_CMD 0x017c |
3002 | #define cfgBIFPLR3_PCIE_ROOT_ERR_STATUS 0x0180 |
3003 | #define cfgBIFPLR3_PCIE_ERR_SRC_ID 0x0184 |
3004 | #define cfgBIFPLR3_PCIE_TLP_PREFIX_LOG0 0x0188 |
3005 | #define cfgBIFPLR3_PCIE_TLP_PREFIX_LOG1 0x018c |
3006 | #define cfgBIFPLR3_PCIE_TLP_PREFIX_LOG2 0x0190 |
3007 | #define cfgBIFPLR3_PCIE_TLP_PREFIX_LOG3 0x0194 |
3008 | #define cfgBIFPLR3_PCIE_SECONDARY_ENH_CAP_LIST 0x0270 |
3009 | #define cfgBIFPLR3_PCIE_LINK_CNTL3 0x0274 |
3010 | #define cfgBIFPLR3_PCIE_LANE_ERROR_STATUS 0x0278 |
3011 | #define cfgBIFPLR3_PCIE_LANE_0_EQUALIZATION_CNTL 0x027c |
3012 | #define cfgBIFPLR3_PCIE_LANE_1_EQUALIZATION_CNTL 0x027e |
3013 | #define cfgBIFPLR3_PCIE_LANE_2_EQUALIZATION_CNTL 0x0280 |
3014 | #define cfgBIFPLR3_PCIE_LANE_3_EQUALIZATION_CNTL 0x0282 |
3015 | #define cfgBIFPLR3_PCIE_LANE_4_EQUALIZATION_CNTL 0x0284 |
3016 | #define cfgBIFPLR3_PCIE_LANE_5_EQUALIZATION_CNTL 0x0286 |
3017 | #define cfgBIFPLR3_PCIE_LANE_6_EQUALIZATION_CNTL 0x0288 |
3018 | #define cfgBIFPLR3_PCIE_LANE_7_EQUALIZATION_CNTL 0x028a |
3019 | #define cfgBIFPLR3_PCIE_LANE_8_EQUALIZATION_CNTL 0x028c |
3020 | #define cfgBIFPLR3_PCIE_LANE_9_EQUALIZATION_CNTL 0x028e |
3021 | #define cfgBIFPLR3_PCIE_LANE_10_EQUALIZATION_CNTL 0x0290 |
3022 | #define cfgBIFPLR3_PCIE_LANE_11_EQUALIZATION_CNTL 0x0292 |
3023 | #define cfgBIFPLR3_PCIE_LANE_12_EQUALIZATION_CNTL 0x0294 |
3024 | #define cfgBIFPLR3_PCIE_LANE_13_EQUALIZATION_CNTL 0x0296 |
3025 | #define cfgBIFPLR3_PCIE_LANE_14_EQUALIZATION_CNTL 0x0298 |
3026 | #define cfgBIFPLR3_PCIE_LANE_15_EQUALIZATION_CNTL 0x029a |
3027 | #define cfgBIFPLR3_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
3028 | #define cfgBIFPLR3_PCIE_ACS_CAP 0x02a4 |
3029 | #define cfgBIFPLR3_PCIE_ACS_CNTL 0x02a6 |
3030 | #define cfgBIFPLR3_PCIE_MC_ENH_CAP_LIST 0x02f0 |
3031 | #define cfgBIFPLR3_PCIE_MC_CAP 0x02f4 |
3032 | #define cfgBIFPLR3_PCIE_MC_CNTL 0x02f6 |
3033 | #define cfgBIFPLR3_PCIE_MC_ADDR0 0x02f8 |
3034 | #define cfgBIFPLR3_PCIE_MC_ADDR1 0x02fc |
3035 | #define cfgBIFPLR3_PCIE_MC_RCV0 0x0300 |
3036 | #define cfgBIFPLR3_PCIE_MC_RCV1 0x0304 |
3037 | #define cfgBIFPLR3_PCIE_MC_BLOCK_ALL0 0x0308 |
3038 | #define cfgBIFPLR3_PCIE_MC_BLOCK_ALL1 0x030c |
3039 | #define cfgBIFPLR3_PCIE_MC_BLOCK_UNTRANSLATED_0 0x0310 |
3040 | #define cfgBIFPLR3_PCIE_MC_BLOCK_UNTRANSLATED_1 0x0314 |
3041 | #define cfgBIFPLR3_PCIE_MC_OVERLAY_BAR0 0x0318 |
3042 | #define cfgBIFPLR3_PCIE_MC_OVERLAY_BAR1 0x031c |
3043 | #define cfgBIFPLR3_PCIE_L1_PM_SUB_CAP_LIST 0x0370 |
3044 | #define cfgBIFPLR3_PCIE_L1_PM_SUB_CAP 0x0374 |
3045 | #define cfgBIFPLR3_PCIE_L1_PM_SUB_CNTL 0x0378 |
3046 | #define cfgBIFPLR3_PCIE_L1_PM_SUB_CNTL2 0x037c |
3047 | #define cfgBIFPLR3_PCIE_DPC_ENH_CAP_LIST 0x0380 |
3048 | #define cfgBIFPLR3_PCIE_DPC_CAP_LIST 0x0384 |
3049 | #define cfgBIFPLR3_PCIE_DPC_CNTL 0x0386 |
3050 | #define cfgBIFPLR3_PCIE_DPC_STATUS 0x0388 |
3051 | #define cfgBIFPLR3_PCIE_DPC_ERROR_SOURCE_ID 0x038a |
3052 | #define cfgBIFPLR3_PCIE_RP_PIO_STATUS 0x038c |
3053 | #define cfgBIFPLR3_PCIE_RP_PIO_MASK 0x0390 |
3054 | #define cfgBIFPLR3_PCIE_RP_PIO_SEVERITY 0x0394 |
3055 | #define cfgBIFPLR3_PCIE_RP_PIO_SYSERROR 0x0398 |
3056 | #define cfgBIFPLR3_PCIE_RP_PIO_EXCEPTION 0x039c |
3057 | #define cfgBIFPLR3_PCIE_RP_PIO_HDR_LOG0 0x03a0 |
3058 | #define cfgBIFPLR3_PCIE_RP_PIO_HDR_LOG1 0x03a4 |
3059 | #define cfgBIFPLR3_PCIE_RP_PIO_HDR_LOG2 0x03a8 |
3060 | #define cfgBIFPLR3_PCIE_RP_PIO_HDR_LOG3 0x03ac |
3061 | #define cfgBIFPLR3_PCIE_RP_PIO_PREFIX_LOG0 0x03b4 |
3062 | #define cfgBIFPLR3_PCIE_RP_PIO_PREFIX_LOG1 0x03b8 |
3063 | #define cfgBIFPLR3_PCIE_RP_PIO_PREFIX_LOG2 0x03bc |
3064 | #define cfgBIFPLR3_PCIE_RP_PIO_PREFIX_LOG3 0x03c0 |
3065 | #define cfgBIFPLR3_PCIE_ESM_CAP_LIST 0x03c4 |
3066 | #define 0x03c8 |
3067 | #define 0x03cc |
3068 | #define cfgBIFPLR3_PCIE_ESM_STATUS 0x03ce |
3069 | #define cfgBIFPLR3_PCIE_ESM_CTRL 0x03d0 |
3070 | #define cfgBIFPLR3_PCIE_ESM_CAP_1 0x03d4 |
3071 | #define cfgBIFPLR3_PCIE_ESM_CAP_2 0x03d8 |
3072 | #define cfgBIFPLR3_PCIE_ESM_CAP_3 0x03dc |
3073 | #define cfgBIFPLR3_PCIE_ESM_CAP_4 0x03e0 |
3074 | #define cfgBIFPLR3_PCIE_ESM_CAP_5 0x03e4 |
3075 | #define cfgBIFPLR3_PCIE_ESM_CAP_6 0x03e8 |
3076 | #define cfgBIFPLR3_PCIE_ESM_CAP_7 0x03ec |
3077 | #define cfgBIFPLR3_PCIE_DLF_ENH_CAP_LIST 0x0400 |
3078 | #define cfgBIFPLR3_DATA_LINK_FEATURE_CAP 0x0404 |
3079 | #define cfgBIFPLR3_DATA_LINK_FEATURE_STATUS 0x0408 |
3080 | #define cfgBIFPLR3_PCIE_PHY_16GT_ENH_CAP_LIST 0x0410 |
3081 | #define cfgBIFPLR3_LINK_CAP_16GT 0x0414 |
3082 | #define cfgBIFPLR3_LINK_CNTL_16GT 0x0418 |
3083 | #define cfgBIFPLR3_LINK_STATUS_16GT 0x041c |
3084 | #define cfgBIFPLR3_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0420 |
3085 | #define cfgBIFPLR3_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0424 |
3086 | #define cfgBIFPLR3_RTM2_PARITY_MISMATCH_STATUS_16GT 0x0428 |
3087 | #define cfgBIFPLR3_LANE_0_EQUALIZATION_CNTL_16GT 0x0430 |
3088 | #define cfgBIFPLR3_LANE_1_EQUALIZATION_CNTL_16GT 0x0431 |
3089 | #define cfgBIFPLR3_LANE_2_EQUALIZATION_CNTL_16GT 0x0432 |
3090 | #define cfgBIFPLR3_LANE_3_EQUALIZATION_CNTL_16GT 0x0433 |
3091 | #define cfgBIFPLR3_LANE_4_EQUALIZATION_CNTL_16GT 0x0434 |
3092 | #define cfgBIFPLR3_LANE_5_EQUALIZATION_CNTL_16GT 0x0435 |
3093 | #define cfgBIFPLR3_LANE_6_EQUALIZATION_CNTL_16GT 0x0436 |
3094 | #define cfgBIFPLR3_LANE_7_EQUALIZATION_CNTL_16GT 0x0437 |
3095 | #define cfgBIFPLR3_LANE_8_EQUALIZATION_CNTL_16GT 0x0438 |
3096 | #define cfgBIFPLR3_LANE_9_EQUALIZATION_CNTL_16GT 0x0439 |
3097 | #define cfgBIFPLR3_LANE_10_EQUALIZATION_CNTL_16GT 0x043a |
3098 | #define cfgBIFPLR3_LANE_11_EQUALIZATION_CNTL_16GT 0x043b |
3099 | #define cfgBIFPLR3_LANE_12_EQUALIZATION_CNTL_16GT 0x043c |
3100 | #define cfgBIFPLR3_LANE_13_EQUALIZATION_CNTL_16GT 0x043d |
3101 | #define cfgBIFPLR3_LANE_14_EQUALIZATION_CNTL_16GT 0x043e |
3102 | #define cfgBIFPLR3_LANE_15_EQUALIZATION_CNTL_16GT 0x043f |
3103 | #define cfgBIFPLR3_PCIE_MARGINING_ENH_CAP_LIST 0x0440 |
3104 | #define cfgBIFPLR3_MARGINING_PORT_CAP 0x0444 |
3105 | #define cfgBIFPLR3_MARGINING_PORT_STATUS 0x0446 |
3106 | #define cfgBIFPLR3_LANE_0_MARGINING_LANE_CNTL 0x0448 |
3107 | #define cfgBIFPLR3_LANE_0_MARGINING_LANE_STATUS 0x044a |
3108 | #define cfgBIFPLR3_LANE_1_MARGINING_LANE_CNTL 0x044c |
3109 | #define cfgBIFPLR3_LANE_1_MARGINING_LANE_STATUS 0x044e |
3110 | #define cfgBIFPLR3_LANE_2_MARGINING_LANE_CNTL 0x0450 |
3111 | #define cfgBIFPLR3_LANE_2_MARGINING_LANE_STATUS 0x0452 |
3112 | #define cfgBIFPLR3_LANE_3_MARGINING_LANE_CNTL 0x0454 |
3113 | #define cfgBIFPLR3_LANE_3_MARGINING_LANE_STATUS 0x0456 |
3114 | #define cfgBIFPLR3_LANE_4_MARGINING_LANE_CNTL 0x0458 |
3115 | #define cfgBIFPLR3_LANE_4_MARGINING_LANE_STATUS 0x045a |
3116 | #define cfgBIFPLR3_LANE_5_MARGINING_LANE_CNTL 0x045c |
3117 | #define cfgBIFPLR3_LANE_5_MARGINING_LANE_STATUS 0x045e |
3118 | #define cfgBIFPLR3_LANE_6_MARGINING_LANE_CNTL 0x0460 |
3119 | #define cfgBIFPLR3_LANE_6_MARGINING_LANE_STATUS 0x0462 |
3120 | #define cfgBIFPLR3_LANE_7_MARGINING_LANE_CNTL 0x0464 |
3121 | #define cfgBIFPLR3_LANE_7_MARGINING_LANE_STATUS 0x0466 |
3122 | #define cfgBIFPLR3_LANE_8_MARGINING_LANE_CNTL 0x0468 |
3123 | #define cfgBIFPLR3_LANE_8_MARGINING_LANE_STATUS 0x046a |
3124 | #define cfgBIFPLR3_LANE_9_MARGINING_LANE_CNTL 0x046c |
3125 | #define cfgBIFPLR3_LANE_9_MARGINING_LANE_STATUS 0x046e |
3126 | #define cfgBIFPLR3_LANE_10_MARGINING_LANE_CNTL 0x0470 |
3127 | #define cfgBIFPLR3_LANE_10_MARGINING_LANE_STATUS 0x0472 |
3128 | #define cfgBIFPLR3_LANE_11_MARGINING_LANE_CNTL 0x0474 |
3129 | #define cfgBIFPLR3_LANE_11_MARGINING_LANE_STATUS 0x0476 |
3130 | #define cfgBIFPLR3_LANE_12_MARGINING_LANE_CNTL 0x0478 |
3131 | #define cfgBIFPLR3_LANE_12_MARGINING_LANE_STATUS 0x047a |
3132 | #define cfgBIFPLR3_LANE_13_MARGINING_LANE_CNTL 0x047c |
3133 | #define cfgBIFPLR3_LANE_13_MARGINING_LANE_STATUS 0x047e |
3134 | #define cfgBIFPLR3_LANE_14_MARGINING_LANE_CNTL 0x0480 |
3135 | #define cfgBIFPLR3_LANE_14_MARGINING_LANE_STATUS 0x0482 |
3136 | #define cfgBIFPLR3_LANE_15_MARGINING_LANE_CNTL 0x0484 |
3137 | #define cfgBIFPLR3_LANE_15_MARGINING_LANE_STATUS 0x0486 |
3138 | #define cfgBIFPLR3_PCIE_CCIX_CAP_LIST 0x0488 |
3139 | #define 0x048c |
3140 | #define 0x0490 |
3141 | #define cfgBIFPLR3_PCIE_CCIX_CAP 0x0492 |
3142 | #define cfgBIFPLR3_PCIE_CCIX_ESM_REQD_CAP 0x0494 |
3143 | #define cfgBIFPLR3_PCIE_CCIX_ESM_OPTL_CAP 0x0498 |
3144 | #define cfgBIFPLR3_PCIE_CCIX_ESM_STATUS 0x049c |
3145 | #define cfgBIFPLR3_PCIE_CCIX_ESM_CNTL 0x04a0 |
3146 | #define cfgBIFPLR3_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x04a4 |
3147 | #define cfgBIFPLR3_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x04a5 |
3148 | #define cfgBIFPLR3_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x04a6 |
3149 | #define cfgBIFPLR3_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x04a7 |
3150 | #define cfgBIFPLR3_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x04a8 |
3151 | #define cfgBIFPLR3_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x04a9 |
3152 | #define cfgBIFPLR3_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x04aa |
3153 | #define cfgBIFPLR3_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x04ab |
3154 | #define cfgBIFPLR3_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x04ac |
3155 | #define cfgBIFPLR3_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x04ad |
3156 | #define cfgBIFPLR3_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x04ae |
3157 | #define cfgBIFPLR3_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x04af |
3158 | #define cfgBIFPLR3_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x04b0 |
3159 | #define cfgBIFPLR3_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x04b1 |
3160 | #define cfgBIFPLR3_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x04b2 |
3161 | #define cfgBIFPLR3_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x04b3 |
3162 | #define cfgBIFPLR3_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x04b4 |
3163 | #define cfgBIFPLR3_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x04b5 |
3164 | #define cfgBIFPLR3_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x04b6 |
3165 | #define cfgBIFPLR3_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x04b7 |
3166 | #define cfgBIFPLR3_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x04b8 |
3167 | #define cfgBIFPLR3_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x04b9 |
3168 | #define cfgBIFPLR3_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x04ba |
3169 | #define cfgBIFPLR3_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x04bb |
3170 | #define cfgBIFPLR3_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x04bc |
3171 | #define cfgBIFPLR3_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x04bd |
3172 | #define cfgBIFPLR3_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x04be |
3173 | #define cfgBIFPLR3_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x04bf |
3174 | #define cfgBIFPLR3_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x04c0 |
3175 | #define cfgBIFPLR3_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x04c1 |
3176 | #define cfgBIFPLR3_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x04c2 |
3177 | #define cfgBIFPLR3_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x04c3 |
3178 | #define cfgBIFPLR3_PCIE_CCIX_TRANS_CAP 0x04c4 |
3179 | #define cfgBIFPLR3_PCIE_CCIX_TRANS_CNTL 0x04c8 |
3180 | |
3181 | |
3182 | // addressBlock: nbio_pcie0_bifplr4_cfgdecp |
3183 | // base address: 0x0 |
3184 | #define cfgBIFPLR4_VENDOR_ID 0x0000 |
3185 | #define cfgBIFPLR4_DEVICE_ID 0x0002 |
3186 | #define cfgBIFPLR4_COMMAND 0x0004 |
3187 | #define cfgBIFPLR4_STATUS 0x0006 |
3188 | #define cfgBIFPLR4_REVISION_ID 0x0008 |
3189 | #define cfgBIFPLR4_PROG_INTERFACE 0x0009 |
3190 | #define cfgBIFPLR4_SUB_CLASS 0x000a |
3191 | #define cfgBIFPLR4_BASE_CLASS 0x000b |
3192 | #define cfgBIFPLR4_CACHE_LINE 0x000c |
3193 | #define cfgBIFPLR4_LATENCY 0x000d |
3194 | #define 0x000e |
3195 | #define cfgBIFPLR4_BIST 0x000f |
3196 | #define cfgBIFPLR4_SUB_BUS_NUMBER_LATENCY 0x0018 |
3197 | #define cfgBIFPLR4_IO_BASE_LIMIT 0x001c |
3198 | #define cfgBIFPLR4_SECONDARY_STATUS 0x001e |
3199 | #define cfgBIFPLR4_MEM_BASE_LIMIT 0x0020 |
3200 | #define cfgBIFPLR4_PREF_BASE_LIMIT 0x0024 |
3201 | #define cfgBIFPLR4_PREF_BASE_UPPER 0x0028 |
3202 | #define cfgBIFPLR4_PREF_LIMIT_UPPER 0x002c |
3203 | #define cfgBIFPLR4_IO_BASE_LIMIT_HI 0x0030 |
3204 | #define cfgBIFPLR4_CAP_PTR 0x0034 |
3205 | #define cfgBIFPLR4_ROM_BASE_ADDR 0x0038 |
3206 | #define cfgBIFPLR4_INTERRUPT_LINE 0x003c |
3207 | #define cfgBIFPLR4_INTERRUPT_PIN 0x003d |
3208 | #define cfgBIFPLR4_IRQ_BRIDGE_CNTL 0x003e |
3209 | #define cfgBIFPLR4_EXT_BRIDGE_CNTL 0x0040 |
3210 | #define cfgBIFPLR4_VENDOR_CAP_LIST 0x0048 |
3211 | #define cfgBIFPLR4_ADAPTER_ID_W 0x004c |
3212 | #define cfgBIFPLR4_PMI_CAP_LIST 0x0050 |
3213 | #define cfgBIFPLR4_PMI_CAP 0x0052 |
3214 | #define cfgBIFPLR4_PMI_STATUS_CNTL 0x0054 |
3215 | #define cfgBIFPLR4_PCIE_CAP_LIST 0x0058 |
3216 | #define cfgBIFPLR4_PCIE_CAP 0x005a |
3217 | #define cfgBIFPLR4_DEVICE_CAP 0x005c |
3218 | #define cfgBIFPLR4_DEVICE_CNTL 0x0060 |
3219 | #define cfgBIFPLR4_DEVICE_STATUS 0x0062 |
3220 | #define cfgBIFPLR4_LINK_CAP 0x0064 |
3221 | #define cfgBIFPLR4_LINK_CNTL 0x0068 |
3222 | #define cfgBIFPLR4_LINK_STATUS 0x006a |
3223 | #define cfgBIFPLR4_SLOT_CAP 0x006c |
3224 | #define cfgBIFPLR4_SLOT_CNTL 0x0070 |
3225 | #define cfgBIFPLR4_SLOT_STATUS 0x0072 |
3226 | #define cfgBIFPLR4_ROOT_CNTL 0x0074 |
3227 | #define cfgBIFPLR4_ROOT_CAP 0x0076 |
3228 | #define cfgBIFPLR4_ROOT_STATUS 0x0078 |
3229 | #define cfgBIFPLR4_DEVICE_CAP2 0x007c |
3230 | #define cfgBIFPLR4_DEVICE_CNTL2 0x0080 |
3231 | #define cfgBIFPLR4_DEVICE_STATUS2 0x0082 |
3232 | #define cfgBIFPLR4_LINK_CAP2 0x0084 |
3233 | #define cfgBIFPLR4_LINK_CNTL2 0x0088 |
3234 | #define cfgBIFPLR4_LINK_STATUS2 0x008a |
3235 | #define cfgBIFPLR4_SLOT_CAP2 0x008c |
3236 | #define cfgBIFPLR4_SLOT_CNTL2 0x0090 |
3237 | #define cfgBIFPLR4_SLOT_STATUS2 0x0092 |
3238 | #define cfgBIFPLR4_MSI_CAP_LIST 0x00a0 |
3239 | #define cfgBIFPLR4_MSI_MSG_CNTL 0x00a2 |
3240 | #define cfgBIFPLR4_MSI_MSG_ADDR_LO 0x00a4 |
3241 | #define cfgBIFPLR4_MSI_MSG_ADDR_HI 0x00a8 |
3242 | #define cfgBIFPLR4_MSI_MSG_DATA 0x00a8 |
3243 | #define cfgBIFPLR4_MSI_MSG_DATA_64 0x00ac |
3244 | #define cfgBIFPLR4_SSID_CAP_LIST 0x00c0 |
3245 | #define cfgBIFPLR4_SSID_CAP 0x00c4 |
3246 | #define cfgBIFPLR4_MSI_MAP_CAP_LIST 0x00c8 |
3247 | #define cfgBIFPLR4_MSI_MAP_CAP 0x00ca |
3248 | #define cfgBIFPLR4_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
3249 | #define cfgBIFPLR4_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
3250 | #define cfgBIFPLR4_PCIE_VENDOR_SPECIFIC1 0x0108 |
3251 | #define cfgBIFPLR4_PCIE_VENDOR_SPECIFIC2 0x010c |
3252 | #define cfgBIFPLR4_PCIE_VC_ENH_CAP_LIST 0x0110 |
3253 | #define cfgBIFPLR4_PCIE_PORT_VC_CAP_REG1 0x0114 |
3254 | #define cfgBIFPLR4_PCIE_PORT_VC_CAP_REG2 0x0118 |
3255 | #define cfgBIFPLR4_PCIE_PORT_VC_CNTL 0x011c |
3256 | #define cfgBIFPLR4_PCIE_PORT_VC_STATUS 0x011e |
3257 | #define cfgBIFPLR4_PCIE_VC0_RESOURCE_CAP 0x0120 |
3258 | #define cfgBIFPLR4_PCIE_VC0_RESOURCE_CNTL 0x0124 |
3259 | #define cfgBIFPLR4_PCIE_VC0_RESOURCE_STATUS 0x012a |
3260 | #define cfgBIFPLR4_PCIE_VC1_RESOURCE_CAP 0x012c |
3261 | #define cfgBIFPLR4_PCIE_VC1_RESOURCE_CNTL 0x0130 |
3262 | #define cfgBIFPLR4_PCIE_VC1_RESOURCE_STATUS 0x0136 |
3263 | #define cfgBIFPLR4_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0140 |
3264 | #define cfgBIFPLR4_PCIE_DEV_SERIAL_NUM_DW1 0x0144 |
3265 | #define cfgBIFPLR4_PCIE_DEV_SERIAL_NUM_DW2 0x0148 |
3266 | #define cfgBIFPLR4_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
3267 | #define cfgBIFPLR4_PCIE_UNCORR_ERR_STATUS 0x0154 |
3268 | #define cfgBIFPLR4_PCIE_UNCORR_ERR_MASK 0x0158 |
3269 | #define cfgBIFPLR4_PCIE_UNCORR_ERR_SEVERITY 0x015c |
3270 | #define cfgBIFPLR4_PCIE_CORR_ERR_STATUS 0x0160 |
3271 | #define cfgBIFPLR4_PCIE_CORR_ERR_MASK 0x0164 |
3272 | #define cfgBIFPLR4_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
3273 | #define cfgBIFPLR4_PCIE_HDR_LOG0 0x016c |
3274 | #define cfgBIFPLR4_PCIE_HDR_LOG1 0x0170 |
3275 | #define cfgBIFPLR4_PCIE_HDR_LOG2 0x0174 |
3276 | #define cfgBIFPLR4_PCIE_HDR_LOG3 0x0178 |
3277 | #define cfgBIFPLR4_PCIE_ROOT_ERR_CMD 0x017c |
3278 | #define cfgBIFPLR4_PCIE_ROOT_ERR_STATUS 0x0180 |
3279 | #define cfgBIFPLR4_PCIE_ERR_SRC_ID 0x0184 |
3280 | #define cfgBIFPLR4_PCIE_TLP_PREFIX_LOG0 0x0188 |
3281 | #define cfgBIFPLR4_PCIE_TLP_PREFIX_LOG1 0x018c |
3282 | #define cfgBIFPLR4_PCIE_TLP_PREFIX_LOG2 0x0190 |
3283 | #define cfgBIFPLR4_PCIE_TLP_PREFIX_LOG3 0x0194 |
3284 | #define cfgBIFPLR4_PCIE_SECONDARY_ENH_CAP_LIST 0x0270 |
3285 | #define cfgBIFPLR4_PCIE_LINK_CNTL3 0x0274 |
3286 | #define cfgBIFPLR4_PCIE_LANE_ERROR_STATUS 0x0278 |
3287 | #define cfgBIFPLR4_PCIE_LANE_0_EQUALIZATION_CNTL 0x027c |
3288 | #define cfgBIFPLR4_PCIE_LANE_1_EQUALIZATION_CNTL 0x027e |
3289 | #define cfgBIFPLR4_PCIE_LANE_2_EQUALIZATION_CNTL 0x0280 |
3290 | #define cfgBIFPLR4_PCIE_LANE_3_EQUALIZATION_CNTL 0x0282 |
3291 | #define cfgBIFPLR4_PCIE_LANE_4_EQUALIZATION_CNTL 0x0284 |
3292 | #define cfgBIFPLR4_PCIE_LANE_5_EQUALIZATION_CNTL 0x0286 |
3293 | #define cfgBIFPLR4_PCIE_LANE_6_EQUALIZATION_CNTL 0x0288 |
3294 | #define cfgBIFPLR4_PCIE_LANE_7_EQUALIZATION_CNTL 0x028a |
3295 | #define cfgBIFPLR4_PCIE_LANE_8_EQUALIZATION_CNTL 0x028c |
3296 | #define cfgBIFPLR4_PCIE_LANE_9_EQUALIZATION_CNTL 0x028e |
3297 | #define cfgBIFPLR4_PCIE_LANE_10_EQUALIZATION_CNTL 0x0290 |
3298 | #define cfgBIFPLR4_PCIE_LANE_11_EQUALIZATION_CNTL 0x0292 |
3299 | #define cfgBIFPLR4_PCIE_LANE_12_EQUALIZATION_CNTL 0x0294 |
3300 | #define cfgBIFPLR4_PCIE_LANE_13_EQUALIZATION_CNTL 0x0296 |
3301 | #define cfgBIFPLR4_PCIE_LANE_14_EQUALIZATION_CNTL 0x0298 |
3302 | #define cfgBIFPLR4_PCIE_LANE_15_EQUALIZATION_CNTL 0x029a |
3303 | #define cfgBIFPLR4_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
3304 | #define cfgBIFPLR4_PCIE_ACS_CAP 0x02a4 |
3305 | #define cfgBIFPLR4_PCIE_ACS_CNTL 0x02a6 |
3306 | #define cfgBIFPLR4_PCIE_MC_ENH_CAP_LIST 0x02f0 |
3307 | #define cfgBIFPLR4_PCIE_MC_CAP 0x02f4 |
3308 | #define cfgBIFPLR4_PCIE_MC_CNTL 0x02f6 |
3309 | #define cfgBIFPLR4_PCIE_MC_ADDR0 0x02f8 |
3310 | #define cfgBIFPLR4_PCIE_MC_ADDR1 0x02fc |
3311 | #define cfgBIFPLR4_PCIE_MC_RCV0 0x0300 |
3312 | #define cfgBIFPLR4_PCIE_MC_RCV1 0x0304 |
3313 | #define cfgBIFPLR4_PCIE_MC_BLOCK_ALL0 0x0308 |
3314 | #define cfgBIFPLR4_PCIE_MC_BLOCK_ALL1 0x030c |
3315 | #define cfgBIFPLR4_PCIE_MC_BLOCK_UNTRANSLATED_0 0x0310 |
3316 | #define cfgBIFPLR4_PCIE_MC_BLOCK_UNTRANSLATED_1 0x0314 |
3317 | #define cfgBIFPLR4_PCIE_MC_OVERLAY_BAR0 0x0318 |
3318 | #define cfgBIFPLR4_PCIE_MC_OVERLAY_BAR1 0x031c |
3319 | #define cfgBIFPLR4_PCIE_L1_PM_SUB_CAP_LIST 0x0370 |
3320 | #define cfgBIFPLR4_PCIE_L1_PM_SUB_CAP 0x0374 |
3321 | #define cfgBIFPLR4_PCIE_L1_PM_SUB_CNTL 0x0378 |
3322 | #define cfgBIFPLR4_PCIE_L1_PM_SUB_CNTL2 0x037c |
3323 | #define cfgBIFPLR4_PCIE_DPC_ENH_CAP_LIST 0x0380 |
3324 | #define cfgBIFPLR4_PCIE_DPC_CAP_LIST 0x0384 |
3325 | #define cfgBIFPLR4_PCIE_DPC_CNTL 0x0386 |
3326 | #define cfgBIFPLR4_PCIE_DPC_STATUS 0x0388 |
3327 | #define cfgBIFPLR4_PCIE_DPC_ERROR_SOURCE_ID 0x038a |
3328 | #define cfgBIFPLR4_PCIE_RP_PIO_STATUS 0x038c |
3329 | #define cfgBIFPLR4_PCIE_RP_PIO_MASK 0x0390 |
3330 | #define cfgBIFPLR4_PCIE_RP_PIO_SEVERITY 0x0394 |
3331 | #define cfgBIFPLR4_PCIE_RP_PIO_SYSERROR 0x0398 |
3332 | #define cfgBIFPLR4_PCIE_RP_PIO_EXCEPTION 0x039c |
3333 | #define cfgBIFPLR4_PCIE_RP_PIO_HDR_LOG0 0x03a0 |
3334 | #define cfgBIFPLR4_PCIE_RP_PIO_HDR_LOG1 0x03a4 |
3335 | #define cfgBIFPLR4_PCIE_RP_PIO_HDR_LOG2 0x03a8 |
3336 | #define cfgBIFPLR4_PCIE_RP_PIO_HDR_LOG3 0x03ac |
3337 | #define cfgBIFPLR4_PCIE_RP_PIO_PREFIX_LOG0 0x03b4 |
3338 | #define cfgBIFPLR4_PCIE_RP_PIO_PREFIX_LOG1 0x03b8 |
3339 | #define cfgBIFPLR4_PCIE_RP_PIO_PREFIX_LOG2 0x03bc |
3340 | #define cfgBIFPLR4_PCIE_RP_PIO_PREFIX_LOG3 0x03c0 |
3341 | #define cfgBIFPLR4_PCIE_ESM_CAP_LIST 0x03c4 |
3342 | #define 0x03c8 |
3343 | #define 0x03cc |
3344 | #define cfgBIFPLR4_PCIE_ESM_STATUS 0x03ce |
3345 | #define cfgBIFPLR4_PCIE_ESM_CTRL 0x03d0 |
3346 | #define cfgBIFPLR4_PCIE_ESM_CAP_1 0x03d4 |
3347 | #define cfgBIFPLR4_PCIE_ESM_CAP_2 0x03d8 |
3348 | #define cfgBIFPLR4_PCIE_ESM_CAP_3 0x03dc |
3349 | #define cfgBIFPLR4_PCIE_ESM_CAP_4 0x03e0 |
3350 | #define cfgBIFPLR4_PCIE_ESM_CAP_5 0x03e4 |
3351 | #define cfgBIFPLR4_PCIE_ESM_CAP_6 0x03e8 |
3352 | #define cfgBIFPLR4_PCIE_ESM_CAP_7 0x03ec |
3353 | #define cfgBIFPLR4_PCIE_DLF_ENH_CAP_LIST 0x0400 |
3354 | #define cfgBIFPLR4_DATA_LINK_FEATURE_CAP 0x0404 |
3355 | #define cfgBIFPLR4_DATA_LINK_FEATURE_STATUS 0x0408 |
3356 | #define cfgBIFPLR4_PCIE_PHY_16GT_ENH_CAP_LIST 0x0410 |
3357 | #define cfgBIFPLR4_LINK_CAP_16GT 0x0414 |
3358 | #define cfgBIFPLR4_LINK_CNTL_16GT 0x0418 |
3359 | #define cfgBIFPLR4_LINK_STATUS_16GT 0x041c |
3360 | #define cfgBIFPLR4_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0420 |
3361 | #define cfgBIFPLR4_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0424 |
3362 | #define cfgBIFPLR4_RTM2_PARITY_MISMATCH_STATUS_16GT 0x0428 |
3363 | #define cfgBIFPLR4_LANE_0_EQUALIZATION_CNTL_16GT 0x0430 |
3364 | #define cfgBIFPLR4_LANE_1_EQUALIZATION_CNTL_16GT 0x0431 |
3365 | #define cfgBIFPLR4_LANE_2_EQUALIZATION_CNTL_16GT 0x0432 |
3366 | #define cfgBIFPLR4_LANE_3_EQUALIZATION_CNTL_16GT 0x0433 |
3367 | #define cfgBIFPLR4_LANE_4_EQUALIZATION_CNTL_16GT 0x0434 |
3368 | #define cfgBIFPLR4_LANE_5_EQUALIZATION_CNTL_16GT 0x0435 |
3369 | #define cfgBIFPLR4_LANE_6_EQUALIZATION_CNTL_16GT 0x0436 |
3370 | #define cfgBIFPLR4_LANE_7_EQUALIZATION_CNTL_16GT 0x0437 |
3371 | #define cfgBIFPLR4_LANE_8_EQUALIZATION_CNTL_16GT 0x0438 |
3372 | #define cfgBIFPLR4_LANE_9_EQUALIZATION_CNTL_16GT 0x0439 |
3373 | #define cfgBIFPLR4_LANE_10_EQUALIZATION_CNTL_16GT 0x043a |
3374 | #define cfgBIFPLR4_LANE_11_EQUALIZATION_CNTL_16GT 0x043b |
3375 | #define cfgBIFPLR4_LANE_12_EQUALIZATION_CNTL_16GT 0x043c |
3376 | #define cfgBIFPLR4_LANE_13_EQUALIZATION_CNTL_16GT 0x043d |
3377 | #define cfgBIFPLR4_LANE_14_EQUALIZATION_CNTL_16GT 0x043e |
3378 | #define cfgBIFPLR4_LANE_15_EQUALIZATION_CNTL_16GT 0x043f |
3379 | #define cfgBIFPLR4_PCIE_MARGINING_ENH_CAP_LIST 0x0440 |
3380 | #define cfgBIFPLR4_MARGINING_PORT_CAP 0x0444 |
3381 | #define cfgBIFPLR4_MARGINING_PORT_STATUS 0x0446 |
3382 | #define cfgBIFPLR4_LANE_0_MARGINING_LANE_CNTL 0x0448 |
3383 | #define cfgBIFPLR4_LANE_0_MARGINING_LANE_STATUS 0x044a |
3384 | #define cfgBIFPLR4_LANE_1_MARGINING_LANE_CNTL 0x044c |
3385 | #define cfgBIFPLR4_LANE_1_MARGINING_LANE_STATUS 0x044e |
3386 | #define cfgBIFPLR4_LANE_2_MARGINING_LANE_CNTL 0x0450 |
3387 | #define cfgBIFPLR4_LANE_2_MARGINING_LANE_STATUS 0x0452 |
3388 | #define cfgBIFPLR4_LANE_3_MARGINING_LANE_CNTL 0x0454 |
3389 | #define cfgBIFPLR4_LANE_3_MARGINING_LANE_STATUS 0x0456 |
3390 | #define cfgBIFPLR4_LANE_4_MARGINING_LANE_CNTL 0x0458 |
3391 | #define cfgBIFPLR4_LANE_4_MARGINING_LANE_STATUS 0x045a |
3392 | #define cfgBIFPLR4_LANE_5_MARGINING_LANE_CNTL 0x045c |
3393 | #define cfgBIFPLR4_LANE_5_MARGINING_LANE_STATUS 0x045e |
3394 | #define cfgBIFPLR4_LANE_6_MARGINING_LANE_CNTL 0x0460 |
3395 | #define cfgBIFPLR4_LANE_6_MARGINING_LANE_STATUS 0x0462 |
3396 | #define cfgBIFPLR4_LANE_7_MARGINING_LANE_CNTL 0x0464 |
3397 | #define cfgBIFPLR4_LANE_7_MARGINING_LANE_STATUS 0x0466 |
3398 | #define cfgBIFPLR4_LANE_8_MARGINING_LANE_CNTL 0x0468 |
3399 | #define cfgBIFPLR4_LANE_8_MARGINING_LANE_STATUS 0x046a |
3400 | #define cfgBIFPLR4_LANE_9_MARGINING_LANE_CNTL 0x046c |
3401 | #define cfgBIFPLR4_LANE_9_MARGINING_LANE_STATUS 0x046e |
3402 | #define cfgBIFPLR4_LANE_10_MARGINING_LANE_CNTL 0x0470 |
3403 | #define cfgBIFPLR4_LANE_10_MARGINING_LANE_STATUS 0x0472 |
3404 | #define cfgBIFPLR4_LANE_11_MARGINING_LANE_CNTL 0x0474 |
3405 | #define cfgBIFPLR4_LANE_11_MARGINING_LANE_STATUS 0x0476 |
3406 | #define cfgBIFPLR4_LANE_12_MARGINING_LANE_CNTL 0x0478 |
3407 | #define cfgBIFPLR4_LANE_12_MARGINING_LANE_STATUS 0x047a |
3408 | #define cfgBIFPLR4_LANE_13_MARGINING_LANE_CNTL 0x047c |
3409 | #define cfgBIFPLR4_LANE_13_MARGINING_LANE_STATUS 0x047e |
3410 | #define cfgBIFPLR4_LANE_14_MARGINING_LANE_CNTL 0x0480 |
3411 | #define cfgBIFPLR4_LANE_14_MARGINING_LANE_STATUS 0x0482 |
3412 | #define cfgBIFPLR4_LANE_15_MARGINING_LANE_CNTL 0x0484 |
3413 | #define cfgBIFPLR4_LANE_15_MARGINING_LANE_STATUS 0x0486 |
3414 | #define cfgBIFPLR4_PCIE_CCIX_CAP_LIST 0x0488 |
3415 | #define 0x048c |
3416 | #define 0x0490 |
3417 | #define cfgBIFPLR4_PCIE_CCIX_CAP 0x0492 |
3418 | #define cfgBIFPLR4_PCIE_CCIX_ESM_REQD_CAP 0x0494 |
3419 | #define cfgBIFPLR4_PCIE_CCIX_ESM_OPTL_CAP 0x0498 |
3420 | #define cfgBIFPLR4_PCIE_CCIX_ESM_STATUS 0x049c |
3421 | #define cfgBIFPLR4_PCIE_CCIX_ESM_CNTL 0x04a0 |
3422 | #define cfgBIFPLR4_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x04a4 |
3423 | #define cfgBIFPLR4_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x04a5 |
3424 | #define cfgBIFPLR4_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x04a6 |
3425 | #define cfgBIFPLR4_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x04a7 |
3426 | #define cfgBIFPLR4_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x04a8 |
3427 | #define cfgBIFPLR4_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x04a9 |
3428 | #define cfgBIFPLR4_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x04aa |
3429 | #define cfgBIFPLR4_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x04ab |
3430 | #define cfgBIFPLR4_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x04ac |
3431 | #define cfgBIFPLR4_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x04ad |
3432 | #define cfgBIFPLR4_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x04ae |
3433 | #define cfgBIFPLR4_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x04af |
3434 | #define cfgBIFPLR4_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x04b0 |
3435 | #define cfgBIFPLR4_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x04b1 |
3436 | #define cfgBIFPLR4_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x04b2 |
3437 | #define cfgBIFPLR4_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x04b3 |
3438 | #define cfgBIFPLR4_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x04b4 |
3439 | #define cfgBIFPLR4_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x04b5 |
3440 | #define cfgBIFPLR4_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x04b6 |
3441 | #define cfgBIFPLR4_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x04b7 |
3442 | #define cfgBIFPLR4_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x04b8 |
3443 | #define cfgBIFPLR4_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x04b9 |
3444 | #define cfgBIFPLR4_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x04ba |
3445 | #define cfgBIFPLR4_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x04bb |
3446 | #define cfgBIFPLR4_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x04bc |
3447 | #define cfgBIFPLR4_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x04bd |
3448 | #define cfgBIFPLR4_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x04be |
3449 | #define cfgBIFPLR4_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x04bf |
3450 | #define cfgBIFPLR4_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x04c0 |
3451 | #define cfgBIFPLR4_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x04c1 |
3452 | #define cfgBIFPLR4_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x04c2 |
3453 | #define cfgBIFPLR4_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x04c3 |
3454 | #define cfgBIFPLR4_PCIE_CCIX_TRANS_CAP 0x04c4 |
3455 | #define cfgBIFPLR4_PCIE_CCIX_TRANS_CNTL 0x04c8 |
3456 | |
3457 | |
3458 | // addressBlock: nbio_pcie0_bifplr5_cfgdecp |
3459 | // base address: 0x0 |
3460 | #define cfgBIFPLR5_VENDOR_ID 0x0000 |
3461 | #define cfgBIFPLR5_DEVICE_ID 0x0002 |
3462 | #define cfgBIFPLR5_COMMAND 0x0004 |
3463 | #define cfgBIFPLR5_STATUS 0x0006 |
3464 | #define cfgBIFPLR5_REVISION_ID 0x0008 |
3465 | #define cfgBIFPLR5_PROG_INTERFACE 0x0009 |
3466 | #define cfgBIFPLR5_SUB_CLASS 0x000a |
3467 | #define cfgBIFPLR5_BASE_CLASS 0x000b |
3468 | #define cfgBIFPLR5_CACHE_LINE 0x000c |
3469 | #define cfgBIFPLR5_LATENCY 0x000d |
3470 | #define 0x000e |
3471 | #define cfgBIFPLR5_BIST 0x000f |
3472 | #define cfgBIFPLR5_SUB_BUS_NUMBER_LATENCY 0x0018 |
3473 | #define cfgBIFPLR5_IO_BASE_LIMIT 0x001c |
3474 | #define cfgBIFPLR5_SECONDARY_STATUS 0x001e |
3475 | #define cfgBIFPLR5_MEM_BASE_LIMIT 0x0020 |
3476 | #define cfgBIFPLR5_PREF_BASE_LIMIT 0x0024 |
3477 | #define cfgBIFPLR5_PREF_BASE_UPPER 0x0028 |
3478 | #define cfgBIFPLR5_PREF_LIMIT_UPPER 0x002c |
3479 | #define cfgBIFPLR5_IO_BASE_LIMIT_HI 0x0030 |
3480 | #define cfgBIFPLR5_CAP_PTR 0x0034 |
3481 | #define cfgBIFPLR5_ROM_BASE_ADDR 0x0038 |
3482 | #define cfgBIFPLR5_INTERRUPT_LINE 0x003c |
3483 | #define cfgBIFPLR5_INTERRUPT_PIN 0x003d |
3484 | #define cfgBIFPLR5_IRQ_BRIDGE_CNTL 0x003e |
3485 | #define cfgBIFPLR5_EXT_BRIDGE_CNTL 0x0040 |
3486 | #define cfgBIFPLR5_VENDOR_CAP_LIST 0x0048 |
3487 | #define cfgBIFPLR5_ADAPTER_ID_W 0x004c |
3488 | #define cfgBIFPLR5_PMI_CAP_LIST 0x0050 |
3489 | #define cfgBIFPLR5_PMI_CAP 0x0052 |
3490 | #define cfgBIFPLR5_PMI_STATUS_CNTL 0x0054 |
3491 | #define cfgBIFPLR5_PCIE_CAP_LIST 0x0058 |
3492 | #define cfgBIFPLR5_PCIE_CAP 0x005a |
3493 | #define cfgBIFPLR5_DEVICE_CAP 0x005c |
3494 | #define cfgBIFPLR5_DEVICE_CNTL 0x0060 |
3495 | #define cfgBIFPLR5_DEVICE_STATUS 0x0062 |
3496 | #define cfgBIFPLR5_LINK_CAP 0x0064 |
3497 | #define cfgBIFPLR5_LINK_CNTL 0x0068 |
3498 | #define cfgBIFPLR5_LINK_STATUS 0x006a |
3499 | #define cfgBIFPLR5_SLOT_CAP 0x006c |
3500 | #define cfgBIFPLR5_SLOT_CNTL 0x0070 |
3501 | #define cfgBIFPLR5_SLOT_STATUS 0x0072 |
3502 | #define cfgBIFPLR5_ROOT_CNTL 0x0074 |
3503 | #define cfgBIFPLR5_ROOT_CAP 0x0076 |
3504 | #define cfgBIFPLR5_ROOT_STATUS 0x0078 |
3505 | #define cfgBIFPLR5_DEVICE_CAP2 0x007c |
3506 | #define cfgBIFPLR5_DEVICE_CNTL2 0x0080 |
3507 | #define cfgBIFPLR5_DEVICE_STATUS2 0x0082 |
3508 | #define cfgBIFPLR5_LINK_CAP2 0x0084 |
3509 | #define cfgBIFPLR5_LINK_CNTL2 0x0088 |
3510 | #define cfgBIFPLR5_LINK_STATUS2 0x008a |
3511 | #define cfgBIFPLR5_SLOT_CAP2 0x008c |
3512 | #define cfgBIFPLR5_SLOT_CNTL2 0x0090 |
3513 | #define cfgBIFPLR5_SLOT_STATUS2 0x0092 |
3514 | #define cfgBIFPLR5_MSI_CAP_LIST 0x00a0 |
3515 | #define cfgBIFPLR5_MSI_MSG_CNTL 0x00a2 |
3516 | #define cfgBIFPLR5_MSI_MSG_ADDR_LO 0x00a4 |
3517 | #define cfgBIFPLR5_MSI_MSG_ADDR_HI 0x00a8 |
3518 | #define cfgBIFPLR5_MSI_MSG_DATA 0x00a8 |
3519 | #define cfgBIFPLR5_MSI_MSG_DATA_64 0x00ac |
3520 | #define cfgBIFPLR5_SSID_CAP_LIST 0x00c0 |
3521 | #define cfgBIFPLR5_SSID_CAP 0x00c4 |
3522 | #define cfgBIFPLR5_MSI_MAP_CAP_LIST 0x00c8 |
3523 | #define cfgBIFPLR5_MSI_MAP_CAP 0x00ca |
3524 | #define cfgBIFPLR5_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
3525 | #define cfgBIFPLR5_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
3526 | #define cfgBIFPLR5_PCIE_VENDOR_SPECIFIC1 0x0108 |
3527 | #define cfgBIFPLR5_PCIE_VENDOR_SPECIFIC2 0x010c |
3528 | #define cfgBIFPLR5_PCIE_VC_ENH_CAP_LIST 0x0110 |
3529 | #define cfgBIFPLR5_PCIE_PORT_VC_CAP_REG1 0x0114 |
3530 | #define cfgBIFPLR5_PCIE_PORT_VC_CAP_REG2 0x0118 |
3531 | #define cfgBIFPLR5_PCIE_PORT_VC_CNTL 0x011c |
3532 | #define cfgBIFPLR5_PCIE_PORT_VC_STATUS 0x011e |
3533 | #define cfgBIFPLR5_PCIE_VC0_RESOURCE_CAP 0x0120 |
3534 | #define cfgBIFPLR5_PCIE_VC0_RESOURCE_CNTL 0x0124 |
3535 | #define cfgBIFPLR5_PCIE_VC0_RESOURCE_STATUS 0x012a |
3536 | #define cfgBIFPLR5_PCIE_VC1_RESOURCE_CAP 0x012c |
3537 | #define cfgBIFPLR5_PCIE_VC1_RESOURCE_CNTL 0x0130 |
3538 | #define cfgBIFPLR5_PCIE_VC1_RESOURCE_STATUS 0x0136 |
3539 | #define cfgBIFPLR5_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0140 |
3540 | #define cfgBIFPLR5_PCIE_DEV_SERIAL_NUM_DW1 0x0144 |
3541 | #define cfgBIFPLR5_PCIE_DEV_SERIAL_NUM_DW2 0x0148 |
3542 | #define cfgBIFPLR5_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
3543 | #define cfgBIFPLR5_PCIE_UNCORR_ERR_STATUS 0x0154 |
3544 | #define cfgBIFPLR5_PCIE_UNCORR_ERR_MASK 0x0158 |
3545 | #define cfgBIFPLR5_PCIE_UNCORR_ERR_SEVERITY 0x015c |
3546 | #define cfgBIFPLR5_PCIE_CORR_ERR_STATUS 0x0160 |
3547 | #define cfgBIFPLR5_PCIE_CORR_ERR_MASK 0x0164 |
3548 | #define cfgBIFPLR5_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
3549 | #define cfgBIFPLR5_PCIE_HDR_LOG0 0x016c |
3550 | #define cfgBIFPLR5_PCIE_HDR_LOG1 0x0170 |
3551 | #define cfgBIFPLR5_PCIE_HDR_LOG2 0x0174 |
3552 | #define cfgBIFPLR5_PCIE_HDR_LOG3 0x0178 |
3553 | #define cfgBIFPLR5_PCIE_ROOT_ERR_CMD 0x017c |
3554 | #define cfgBIFPLR5_PCIE_ROOT_ERR_STATUS 0x0180 |
3555 | #define cfgBIFPLR5_PCIE_ERR_SRC_ID 0x0184 |
3556 | #define cfgBIFPLR5_PCIE_TLP_PREFIX_LOG0 0x0188 |
3557 | #define cfgBIFPLR5_PCIE_TLP_PREFIX_LOG1 0x018c |
3558 | #define cfgBIFPLR5_PCIE_TLP_PREFIX_LOG2 0x0190 |
3559 | #define cfgBIFPLR5_PCIE_TLP_PREFIX_LOG3 0x0194 |
3560 | #define cfgBIFPLR5_PCIE_SECONDARY_ENH_CAP_LIST 0x0270 |
3561 | #define cfgBIFPLR5_PCIE_LINK_CNTL3 0x0274 |
3562 | #define cfgBIFPLR5_PCIE_LANE_ERROR_STATUS 0x0278 |
3563 | #define cfgBIFPLR5_PCIE_LANE_0_EQUALIZATION_CNTL 0x027c |
3564 | #define cfgBIFPLR5_PCIE_LANE_1_EQUALIZATION_CNTL 0x027e |
3565 | #define cfgBIFPLR5_PCIE_LANE_2_EQUALIZATION_CNTL 0x0280 |
3566 | #define cfgBIFPLR5_PCIE_LANE_3_EQUALIZATION_CNTL 0x0282 |
3567 | #define cfgBIFPLR5_PCIE_LANE_4_EQUALIZATION_CNTL 0x0284 |
3568 | #define cfgBIFPLR5_PCIE_LANE_5_EQUALIZATION_CNTL 0x0286 |
3569 | #define cfgBIFPLR5_PCIE_LANE_6_EQUALIZATION_CNTL 0x0288 |
3570 | #define cfgBIFPLR5_PCIE_LANE_7_EQUALIZATION_CNTL 0x028a |
3571 | #define cfgBIFPLR5_PCIE_LANE_8_EQUALIZATION_CNTL 0x028c |
3572 | #define cfgBIFPLR5_PCIE_LANE_9_EQUALIZATION_CNTL 0x028e |
3573 | #define cfgBIFPLR5_PCIE_LANE_10_EQUALIZATION_CNTL 0x0290 |
3574 | #define cfgBIFPLR5_PCIE_LANE_11_EQUALIZATION_CNTL 0x0292 |
3575 | #define cfgBIFPLR5_PCIE_LANE_12_EQUALIZATION_CNTL 0x0294 |
3576 | #define cfgBIFPLR5_PCIE_LANE_13_EQUALIZATION_CNTL 0x0296 |
3577 | #define cfgBIFPLR5_PCIE_LANE_14_EQUALIZATION_CNTL 0x0298 |
3578 | #define cfgBIFPLR5_PCIE_LANE_15_EQUALIZATION_CNTL 0x029a |
3579 | #define cfgBIFPLR5_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
3580 | #define cfgBIFPLR5_PCIE_ACS_CAP 0x02a4 |
3581 | #define cfgBIFPLR5_PCIE_ACS_CNTL 0x02a6 |
3582 | #define cfgBIFPLR5_PCIE_MC_ENH_CAP_LIST 0x02f0 |
3583 | #define cfgBIFPLR5_PCIE_MC_CAP 0x02f4 |
3584 | #define cfgBIFPLR5_PCIE_MC_CNTL 0x02f6 |
3585 | #define cfgBIFPLR5_PCIE_MC_ADDR0 0x02f8 |
3586 | #define cfgBIFPLR5_PCIE_MC_ADDR1 0x02fc |
3587 | #define cfgBIFPLR5_PCIE_MC_RCV0 0x0300 |
3588 | #define cfgBIFPLR5_PCIE_MC_RCV1 0x0304 |
3589 | #define cfgBIFPLR5_PCIE_MC_BLOCK_ALL0 0x0308 |
3590 | #define cfgBIFPLR5_PCIE_MC_BLOCK_ALL1 0x030c |
3591 | #define cfgBIFPLR5_PCIE_MC_BLOCK_UNTRANSLATED_0 0x0310 |
3592 | #define cfgBIFPLR5_PCIE_MC_BLOCK_UNTRANSLATED_1 0x0314 |
3593 | #define cfgBIFPLR5_PCIE_MC_OVERLAY_BAR0 0x0318 |
3594 | #define cfgBIFPLR5_PCIE_MC_OVERLAY_BAR1 0x031c |
3595 | #define cfgBIFPLR5_PCIE_L1_PM_SUB_CAP_LIST 0x0370 |
3596 | #define cfgBIFPLR5_PCIE_L1_PM_SUB_CAP 0x0374 |
3597 | #define cfgBIFPLR5_PCIE_L1_PM_SUB_CNTL 0x0378 |
3598 | #define cfgBIFPLR5_PCIE_L1_PM_SUB_CNTL2 0x037c |
3599 | #define cfgBIFPLR5_PCIE_DPC_ENH_CAP_LIST 0x0380 |
3600 | #define cfgBIFPLR5_PCIE_DPC_CAP_LIST 0x0384 |
3601 | #define cfgBIFPLR5_PCIE_DPC_CNTL 0x0386 |
3602 | #define cfgBIFPLR5_PCIE_DPC_STATUS 0x0388 |
3603 | #define cfgBIFPLR5_PCIE_DPC_ERROR_SOURCE_ID 0x038a |
3604 | #define cfgBIFPLR5_PCIE_RP_PIO_STATUS 0x038c |
3605 | #define cfgBIFPLR5_PCIE_RP_PIO_MASK 0x0390 |
3606 | #define cfgBIFPLR5_PCIE_RP_PIO_SEVERITY 0x0394 |
3607 | #define cfgBIFPLR5_PCIE_RP_PIO_SYSERROR 0x0398 |
3608 | #define cfgBIFPLR5_PCIE_RP_PIO_EXCEPTION 0x039c |
3609 | #define cfgBIFPLR5_PCIE_RP_PIO_HDR_LOG0 0x03a0 |
3610 | #define cfgBIFPLR5_PCIE_RP_PIO_HDR_LOG1 0x03a4 |
3611 | #define cfgBIFPLR5_PCIE_RP_PIO_HDR_LOG2 0x03a8 |
3612 | #define cfgBIFPLR5_PCIE_RP_PIO_HDR_LOG3 0x03ac |
3613 | #define cfgBIFPLR5_PCIE_RP_PIO_PREFIX_LOG0 0x03b4 |
3614 | #define cfgBIFPLR5_PCIE_RP_PIO_PREFIX_LOG1 0x03b8 |
3615 | #define cfgBIFPLR5_PCIE_RP_PIO_PREFIX_LOG2 0x03bc |
3616 | #define cfgBIFPLR5_PCIE_RP_PIO_PREFIX_LOG3 0x03c0 |
3617 | #define cfgBIFPLR5_PCIE_ESM_CAP_LIST 0x03c4 |
3618 | #define 0x03c8 |
3619 | #define 0x03cc |
3620 | #define cfgBIFPLR5_PCIE_ESM_STATUS 0x03ce |
3621 | #define cfgBIFPLR5_PCIE_ESM_CTRL 0x03d0 |
3622 | #define cfgBIFPLR5_PCIE_ESM_CAP_1 0x03d4 |
3623 | #define cfgBIFPLR5_PCIE_ESM_CAP_2 0x03d8 |
3624 | #define cfgBIFPLR5_PCIE_ESM_CAP_3 0x03dc |
3625 | #define cfgBIFPLR5_PCIE_ESM_CAP_4 0x03e0 |
3626 | #define cfgBIFPLR5_PCIE_ESM_CAP_5 0x03e4 |
3627 | #define cfgBIFPLR5_PCIE_ESM_CAP_6 0x03e8 |
3628 | #define cfgBIFPLR5_PCIE_ESM_CAP_7 0x03ec |
3629 | #define cfgBIFPLR5_PCIE_DLF_ENH_CAP_LIST 0x0400 |
3630 | #define cfgBIFPLR5_DATA_LINK_FEATURE_CAP 0x0404 |
3631 | #define cfgBIFPLR5_DATA_LINK_FEATURE_STATUS 0x0408 |
3632 | #define cfgBIFPLR5_PCIE_PHY_16GT_ENH_CAP_LIST 0x0410 |
3633 | #define cfgBIFPLR5_LINK_CAP_16GT 0x0414 |
3634 | #define cfgBIFPLR5_LINK_CNTL_16GT 0x0418 |
3635 | #define cfgBIFPLR5_LINK_STATUS_16GT 0x041c |
3636 | #define cfgBIFPLR5_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0420 |
3637 | #define cfgBIFPLR5_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0424 |
3638 | #define cfgBIFPLR5_RTM2_PARITY_MISMATCH_STATUS_16GT 0x0428 |
3639 | #define cfgBIFPLR5_LANE_0_EQUALIZATION_CNTL_16GT 0x0430 |
3640 | #define cfgBIFPLR5_LANE_1_EQUALIZATION_CNTL_16GT 0x0431 |
3641 | #define cfgBIFPLR5_LANE_2_EQUALIZATION_CNTL_16GT 0x0432 |
3642 | #define cfgBIFPLR5_LANE_3_EQUALIZATION_CNTL_16GT 0x0433 |
3643 | #define cfgBIFPLR5_LANE_4_EQUALIZATION_CNTL_16GT 0x0434 |
3644 | #define cfgBIFPLR5_LANE_5_EQUALIZATION_CNTL_16GT 0x0435 |
3645 | #define cfgBIFPLR5_LANE_6_EQUALIZATION_CNTL_16GT 0x0436 |
3646 | #define cfgBIFPLR5_LANE_7_EQUALIZATION_CNTL_16GT 0x0437 |
3647 | #define cfgBIFPLR5_LANE_8_EQUALIZATION_CNTL_16GT 0x0438 |
3648 | #define cfgBIFPLR5_LANE_9_EQUALIZATION_CNTL_16GT 0x0439 |
3649 | #define cfgBIFPLR5_LANE_10_EQUALIZATION_CNTL_16GT 0x043a |
3650 | #define cfgBIFPLR5_LANE_11_EQUALIZATION_CNTL_16GT 0x043b |
3651 | #define cfgBIFPLR5_LANE_12_EQUALIZATION_CNTL_16GT 0x043c |
3652 | #define cfgBIFPLR5_LANE_13_EQUALIZATION_CNTL_16GT 0x043d |
3653 | #define cfgBIFPLR5_LANE_14_EQUALIZATION_CNTL_16GT 0x043e |
3654 | #define cfgBIFPLR5_LANE_15_EQUALIZATION_CNTL_16GT 0x043f |
3655 | #define cfgBIFPLR5_PCIE_MARGINING_ENH_CAP_LIST 0x0440 |
3656 | #define cfgBIFPLR5_MARGINING_PORT_CAP 0x0444 |
3657 | #define cfgBIFPLR5_MARGINING_PORT_STATUS 0x0446 |
3658 | #define cfgBIFPLR5_LANE_0_MARGINING_LANE_CNTL 0x0448 |
3659 | #define cfgBIFPLR5_LANE_0_MARGINING_LANE_STATUS 0x044a |
3660 | #define cfgBIFPLR5_LANE_1_MARGINING_LANE_CNTL 0x044c |
3661 | #define cfgBIFPLR5_LANE_1_MARGINING_LANE_STATUS 0x044e |
3662 | #define cfgBIFPLR5_LANE_2_MARGINING_LANE_CNTL 0x0450 |
3663 | #define cfgBIFPLR5_LANE_2_MARGINING_LANE_STATUS 0x0452 |
3664 | #define cfgBIFPLR5_LANE_3_MARGINING_LANE_CNTL 0x0454 |
3665 | #define cfgBIFPLR5_LANE_3_MARGINING_LANE_STATUS 0x0456 |
3666 | #define cfgBIFPLR5_LANE_4_MARGINING_LANE_CNTL 0x0458 |
3667 | #define cfgBIFPLR5_LANE_4_MARGINING_LANE_STATUS 0x045a |
3668 | #define cfgBIFPLR5_LANE_5_MARGINING_LANE_CNTL 0x045c |
3669 | #define cfgBIFPLR5_LANE_5_MARGINING_LANE_STATUS 0x045e |
3670 | #define cfgBIFPLR5_LANE_6_MARGINING_LANE_CNTL 0x0460 |
3671 | #define cfgBIFPLR5_LANE_6_MARGINING_LANE_STATUS 0x0462 |
3672 | #define cfgBIFPLR5_LANE_7_MARGINING_LANE_CNTL 0x0464 |
3673 | #define cfgBIFPLR5_LANE_7_MARGINING_LANE_STATUS 0x0466 |
3674 | #define cfgBIFPLR5_LANE_8_MARGINING_LANE_CNTL 0x0468 |
3675 | #define cfgBIFPLR5_LANE_8_MARGINING_LANE_STATUS 0x046a |
3676 | #define cfgBIFPLR5_LANE_9_MARGINING_LANE_CNTL 0x046c |
3677 | #define cfgBIFPLR5_LANE_9_MARGINING_LANE_STATUS 0x046e |
3678 | #define cfgBIFPLR5_LANE_10_MARGINING_LANE_CNTL 0x0470 |
3679 | #define cfgBIFPLR5_LANE_10_MARGINING_LANE_STATUS 0x0472 |
3680 | #define cfgBIFPLR5_LANE_11_MARGINING_LANE_CNTL 0x0474 |
3681 | #define cfgBIFPLR5_LANE_11_MARGINING_LANE_STATUS 0x0476 |
3682 | #define cfgBIFPLR5_LANE_12_MARGINING_LANE_CNTL 0x0478 |
3683 | #define cfgBIFPLR5_LANE_12_MARGINING_LANE_STATUS 0x047a |
3684 | #define cfgBIFPLR5_LANE_13_MARGINING_LANE_CNTL 0x047c |
3685 | #define cfgBIFPLR5_LANE_13_MARGINING_LANE_STATUS 0x047e |
3686 | #define cfgBIFPLR5_LANE_14_MARGINING_LANE_CNTL 0x0480 |
3687 | #define cfgBIFPLR5_LANE_14_MARGINING_LANE_STATUS 0x0482 |
3688 | #define cfgBIFPLR5_LANE_15_MARGINING_LANE_CNTL 0x0484 |
3689 | #define cfgBIFPLR5_LANE_15_MARGINING_LANE_STATUS 0x0486 |
3690 | #define cfgBIFPLR5_PCIE_CCIX_CAP_LIST 0x0488 |
3691 | #define 0x048c |
3692 | #define 0x0490 |
3693 | #define cfgBIFPLR5_PCIE_CCIX_CAP 0x0492 |
3694 | #define cfgBIFPLR5_PCIE_CCIX_ESM_REQD_CAP 0x0494 |
3695 | #define cfgBIFPLR5_PCIE_CCIX_ESM_OPTL_CAP 0x0498 |
3696 | #define cfgBIFPLR5_PCIE_CCIX_ESM_STATUS 0x049c |
3697 | #define cfgBIFPLR5_PCIE_CCIX_ESM_CNTL 0x04a0 |
3698 | #define cfgBIFPLR5_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x04a4 |
3699 | #define cfgBIFPLR5_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x04a5 |
3700 | #define cfgBIFPLR5_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x04a6 |
3701 | #define cfgBIFPLR5_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x04a7 |
3702 | #define cfgBIFPLR5_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x04a8 |
3703 | #define cfgBIFPLR5_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x04a9 |
3704 | #define cfgBIFPLR5_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x04aa |
3705 | #define cfgBIFPLR5_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x04ab |
3706 | #define cfgBIFPLR5_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x04ac |
3707 | #define cfgBIFPLR5_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x04ad |
3708 | #define cfgBIFPLR5_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x04ae |
3709 | #define cfgBIFPLR5_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x04af |
3710 | #define cfgBIFPLR5_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x04b0 |
3711 | #define cfgBIFPLR5_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x04b1 |
3712 | #define cfgBIFPLR5_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x04b2 |
3713 | #define cfgBIFPLR5_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x04b3 |
3714 | #define cfgBIFPLR5_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x04b4 |
3715 | #define cfgBIFPLR5_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x04b5 |
3716 | #define cfgBIFPLR5_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x04b6 |
3717 | #define cfgBIFPLR5_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x04b7 |
3718 | #define cfgBIFPLR5_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x04b8 |
3719 | #define cfgBIFPLR5_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x04b9 |
3720 | #define cfgBIFPLR5_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x04ba |
3721 | #define cfgBIFPLR5_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x04bb |
3722 | #define cfgBIFPLR5_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x04bc |
3723 | #define cfgBIFPLR5_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x04bd |
3724 | #define cfgBIFPLR5_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x04be |
3725 | #define cfgBIFPLR5_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x04bf |
3726 | #define cfgBIFPLR5_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x04c0 |
3727 | #define cfgBIFPLR5_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x04c1 |
3728 | #define cfgBIFPLR5_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x04c2 |
3729 | #define cfgBIFPLR5_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x04c3 |
3730 | #define cfgBIFPLR5_PCIE_CCIX_TRANS_CAP 0x04c4 |
3731 | #define cfgBIFPLR5_PCIE_CCIX_TRANS_CNTL 0x04c8 |
3732 | |
3733 | |
3734 | // addressBlock: nbio_pcie0_bifplr6_cfgdecp |
3735 | // base address: 0x0 |
3736 | #define cfgBIFPLR6_VENDOR_ID 0x0000 |
3737 | #define cfgBIFPLR6_DEVICE_ID 0x0002 |
3738 | #define cfgBIFPLR6_COMMAND 0x0004 |
3739 | #define cfgBIFPLR6_STATUS 0x0006 |
3740 | #define cfgBIFPLR6_REVISION_ID 0x0008 |
3741 | #define cfgBIFPLR6_PROG_INTERFACE 0x0009 |
3742 | #define cfgBIFPLR6_SUB_CLASS 0x000a |
3743 | #define cfgBIFPLR6_BASE_CLASS 0x000b |
3744 | #define cfgBIFPLR6_CACHE_LINE 0x000c |
3745 | #define cfgBIFPLR6_LATENCY 0x000d |
3746 | #define 0x000e |
3747 | #define cfgBIFPLR6_BIST 0x000f |
3748 | #define cfgBIFPLR6_SUB_BUS_NUMBER_LATENCY 0x0018 |
3749 | #define cfgBIFPLR6_IO_BASE_LIMIT 0x001c |
3750 | #define cfgBIFPLR6_SECONDARY_STATUS 0x001e |
3751 | #define cfgBIFPLR6_MEM_BASE_LIMIT 0x0020 |
3752 | #define cfgBIFPLR6_PREF_BASE_LIMIT 0x0024 |
3753 | #define cfgBIFPLR6_PREF_BASE_UPPER 0x0028 |
3754 | #define cfgBIFPLR6_PREF_LIMIT_UPPER 0x002c |
3755 | #define cfgBIFPLR6_IO_BASE_LIMIT_HI 0x0030 |
3756 | #define cfgBIFPLR6_CAP_PTR 0x0034 |
3757 | #define cfgBIFPLR6_ROM_BASE_ADDR 0x0038 |
3758 | #define cfgBIFPLR6_INTERRUPT_LINE 0x003c |
3759 | #define cfgBIFPLR6_INTERRUPT_PIN 0x003d |
3760 | #define cfgBIFPLR6_IRQ_BRIDGE_CNTL 0x003e |
3761 | #define cfgBIFPLR6_EXT_BRIDGE_CNTL 0x0040 |
3762 | #define cfgBIFPLR6_VENDOR_CAP_LIST 0x0048 |
3763 | #define cfgBIFPLR6_ADAPTER_ID_W 0x004c |
3764 | #define cfgBIFPLR6_PMI_CAP_LIST 0x0050 |
3765 | #define cfgBIFPLR6_PMI_CAP 0x0052 |
3766 | #define cfgBIFPLR6_PMI_STATUS_CNTL 0x0054 |
3767 | #define cfgBIFPLR6_PCIE_CAP_LIST 0x0058 |
3768 | #define cfgBIFPLR6_PCIE_CAP 0x005a |
3769 | #define cfgBIFPLR6_DEVICE_CAP 0x005c |
3770 | #define cfgBIFPLR6_DEVICE_CNTL 0x0060 |
3771 | #define cfgBIFPLR6_DEVICE_STATUS 0x0062 |
3772 | #define cfgBIFPLR6_LINK_CAP 0x0064 |
3773 | #define cfgBIFPLR6_LINK_CNTL 0x0068 |
3774 | #define cfgBIFPLR6_LINK_STATUS 0x006a |
3775 | #define cfgBIFPLR6_SLOT_CAP 0x006c |
3776 | #define cfgBIFPLR6_SLOT_CNTL 0x0070 |
3777 | #define cfgBIFPLR6_SLOT_STATUS 0x0072 |
3778 | #define cfgBIFPLR6_ROOT_CNTL 0x0074 |
3779 | #define cfgBIFPLR6_ROOT_CAP 0x0076 |
3780 | #define cfgBIFPLR6_ROOT_STATUS 0x0078 |
3781 | #define cfgBIFPLR6_DEVICE_CAP2 0x007c |
3782 | #define cfgBIFPLR6_DEVICE_CNTL2 0x0080 |
3783 | #define cfgBIFPLR6_DEVICE_STATUS2 0x0082 |
3784 | #define cfgBIFPLR6_LINK_CAP2 0x0084 |
3785 | #define cfgBIFPLR6_LINK_CNTL2 0x0088 |
3786 | #define cfgBIFPLR6_LINK_STATUS2 0x008a |
3787 | #define cfgBIFPLR6_SLOT_CAP2 0x008c |
3788 | #define cfgBIFPLR6_SLOT_CNTL2 0x0090 |
3789 | #define cfgBIFPLR6_SLOT_STATUS2 0x0092 |
3790 | #define cfgBIFPLR6_MSI_CAP_LIST 0x00a0 |
3791 | #define cfgBIFPLR6_MSI_MSG_CNTL 0x00a2 |
3792 | #define cfgBIFPLR6_MSI_MSG_ADDR_LO 0x00a4 |
3793 | #define cfgBIFPLR6_MSI_MSG_ADDR_HI 0x00a8 |
3794 | #define cfgBIFPLR6_MSI_MSG_DATA 0x00a8 |
3795 | #define cfgBIFPLR6_MSI_MSG_DATA_64 0x00ac |
3796 | #define cfgBIFPLR6_SSID_CAP_LIST 0x00c0 |
3797 | #define cfgBIFPLR6_SSID_CAP 0x00c4 |
3798 | #define cfgBIFPLR6_MSI_MAP_CAP_LIST 0x00c8 |
3799 | #define cfgBIFPLR6_MSI_MAP_CAP 0x00ca |
3800 | #define cfgBIFPLR6_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0100 |
3801 | #define cfgBIFPLR6_PCIE_VENDOR_SPECIFIC_HDR 0x0104 |
3802 | #define cfgBIFPLR6_PCIE_VENDOR_SPECIFIC1 0x0108 |
3803 | #define cfgBIFPLR6_PCIE_VENDOR_SPECIFIC2 0x010c |
3804 | #define cfgBIFPLR6_PCIE_VC_ENH_CAP_LIST 0x0110 |
3805 | #define cfgBIFPLR6_PCIE_PORT_VC_CAP_REG1 0x0114 |
3806 | #define cfgBIFPLR6_PCIE_PORT_VC_CAP_REG2 0x0118 |
3807 | #define cfgBIFPLR6_PCIE_PORT_VC_CNTL 0x011c |
3808 | #define cfgBIFPLR6_PCIE_PORT_VC_STATUS 0x011e |
3809 | #define cfgBIFPLR6_PCIE_VC0_RESOURCE_CAP 0x0120 |
3810 | #define cfgBIFPLR6_PCIE_VC0_RESOURCE_CNTL 0x0124 |
3811 | #define cfgBIFPLR6_PCIE_VC0_RESOURCE_STATUS 0x012a |
3812 | #define cfgBIFPLR6_PCIE_VC1_RESOURCE_CAP 0x012c |
3813 | #define cfgBIFPLR6_PCIE_VC1_RESOURCE_CNTL 0x0130 |
3814 | #define cfgBIFPLR6_PCIE_VC1_RESOURCE_STATUS 0x0136 |
3815 | #define cfgBIFPLR6_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0140 |
3816 | #define cfgBIFPLR6_PCIE_DEV_SERIAL_NUM_DW1 0x0144 |
3817 | #define cfgBIFPLR6_PCIE_DEV_SERIAL_NUM_DW2 0x0148 |
3818 | #define cfgBIFPLR6_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0150 |
3819 | #define cfgBIFPLR6_PCIE_UNCORR_ERR_STATUS 0x0154 |
3820 | #define cfgBIFPLR6_PCIE_UNCORR_ERR_MASK 0x0158 |
3821 | #define cfgBIFPLR6_PCIE_UNCORR_ERR_SEVERITY 0x015c |
3822 | #define cfgBIFPLR6_PCIE_CORR_ERR_STATUS 0x0160 |
3823 | #define cfgBIFPLR6_PCIE_CORR_ERR_MASK 0x0164 |
3824 | #define cfgBIFPLR6_PCIE_ADV_ERR_CAP_CNTL 0x0168 |
3825 | #define cfgBIFPLR6_PCIE_HDR_LOG0 0x016c |
3826 | #define cfgBIFPLR6_PCIE_HDR_LOG1 0x0170 |
3827 | #define cfgBIFPLR6_PCIE_HDR_LOG2 0x0174 |
3828 | #define cfgBIFPLR6_PCIE_HDR_LOG3 0x0178 |
3829 | #define cfgBIFPLR6_PCIE_ROOT_ERR_CMD 0x017c |
3830 | #define cfgBIFPLR6_PCIE_ROOT_ERR_STATUS 0x0180 |
3831 | #define cfgBIFPLR6_PCIE_ERR_SRC_ID 0x0184 |
3832 | #define cfgBIFPLR6_PCIE_TLP_PREFIX_LOG0 0x0188 |
3833 | #define cfgBIFPLR6_PCIE_TLP_PREFIX_LOG1 0x018c |
3834 | #define cfgBIFPLR6_PCIE_TLP_PREFIX_LOG2 0x0190 |
3835 | #define cfgBIFPLR6_PCIE_TLP_PREFIX_LOG3 0x0194 |
3836 | #define cfgBIFPLR6_PCIE_SECONDARY_ENH_CAP_LIST 0x0270 |
3837 | #define cfgBIFPLR6_PCIE_LINK_CNTL3 0x0274 |
3838 | #define cfgBIFPLR6_PCIE_LANE_ERROR_STATUS 0x0278 |
3839 | #define cfgBIFPLR6_PCIE_LANE_0_EQUALIZATION_CNTL 0x027c |
3840 | #define cfgBIFPLR6_PCIE_LANE_1_EQUALIZATION_CNTL 0x027e |
3841 | #define cfgBIFPLR6_PCIE_LANE_2_EQUALIZATION_CNTL 0x0280 |
3842 | #define cfgBIFPLR6_PCIE_LANE_3_EQUALIZATION_CNTL 0x0282 |
3843 | #define cfgBIFPLR6_PCIE_LANE_4_EQUALIZATION_CNTL 0x0284 |
3844 | #define cfgBIFPLR6_PCIE_LANE_5_EQUALIZATION_CNTL 0x0286 |
3845 | #define cfgBIFPLR6_PCIE_LANE_6_EQUALIZATION_CNTL 0x0288 |
3846 | #define cfgBIFPLR6_PCIE_LANE_7_EQUALIZATION_CNTL 0x028a |
3847 | #define cfgBIFPLR6_PCIE_LANE_8_EQUALIZATION_CNTL 0x028c |
3848 | #define cfgBIFPLR6_PCIE_LANE_9_EQUALIZATION_CNTL 0x028e |
3849 | #define cfgBIFPLR6_PCIE_LANE_10_EQUALIZATION_CNTL 0x0290 |
3850 | #define cfgBIFPLR6_PCIE_LANE_11_EQUALIZATION_CNTL 0x0292 |
3851 | #define cfgBIFPLR6_PCIE_LANE_12_EQUALIZATION_CNTL 0x0294 |
3852 | #define cfgBIFPLR6_PCIE_LANE_13_EQUALIZATION_CNTL 0x0296 |
3853 | #define cfgBIFPLR6_PCIE_LANE_14_EQUALIZATION_CNTL 0x0298 |
3854 | #define cfgBIFPLR6_PCIE_LANE_15_EQUALIZATION_CNTL 0x029a |
3855 | #define cfgBIFPLR6_PCIE_ACS_ENH_CAP_LIST 0x02a0 |
3856 | #define cfgBIFPLR6_PCIE_ACS_CAP 0x02a4 |
3857 | #define cfgBIFPLR6_PCIE_ACS_CNTL 0x02a6 |
3858 | #define cfgBIFPLR6_PCIE_MC_ENH_CAP_LIST 0x02f0 |
3859 | #define cfgBIFPLR6_PCIE_MC_CAP 0x02f4 |
3860 | #define cfgBIFPLR6_PCIE_MC_CNTL 0x02f6 |
3861 | #define cfgBIFPLR6_PCIE_MC_ADDR0 0x02f8 |
3862 | #define cfgBIFPLR6_PCIE_MC_ADDR1 0x02fc |
3863 | #define cfgBIFPLR6_PCIE_MC_RCV0 0x0300 |
3864 | #define cfgBIFPLR6_PCIE_MC_RCV1 0x0304 |
3865 | #define cfgBIFPLR6_PCIE_MC_BLOCK_ALL0 0x0308 |
3866 | #define cfgBIFPLR6_PCIE_MC_BLOCK_ALL1 0x030c |
3867 | #define cfgBIFPLR6_PCIE_MC_BLOCK_UNTRANSLATED_0 0x0310 |
3868 | #define cfgBIFPLR6_PCIE_MC_BLOCK_UNTRANSLATED_1 0x0314 |
3869 | #define cfgBIFPLR6_PCIE_MC_OVERLAY_BAR0 0x0318 |
3870 | #define cfgBIFPLR6_PCIE_MC_OVERLAY_BAR1 0x031c |
3871 | #define cfgBIFPLR6_PCIE_L1_PM_SUB_CAP_LIST 0x0370 |
3872 | #define cfgBIFPLR6_PCIE_L1_PM_SUB_CAP 0x0374 |
3873 | #define cfgBIFPLR6_PCIE_L1_PM_SUB_CNTL 0x0378 |
3874 | #define cfgBIFPLR6_PCIE_L1_PM_SUB_CNTL2 0x037c |
3875 | #define cfgBIFPLR6_PCIE_DPC_ENH_CAP_LIST 0x0380 |
3876 | #define cfgBIFPLR6_PCIE_DPC_CAP_LIST 0x0384 |
3877 | #define cfgBIFPLR6_PCIE_DPC_CNTL 0x0386 |
3878 | #define cfgBIFPLR6_PCIE_DPC_STATUS 0x0388 |
3879 | #define cfgBIFPLR6_PCIE_DPC_ERROR_SOURCE_ID 0x038a |
3880 | #define cfgBIFPLR6_PCIE_RP_PIO_STATUS 0x038c |
3881 | #define cfgBIFPLR6_PCIE_RP_PIO_MASK 0x0390 |
3882 | #define cfgBIFPLR6_PCIE_RP_PIO_SEVERITY 0x0394 |
3883 | #define cfgBIFPLR6_PCIE_RP_PIO_SYSERROR 0x0398 |
3884 | #define cfgBIFPLR6_PCIE_RP_PIO_EXCEPTION 0x039c |
3885 | #define cfgBIFPLR6_PCIE_RP_PIO_HDR_LOG0 0x03a0 |
3886 | #define cfgBIFPLR6_PCIE_RP_PIO_HDR_LOG1 0x03a4 |
3887 | #define cfgBIFPLR6_PCIE_RP_PIO_HDR_LOG2 0x03a8 |
3888 | #define cfgBIFPLR6_PCIE_RP_PIO_HDR_LOG3 0x03ac |
3889 | #define cfgBIFPLR6_PCIE_RP_PIO_PREFIX_LOG0 0x03b4 |
3890 | #define cfgBIFPLR6_PCIE_RP_PIO_PREFIX_LOG1 0x03b8 |
3891 | #define cfgBIFPLR6_PCIE_RP_PIO_PREFIX_LOG2 0x03bc |
3892 | #define cfgBIFPLR6_PCIE_RP_PIO_PREFIX_LOG3 0x03c0 |
3893 | #define cfgBIFPLR6_PCIE_ESM_CAP_LIST 0x03c4 |
3894 | #define 0x03c8 |
3895 | #define 0x03cc |
3896 | #define cfgBIFPLR6_PCIE_ESM_STATUS 0x03ce |
3897 | #define cfgBIFPLR6_PCIE_ESM_CTRL 0x03d0 |
3898 | #define cfgBIFPLR6_PCIE_ESM_CAP_1 0x03d4 |
3899 | #define cfgBIFPLR6_PCIE_ESM_CAP_2 0x03d8 |
3900 | #define cfgBIFPLR6_PCIE_ESM_CAP_3 0x03dc |
3901 | #define cfgBIFPLR6_PCIE_ESM_CAP_4 0x03e0 |
3902 | #define cfgBIFPLR6_PCIE_ESM_CAP_5 0x03e4 |
3903 | #define cfgBIFPLR6_PCIE_ESM_CAP_6 0x03e8 |
3904 | #define cfgBIFPLR6_PCIE_ESM_CAP_7 0x03ec |
3905 | #define cfgBIFPLR6_PCIE_DLF_ENH_CAP_LIST 0x0400 |
3906 | #define cfgBIFPLR6_DATA_LINK_FEATURE_CAP 0x0404 |
3907 | #define cfgBIFPLR6_DATA_LINK_FEATURE_STATUS 0x0408 |
3908 | #define cfgBIFPLR6_PCIE_PHY_16GT_ENH_CAP_LIST 0x0410 |
3909 | #define cfgBIFPLR6_LINK_CAP_16GT 0x0414 |
3910 | #define cfgBIFPLR6_LINK_CNTL_16GT 0x0418 |
3911 | #define cfgBIFPLR6_LINK_STATUS_16GT 0x041c |
3912 | #define cfgBIFPLR6_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0420 |
3913 | #define cfgBIFPLR6_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0424 |
3914 | #define cfgBIFPLR6_RTM2_PARITY_MISMATCH_STATUS_16GT 0x0428 |
3915 | #define cfgBIFPLR6_LANE_0_EQUALIZATION_CNTL_16GT 0x0430 |
3916 | #define cfgBIFPLR6_LANE_1_EQUALIZATION_CNTL_16GT 0x0431 |
3917 | #define cfgBIFPLR6_LANE_2_EQUALIZATION_CNTL_16GT 0x0432 |
3918 | #define cfgBIFPLR6_LANE_3_EQUALIZATION_CNTL_16GT 0x0433 |
3919 | #define cfgBIFPLR6_LANE_4_EQUALIZATION_CNTL_16GT 0x0434 |
3920 | #define cfgBIFPLR6_LANE_5_EQUALIZATION_CNTL_16GT 0x0435 |
3921 | #define cfgBIFPLR6_LANE_6_EQUALIZATION_CNTL_16GT 0x0436 |
3922 | #define cfgBIFPLR6_LANE_7_EQUALIZATION_CNTL_16GT 0x0437 |
3923 | #define cfgBIFPLR6_LANE_8_EQUALIZATION_CNTL_16GT 0x0438 |
3924 | #define cfgBIFPLR6_LANE_9_EQUALIZATION_CNTL_16GT 0x0439 |
3925 | #define cfgBIFPLR6_LANE_10_EQUALIZATION_CNTL_16GT 0x043a |
3926 | #define cfgBIFPLR6_LANE_11_EQUALIZATION_CNTL_16GT 0x043b |
3927 | #define cfgBIFPLR6_LANE_12_EQUALIZATION_CNTL_16GT 0x043c |
3928 | #define cfgBIFPLR6_LANE_13_EQUALIZATION_CNTL_16GT 0x043d |
3929 | #define cfgBIFPLR6_LANE_14_EQUALIZATION_CNTL_16GT 0x043e |
3930 | #define cfgBIFPLR6_LANE_15_EQUALIZATION_CNTL_16GT 0x043f |
3931 | #define cfgBIFPLR6_PCIE_MARGINING_ENH_CAP_LIST 0x0440 |
3932 | #define cfgBIFPLR6_MARGINING_PORT_CAP 0x0444 |
3933 | #define cfgBIFPLR6_MARGINING_PORT_STATUS 0x0446 |
3934 | #define cfgBIFPLR6_LANE_0_MARGINING_LANE_CNTL 0x0448 |
3935 | #define cfgBIFPLR6_LANE_0_MARGINING_LANE_STATUS 0x044a |
3936 | #define cfgBIFPLR6_LANE_1_MARGINING_LANE_CNTL 0x044c |
3937 | #define cfgBIFPLR6_LANE_1_MARGINING_LANE_STATUS 0x044e |
3938 | #define cfgBIFPLR6_LANE_2_MARGINING_LANE_CNTL 0x0450 |
3939 | #define cfgBIFPLR6_LANE_2_MARGINING_LANE_STATUS 0x0452 |
3940 | #define cfgBIFPLR6_LANE_3_MARGINING_LANE_CNTL 0x0454 |
3941 | #define cfgBIFPLR6_LANE_3_MARGINING_LANE_STATUS 0x0456 |
3942 | #define cfgBIFPLR6_LANE_4_MARGINING_LANE_CNTL 0x0458 |
3943 | #define cfgBIFPLR6_LANE_4_MARGINING_LANE_STATUS 0x045a |
3944 | #define cfgBIFPLR6_LANE_5_MARGINING_LANE_CNTL 0x045c |
3945 | #define cfgBIFPLR6_LANE_5_MARGINING_LANE_STATUS 0x045e |
3946 | #define cfgBIFPLR6_LANE_6_MARGINING_LANE_CNTL 0x0460 |
3947 | #define cfgBIFPLR6_LANE_6_MARGINING_LANE_STATUS 0x0462 |
3948 | #define cfgBIFPLR6_LANE_7_MARGINING_LANE_CNTL 0x0464 |
3949 | #define cfgBIFPLR6_LANE_7_MARGINING_LANE_STATUS 0x0466 |
3950 | #define cfgBIFPLR6_LANE_8_MARGINING_LANE_CNTL 0x0468 |
3951 | #define cfgBIFPLR6_LANE_8_MARGINING_LANE_STATUS 0x046a |
3952 | #define cfgBIFPLR6_LANE_9_MARGINING_LANE_CNTL 0x046c |
3953 | #define cfgBIFPLR6_LANE_9_MARGINING_LANE_STATUS 0x046e |
3954 | #define cfgBIFPLR6_LANE_10_MARGINING_LANE_CNTL 0x0470 |
3955 | #define cfgBIFPLR6_LANE_10_MARGINING_LANE_STATUS 0x0472 |
3956 | #define cfgBIFPLR6_LANE_11_MARGINING_LANE_CNTL 0x0474 |
3957 | #define cfgBIFPLR6_LANE_11_MARGINING_LANE_STATUS 0x0476 |
3958 | #define cfgBIFPLR6_LANE_12_MARGINING_LANE_CNTL 0x0478 |
3959 | #define cfgBIFPLR6_LANE_12_MARGINING_LANE_STATUS 0x047a |
3960 | #define cfgBIFPLR6_LANE_13_MARGINING_LANE_CNTL 0x047c |
3961 | #define cfgBIFPLR6_LANE_13_MARGINING_LANE_STATUS 0x047e |
3962 | #define cfgBIFPLR6_LANE_14_MARGINING_LANE_CNTL 0x0480 |
3963 | #define cfgBIFPLR6_LANE_14_MARGINING_LANE_STATUS 0x0482 |
3964 | #define cfgBIFPLR6_LANE_15_MARGINING_LANE_CNTL 0x0484 |
3965 | #define cfgBIFPLR6_LANE_15_MARGINING_LANE_STATUS 0x0486 |
3966 | #define cfgBIFPLR6_PCIE_CCIX_CAP_LIST 0x0488 |
3967 | #define 0x048c |
3968 | #define 0x0490 |
3969 | #define cfgBIFPLR6_PCIE_CCIX_CAP 0x0492 |
3970 | #define cfgBIFPLR6_PCIE_CCIX_ESM_REQD_CAP 0x0494 |
3971 | #define cfgBIFPLR6_PCIE_CCIX_ESM_OPTL_CAP 0x0498 |
3972 | #define cfgBIFPLR6_PCIE_CCIX_ESM_STATUS 0x049c |
3973 | #define cfgBIFPLR6_PCIE_CCIX_ESM_CNTL 0x04a0 |
3974 | #define cfgBIFPLR6_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x04a4 |
3975 | #define cfgBIFPLR6_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x04a5 |
3976 | #define cfgBIFPLR6_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x04a6 |
3977 | #define cfgBIFPLR6_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x04a7 |
3978 | #define cfgBIFPLR6_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x04a8 |
3979 | #define cfgBIFPLR6_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x04a9 |
3980 | #define cfgBIFPLR6_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x04aa |
3981 | #define cfgBIFPLR6_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x04ab |
3982 | #define cfgBIFPLR6_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x04ac |
3983 | #define cfgBIFPLR6_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x04ad |
3984 | #define cfgBIFPLR6_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x04ae |
3985 | #define cfgBIFPLR6_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x04af |
3986 | #define cfgBIFPLR6_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x04b0 |
3987 | #define cfgBIFPLR6_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x04b1 |
3988 | #define cfgBIFPLR6_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x04b2 |
3989 | #define cfgBIFPLR6_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x04b3 |
3990 | #define cfgBIFPLR6_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x04b4 |
3991 | #define cfgBIFPLR6_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x04b5 |
3992 | #define cfgBIFPLR6_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x04b6 |
3993 | #define cfgBIFPLR6_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x04b7 |
3994 | #define cfgBIFPLR6_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x04b8 |
3995 | #define cfgBIFPLR6_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x04b9 |
3996 | #define cfgBIFPLR6_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x04ba |
3997 | #define cfgBIFPLR6_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x04bb |
3998 | #define cfgBIFPLR6_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x04bc |
3999 | #define cfgBIFPLR6_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x04bd |
4000 | #define cfgBIFPLR6_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x04be |
4001 | #define cfgBIFPLR6_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x04bf |
4002 | #define cfgBIFPLR6_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x04c0 |
4003 | #define cfgBIFPLR6_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x04c1 |
4004 | #define cfgBIFPLR6_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x04c2 |
4005 | #define cfgBIFPLR6_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x04c3 |
4006 | #define cfgBIFPLR6_PCIE_CCIX_TRANS_CAP 0x04c4 |
4007 | #define cfgBIFPLR6_PCIE_CCIX_TRANS_CNTL 0x04c8 |
4008 | |
4009 | |
4010 | // addressBlock: nbio_nbif0_bif_bx_pf_SYSPFVFDEC:1 |
4011 | // base address: 0x0 |
4012 | #define regBIF_BX_PF0_MM_INDEX 0x0000 |
4013 | #define regBIF_BX_PF0_MM_INDEX_BASE_IDX 0 |
4014 | #define regBIF_BX_PF0_MM_DATA 0x0001 |
4015 | #define regBIF_BX_PF0_MM_DATA_BASE_IDX 0 |
4016 | #define regBIF_BX_PF0_MM_INDEX_HI 0x0006 |
4017 | #define regBIF_BX_PF0_MM_INDEX_HI_BASE_IDX 0 |
4018 | #define regBIF_BX_PF0_RSMU_INDEX 0x0000 |
4019 | #define regBIF_BX_PF0_RSMU_INDEX_BASE_IDX 1 |
4020 | #define regBIF_BX_PF0_RSMU_DATA 0x0001 |
4021 | #define regBIF_BX_PF0_RSMU_DATA_BASE_IDX 1 |
4022 | |
4023 | |
4024 | // addressBlock: nbio_nbif0_bif_bx_SYSDEC:1 |
4025 | // base address: 0x0 |
4026 | #define regBIF_BX0_PCIE_INDEX 0x000c |
4027 | #define regBIF_BX0_PCIE_INDEX_BASE_IDX 0 |
4028 | #define regBIF_BX0_PCIE_DATA 0x000d |
4029 | #define regBIF_BX0_PCIE_DATA_BASE_IDX 0 |
4030 | #define regBIF_BX0_PCIE_INDEX2 0x000e |
4031 | #define regBIF_BX0_PCIE_INDEX2_BASE_IDX 0 |
4032 | #define regBIF_BX0_PCIE_DATA2 0x000f |
4033 | #define regBIF_BX0_PCIE_DATA2_BASE_IDX 0 |
4034 | #define regBIF_BX0_SBIOS_SCRATCH_0 0x0034 |
4035 | #define regBIF_BX0_SBIOS_SCRATCH_0_BASE_IDX 1 |
4036 | #define regBIF_BX0_SBIOS_SCRATCH_1 0x0035 |
4037 | #define regBIF_BX0_SBIOS_SCRATCH_1_BASE_IDX 1 |
4038 | #define regBIF_BX0_SBIOS_SCRATCH_2 0x0036 |
4039 | #define regBIF_BX0_SBIOS_SCRATCH_2_BASE_IDX 1 |
4040 | #define regBIF_BX0_SBIOS_SCRATCH_3 0x0037 |
4041 | #define regBIF_BX0_SBIOS_SCRATCH_3_BASE_IDX 1 |
4042 | #define regBIF_BX0_BIOS_SCRATCH_0 0x0038 |
4043 | #define regBIF_BX0_BIOS_SCRATCH_0_BASE_IDX 1 |
4044 | #define regBIF_BX0_BIOS_SCRATCH_1 0x0039 |
4045 | #define regBIF_BX0_BIOS_SCRATCH_1_BASE_IDX 1 |
4046 | #define regBIF_BX0_BIOS_SCRATCH_2 0x003a |
4047 | #define regBIF_BX0_BIOS_SCRATCH_2_BASE_IDX 1 |
4048 | #define regBIF_BX0_BIOS_SCRATCH_3 0x003b |
4049 | #define regBIF_BX0_BIOS_SCRATCH_3_BASE_IDX 1 |
4050 | #define regBIF_BX0_BIOS_SCRATCH_4 0x003c |
4051 | #define regBIF_BX0_BIOS_SCRATCH_4_BASE_IDX 1 |
4052 | #define regBIF_BX0_BIOS_SCRATCH_5 0x003d |
4053 | #define regBIF_BX0_BIOS_SCRATCH_5_BASE_IDX 1 |
4054 | #define regBIF_BX0_BIOS_SCRATCH_6 0x003e |
4055 | #define regBIF_BX0_BIOS_SCRATCH_6_BASE_IDX 1 |
4056 | #define regBIF_BX0_BIOS_SCRATCH_7 0x003f |
4057 | #define regBIF_BX0_BIOS_SCRATCH_7_BASE_IDX 1 |
4058 | #define regBIF_BX0_BIOS_SCRATCH_8 0x0040 |
4059 | #define regBIF_BX0_BIOS_SCRATCH_8_BASE_IDX 1 |
4060 | #define regBIF_BX0_BIOS_SCRATCH_9 0x0041 |
4061 | #define regBIF_BX0_BIOS_SCRATCH_9_BASE_IDX 1 |
4062 | #define regBIF_BX0_BIOS_SCRATCH_10 0x0042 |
4063 | #define regBIF_BX0_BIOS_SCRATCH_10_BASE_IDX 1 |
4064 | #define regBIF_BX0_BIOS_SCRATCH_11 0x0043 |
4065 | #define regBIF_BX0_BIOS_SCRATCH_11_BASE_IDX 1 |
4066 | #define regBIF_BX0_BIOS_SCRATCH_12 0x0044 |
4067 | #define regBIF_BX0_BIOS_SCRATCH_12_BASE_IDX 1 |
4068 | #define regBIF_BX0_BIOS_SCRATCH_13 0x0045 |
4069 | #define regBIF_BX0_BIOS_SCRATCH_13_BASE_IDX 1 |
4070 | #define regBIF_BX0_BIOS_SCRATCH_14 0x0046 |
4071 | #define regBIF_BX0_BIOS_SCRATCH_14_BASE_IDX 1 |
4072 | #define regBIF_BX0_BIOS_SCRATCH_15 0x0047 |
4073 | #define regBIF_BX0_BIOS_SCRATCH_15_BASE_IDX 1 |
4074 | #define regBIF_BX0_BIF_RLC_INTR_CNTL 0x004c |
4075 | #define regBIF_BX0_BIF_RLC_INTR_CNTL_BASE_IDX 1 |
4076 | #define regBIF_BX0_BIF_VCE_INTR_CNTL 0x004d |
4077 | #define regBIF_BX0_BIF_VCE_INTR_CNTL_BASE_IDX 1 |
4078 | #define regBIF_BX0_BIF_UVD_INTR_CNTL 0x004e |
4079 | #define regBIF_BX0_BIF_UVD_INTR_CNTL_BASE_IDX 1 |
4080 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR0 0x006c |
4081 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR0_BASE_IDX 1 |
4082 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR0 0x006d |
4083 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR0_BASE_IDX 1 |
4084 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR1 0x006e |
4085 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR1_BASE_IDX 1 |
4086 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR1 0x006f |
4087 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR1_BASE_IDX 1 |
4088 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR2 0x0070 |
4089 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR2_BASE_IDX 1 |
4090 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR2 0x0071 |
4091 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR2_BASE_IDX 1 |
4092 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR3 0x0072 |
4093 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR3_BASE_IDX 1 |
4094 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR3 0x0073 |
4095 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR3_BASE_IDX 1 |
4096 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR4 0x0074 |
4097 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR4_BASE_IDX 1 |
4098 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR4 0x0075 |
4099 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR4_BASE_IDX 1 |
4100 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR5 0x0076 |
4101 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR5_BASE_IDX 1 |
4102 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR5 0x0077 |
4103 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR5_BASE_IDX 1 |
4104 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR6 0x0078 |
4105 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR6_BASE_IDX 1 |
4106 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR6 0x0079 |
4107 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR6_BASE_IDX 1 |
4108 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR7 0x007a |
4109 | #define regBIF_BX0_GFX_MMIOREG_CAM_ADDR7_BASE_IDX 1 |
4110 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR7 0x007b |
4111 | #define regBIF_BX0_GFX_MMIOREG_CAM_REMAP_ADDR7_BASE_IDX 1 |
4112 | #define regBIF_BX0_GFX_MMIOREG_CAM_CNTL 0x007c |
4113 | #define regBIF_BX0_GFX_MMIOREG_CAM_CNTL_BASE_IDX 1 |
4114 | #define regBIF_BX0_GFX_MMIOREG_CAM_ZERO_CPL 0x007d |
4115 | #define regBIF_BX0_GFX_MMIOREG_CAM_ZERO_CPL_BASE_IDX 1 |
4116 | #define regBIF_BX0_GFX_MMIOREG_CAM_ONE_CPL 0x007e |
4117 | #define regBIF_BX0_GFX_MMIOREG_CAM_ONE_CPL_BASE_IDX 1 |
4118 | #define regBIF_BX0_GFX_MMIOREG_CAM_PROGRAMMABLE_CPL 0x007f |
4119 | #define regBIF_BX0_GFX_MMIOREG_CAM_PROGRAMMABLE_CPL_BASE_IDX 1 |
4120 | |
4121 | |
4122 | // addressBlock: nbio_nbif0_rcc_strap_BIFDEC1 |
4123 | // base address: 0x0 |
4124 | #define regRCC_STRAP0_RCC_BIF_STRAP0 0x0000 |
4125 | #define regRCC_STRAP0_RCC_BIF_STRAP0_BASE_IDX 2 |
4126 | #define regRCC_STRAP0_RCC_BIF_STRAP1 0x0001 |
4127 | #define regRCC_STRAP0_RCC_BIF_STRAP1_BASE_IDX 2 |
4128 | #define regRCC_STRAP0_RCC_BIF_STRAP2 0x0002 |
4129 | #define regRCC_STRAP0_RCC_BIF_STRAP2_BASE_IDX 2 |
4130 | #define regRCC_STRAP0_RCC_BIF_STRAP3 0x0003 |
4131 | #define regRCC_STRAP0_RCC_BIF_STRAP3_BASE_IDX 2 |
4132 | #define regRCC_STRAP0_RCC_BIF_STRAP4 0x0004 |
4133 | #define regRCC_STRAP0_RCC_BIF_STRAP4_BASE_IDX 2 |
4134 | #define regRCC_STRAP0_RCC_BIF_STRAP5 0x0005 |
4135 | #define regRCC_STRAP0_RCC_BIF_STRAP5_BASE_IDX 2 |
4136 | #define regRCC_STRAP0_RCC_BIF_STRAP6 0x0006 |
4137 | #define regRCC_STRAP0_RCC_BIF_STRAP6_BASE_IDX 2 |
4138 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP0 0x0007 |
4139 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP0_BASE_IDX 2 |
4140 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP1 0x0008 |
4141 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP1_BASE_IDX 2 |
4142 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP2 0x0009 |
4143 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP2_BASE_IDX 2 |
4144 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP3 0x000a |
4145 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP3_BASE_IDX 2 |
4146 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP4 0x000b |
4147 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP4_BASE_IDX 2 |
4148 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP5 0x000c |
4149 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP5_BASE_IDX 2 |
4150 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP6 0x000d |
4151 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP6_BASE_IDX 2 |
4152 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP7 0x000e |
4153 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP7_BASE_IDX 2 |
4154 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP8 0x000f |
4155 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP8_BASE_IDX 2 |
4156 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP9 0x0010 |
4157 | #define regRCC_STRAP0_RCC_DEV0_PORT_STRAP9_BASE_IDX 2 |
4158 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP0 0x0011 |
4159 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP0_BASE_IDX 2 |
4160 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP1 0x0012 |
4161 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP1_BASE_IDX 2 |
4162 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP13 0x0013 |
4163 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP13_BASE_IDX 2 |
4164 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP14 0x0014 |
4165 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP14_BASE_IDX 2 |
4166 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP2 0x0015 |
4167 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP2_BASE_IDX 2 |
4168 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP3 0x0016 |
4169 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP3_BASE_IDX 2 |
4170 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP4 0x0017 |
4171 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP4_BASE_IDX 2 |
4172 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP5 0x0018 |
4173 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP5_BASE_IDX 2 |
4174 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP8 0x0019 |
4175 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP8_BASE_IDX 2 |
4176 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP9 0x001a |
4177 | #define regRCC_STRAP0_RCC_DEV0_EPF0_STRAP9_BASE_IDX 2 |
4178 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP0 0x001b |
4179 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP0_BASE_IDX 2 |
4180 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP10 0x001c |
4181 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP10_BASE_IDX 2 |
4182 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP11 0x001d |
4183 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP11_BASE_IDX 2 |
4184 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP12 0x001e |
4185 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP12_BASE_IDX 2 |
4186 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP13 0x001f |
4187 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP13_BASE_IDX 2 |
4188 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP14 0x0020 |
4189 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP14_BASE_IDX 2 |
4190 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP2 0x0021 |
4191 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP2_BASE_IDX 2 |
4192 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP3 0x0022 |
4193 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP3_BASE_IDX 2 |
4194 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP4 0x0023 |
4195 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP4_BASE_IDX 2 |
4196 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP5 0x0024 |
4197 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP5_BASE_IDX 2 |
4198 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP6 0x0025 |
4199 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP6_BASE_IDX 2 |
4200 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP7 0x0026 |
4201 | #define regRCC_STRAP0_RCC_DEV0_EPF1_STRAP7_BASE_IDX 2 |
4202 | |
4203 | |
4204 | // addressBlock: nbio_nbif0_rcc_ep_dev0_BIFDEC1:1 |
4205 | // base address: 0x0 |
4206 | #define regRCC_EP_DEV0_0_EP_PCIE_SCRATCH 0x0027 |
4207 | #define regRCC_EP_DEV0_0_EP_PCIE_SCRATCH_BASE_IDX 2 |
4208 | #define regRCC_EP_DEV0_0_EP_PCIE_CNTL 0x0029 |
4209 | #define regRCC_EP_DEV0_0_EP_PCIE_CNTL_BASE_IDX 2 |
4210 | #define regRCC_EP_DEV0_0_EP_PCIE_INT_CNTL 0x002a |
4211 | #define regRCC_EP_DEV0_0_EP_PCIE_INT_CNTL_BASE_IDX 2 |
4212 | #define regRCC_EP_DEV0_0_EP_PCIE_INT_STATUS 0x002b |
4213 | #define regRCC_EP_DEV0_0_EP_PCIE_INT_STATUS_BASE_IDX 2 |
4214 | #define regRCC_EP_DEV0_0_EP_PCIE_RX_CNTL2 0x002c |
4215 | #define regRCC_EP_DEV0_0_EP_PCIE_RX_CNTL2_BASE_IDX 2 |
4216 | #define regRCC_EP_DEV0_0_EP_PCIE_BUS_CNTL 0x002d |
4217 | #define regRCC_EP_DEV0_0_EP_PCIE_BUS_CNTL_BASE_IDX 2 |
4218 | #define regRCC_EP_DEV0_0_EP_PCIE_CFG_CNTL 0x002e |
4219 | #define regRCC_EP_DEV0_0_EP_PCIE_CFG_CNTL_BASE_IDX 2 |
4220 | #define regRCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL 0x0030 |
4221 | #define regRCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL_BASE_IDX 2 |
4222 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_0 0x0031 |
4223 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 2 |
4224 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_1 0x0031 |
4225 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 2 |
4226 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_2 0x0031 |
4227 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 2 |
4228 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_3 0x0031 |
4229 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 2 |
4230 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_4 0x0032 |
4231 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 2 |
4232 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_5 0x0032 |
4233 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 2 |
4234 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_6 0x0032 |
4235 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 2 |
4236 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_7 0x0032 |
4237 | #define regRCC_EP_DEV0_0_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 2 |
4238 | #define regRCC_EP_DEV0_0_EP_PCIE_STRAP_MISC 0x0033 |
4239 | #define regRCC_EP_DEV0_0_EP_PCIE_STRAP_MISC_BASE_IDX 2 |
4240 | #define regRCC_EP_DEV0_0_EP_PCIE_STRAP_MISC2 0x0034 |
4241 | #define regRCC_EP_DEV0_0_EP_PCIE_STRAP_MISC2_BASE_IDX 2 |
4242 | #define regRCC_EP_DEV0_0_EP_PCIE_F0_DPA_CAP 0x0036 |
4243 | #define regRCC_EP_DEV0_0_EP_PCIE_F0_DPA_CAP_BASE_IDX 2 |
4244 | #define regRCC_EP_DEV0_0_EP_PCIE_F0_DPA_LATENCY_INDICATOR 0x0037 |
4245 | #define regRCC_EP_DEV0_0_EP_PCIE_F0_DPA_LATENCY_INDICATOR_BASE_IDX 2 |
4246 | #define regRCC_EP_DEV0_0_EP_PCIE_F0_DPA_CNTL 0x0037 |
4247 | #define regRCC_EP_DEV0_0_EP_PCIE_F0_DPA_CNTL_BASE_IDX 2 |
4248 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_0 0x0037 |
4249 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 2 |
4250 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_1 0x0038 |
4251 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 2 |
4252 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_2 0x0038 |
4253 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 2 |
4254 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_3 0x0038 |
4255 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 2 |
4256 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_4 0x0038 |
4257 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 2 |
4258 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_5 0x0039 |
4259 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 2 |
4260 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_6 0x0039 |
4261 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 2 |
4262 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_7 0x0039 |
4263 | #define regRCC_EP_DEV0_0_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 2 |
4264 | #define regRCC_EP_DEV0_0_EP_PCIE_PME_CONTROL 0x0039 |
4265 | #define regRCC_EP_DEV0_0_EP_PCIE_PME_CONTROL_BASE_IDX 2 |
4266 | #define regRCC_EP_DEV0_0_EP_PCIEP_RESERVED 0x003a |
4267 | #define regRCC_EP_DEV0_0_EP_PCIEP_RESERVED_BASE_IDX 2 |
4268 | #define regRCC_EP_DEV0_0_EP_PCIE_TX_CNTL 0x003c |
4269 | #define regRCC_EP_DEV0_0_EP_PCIE_TX_CNTL_BASE_IDX 2 |
4270 | #define regRCC_EP_DEV0_0_EP_PCIE_TX_REQUESTER_ID 0x003d |
4271 | #define regRCC_EP_DEV0_0_EP_PCIE_TX_REQUESTER_ID_BASE_IDX 2 |
4272 | #define regRCC_EP_DEV0_0_EP_PCIE_ERR_CNTL 0x003e |
4273 | #define regRCC_EP_DEV0_0_EP_PCIE_ERR_CNTL_BASE_IDX 2 |
4274 | #define regRCC_EP_DEV0_0_EP_PCIE_RX_CNTL 0x003f |
4275 | #define regRCC_EP_DEV0_0_EP_PCIE_RX_CNTL_BASE_IDX 2 |
4276 | #define regRCC_EP_DEV0_0_EP_PCIE_LC_SPEED_CNTL 0x0040 |
4277 | #define regRCC_EP_DEV0_0_EP_PCIE_LC_SPEED_CNTL_BASE_IDX 2 |
4278 | |
4279 | |
4280 | // addressBlock: nbio_nbif0_rcc_dwn_dev0_BIFDEC1:1 |
4281 | // base address: 0x0 |
4282 | #define regRCC_DWN_DEV0_0_DN_PCIE_RESERVED 0x0042 |
4283 | #define regRCC_DWN_DEV0_0_DN_PCIE_RESERVED_BASE_IDX 2 |
4284 | #define regRCC_DWN_DEV0_0_DN_PCIE_SCRATCH 0x0043 |
4285 | #define regRCC_DWN_DEV0_0_DN_PCIE_SCRATCH_BASE_IDX 2 |
4286 | #define regRCC_DWN_DEV0_0_DN_PCIE_CNTL 0x0045 |
4287 | #define regRCC_DWN_DEV0_0_DN_PCIE_CNTL_BASE_IDX 2 |
4288 | #define regRCC_DWN_DEV0_0_DN_PCIE_CONFIG_CNTL 0x0046 |
4289 | #define regRCC_DWN_DEV0_0_DN_PCIE_CONFIG_CNTL_BASE_IDX 2 |
4290 | #define regRCC_DWN_DEV0_0_DN_PCIE_RX_CNTL2 0x0047 |
4291 | #define regRCC_DWN_DEV0_0_DN_PCIE_RX_CNTL2_BASE_IDX 2 |
4292 | #define regRCC_DWN_DEV0_0_DN_PCIE_BUS_CNTL 0x0048 |
4293 | #define regRCC_DWN_DEV0_0_DN_PCIE_BUS_CNTL_BASE_IDX 2 |
4294 | #define regRCC_DWN_DEV0_0_DN_PCIE_CFG_CNTL 0x0049 |
4295 | #define regRCC_DWN_DEV0_0_DN_PCIE_CFG_CNTL_BASE_IDX 2 |
4296 | #define regRCC_DWN_DEV0_0_DN_PCIE_STRAP_F0 0x004a |
4297 | #define regRCC_DWN_DEV0_0_DN_PCIE_STRAP_F0_BASE_IDX 2 |
4298 | #define regRCC_DWN_DEV0_0_DN_PCIE_STRAP_MISC 0x004b |
4299 | #define regRCC_DWN_DEV0_0_DN_PCIE_STRAP_MISC_BASE_IDX 2 |
4300 | #define regRCC_DWN_DEV0_0_DN_PCIE_STRAP_MISC2 0x004c |
4301 | #define regRCC_DWN_DEV0_0_DN_PCIE_STRAP_MISC2_BASE_IDX 2 |
4302 | |
4303 | |
4304 | // addressBlock: nbio_nbif0_rcc_dwnp_dev0_BIFDEC1:1 |
4305 | // base address: 0x0 |
4306 | #define regRCC_DWNP_DEV0_0_PCIE_ERR_CNTL 0x004f |
4307 | #define regRCC_DWNP_DEV0_0_PCIE_ERR_CNTL_BASE_IDX 2 |
4308 | #define regRCC_DWNP_DEV0_0_PCIE_RX_CNTL 0x0050 |
4309 | #define regRCC_DWNP_DEV0_0_PCIE_RX_CNTL_BASE_IDX 2 |
4310 | #define regRCC_DWNP_DEV0_0_PCIE_LC_SPEED_CNTL 0x0051 |
4311 | #define regRCC_DWNP_DEV0_0_PCIE_LC_SPEED_CNTL_BASE_IDX 2 |
4312 | #define regRCC_DWNP_DEV0_0_PCIE_LC_CNTL2 0x0052 |
4313 | #define regRCC_DWNP_DEV0_0_PCIE_LC_CNTL2_BASE_IDX 2 |
4314 | #define regRCC_DWNP_DEV0_0_PCIEP_STRAP_MISC 0x0053 |
4315 | #define regRCC_DWNP_DEV0_0_PCIEP_STRAP_MISC_BASE_IDX 2 |
4316 | #define regRCC_DWNP_DEV0_0_LTR_MSG_INFO_FROM_EP 0x0054 |
4317 | #define regRCC_DWNP_DEV0_0_LTR_MSG_INFO_FROM_EP_BASE_IDX 2 |
4318 | |
4319 | |
4320 | // addressBlock: nbio_nbif0_rcc_dev0_epf0_BIFPFVFDEC1 |
4321 | // base address: 0x0 |
4322 | #define regRCC_DEV0_EPF0_0_RCC_ERR_LOG 0x0085 |
4323 | #define regRCC_DEV0_EPF0_0_RCC_ERR_LOG_BASE_IDX 2 |
4324 | #define regRCC_DEV0_EPF0_0_RCC_ERR_LOG_1 0x0085 |
4325 | #define regRCC_DEV0_EPF0_0_RCC_ERR_LOG_1_BASE_IDX 2 |
4326 | #define regRCC_DEV0_EPF0_0_RCC_ERR_LOG_2 0x0085 |
4327 | #define regRCC_DEV0_EPF0_0_RCC_ERR_LOG_2_BASE_IDX 2 |
4328 | #define regRCC_DEV0_EPF0_0_RCC_DOORBELL_APER_EN 0x00c0 |
4329 | #define regRCC_DEV0_EPF0_0_RCC_DOORBELL_APER_EN_BASE_IDX 2 |
4330 | #define regRCC_DEV0_EPF0_0_RCC_DOORBELL_APER_EN_1 0x00c0 |
4331 | #define regRCC_DEV0_EPF0_0_RCC_DOORBELL_APER_EN_1_BASE_IDX 2 |
4332 | #define regRCC_DEV0_EPF0_0_RCC_DOORBELL_APER_EN_2 0x00c0 |
4333 | #define regRCC_DEV0_EPF0_0_RCC_DOORBELL_APER_EN_2_BASE_IDX 2 |
4334 | #define regRCC_DEV0_EPF0_0_RCC_CONFIG_MEMSIZE 0x00c3 |
4335 | #define regRCC_DEV0_EPF0_0_RCC_CONFIG_MEMSIZE_BASE_IDX 2 |
4336 | #define regRCC_DEV0_EPF0_0_RCC_CONFIG_MEMSIZE_1 0x00c3 |
4337 | #define regRCC_DEV0_EPF0_0_RCC_CONFIG_MEMSIZE_1_BASE_IDX 2 |
4338 | #define regRCC_DEV0_EPF0_0_RCC_CONFIG_MEMSIZE_2 0x00c3 |
4339 | #define regRCC_DEV0_EPF0_0_RCC_CONFIG_MEMSIZE_2_BASE_IDX 2 |
4340 | #define regRCC_DEV0_EPF0_0_RCC_CONFIG_RESERVED 0x00c4 |
4341 | #define regRCC_DEV0_EPF0_0_RCC_CONFIG_RESERVED_BASE_IDX 2 |
4342 | #define regRCC_DEV0_EPF0_0_RCC_CONFIG_RESERVED_1 0x00c4 |
4343 | #define regRCC_DEV0_EPF0_0_RCC_CONFIG_RESERVED_1_BASE_IDX 2 |
4344 | #define regRCC_DEV0_EPF0_0_RCC_CONFIG_RESERVED_2 0x00c4 |
4345 | #define regRCC_DEV0_EPF0_0_RCC_CONFIG_RESERVED_2_BASE_IDX 2 |
4346 | #define regRCC_DEV0_EPF0_0_RCC_IOV_FUNC_IDENTIFIER 0x00c5 |
4347 | #define regRCC_DEV0_EPF0_0_RCC_IOV_FUNC_IDENTIFIER_BASE_IDX 2 |
4348 | #define regRCC_DEV0_EPF0_0_RCC_IOV_FUNC_IDENTIFIER_1 0x00c5 |
4349 | #define regRCC_DEV0_EPF0_0_RCC_IOV_FUNC_IDENTIFIER_1_BASE_IDX 2 |
4350 | #define regRCC_DEV0_EPF0_0_RCC_IOV_FUNC_IDENTIFIER_2 0x00c5 |
4351 | #define regRCC_DEV0_EPF0_0_RCC_IOV_FUNC_IDENTIFIER_2_BASE_IDX 2 |
4352 | |
4353 | |
4354 | // addressBlock: nbio_nbif0_rcc_dev0_BIFDEC1:1 |
4355 | // base address: 0x0 |
4356 | #define regRCC_DEV0_0_RCC_ERR_INT_CNTL 0x0086 |
4357 | #define regRCC_DEV0_0_RCC_ERR_INT_CNTL_BASE_IDX 2 |
4358 | #define regRCC_DEV0_0_RCC_BACO_CNTL_MISC 0x0087 |
4359 | #define regRCC_DEV0_0_RCC_BACO_CNTL_MISC_BASE_IDX 2 |
4360 | #define regRCC_DEV0_0_RCC_RESET_EN 0x0088 |
4361 | #define regRCC_DEV0_0_RCC_RESET_EN_BASE_IDX 2 |
4362 | #define regRCC_DEV0_0_RCC_VDM_SUPPORT 0x0089 |
4363 | #define regRCC_DEV0_0_RCC_VDM_SUPPORT_BASE_IDX 2 |
4364 | #define regRCC_DEV0_0_RCC_MARGIN_PARAM_CNTL0 0x008a |
4365 | #define regRCC_DEV0_0_RCC_MARGIN_PARAM_CNTL0_BASE_IDX 2 |
4366 | #define regRCC_DEV0_0_RCC_MARGIN_PARAM_CNTL1 0x008b |
4367 | #define regRCC_DEV0_0_RCC_MARGIN_PARAM_CNTL1_BASE_IDX 2 |
4368 | #define regRCC_DEV0_0_RCC_GPUIOV_REGION 0x008c |
4369 | #define regRCC_DEV0_0_RCC_GPUIOV_REGION_BASE_IDX 2 |
4370 | #define regRCC_DEV0_0_RCC_GPU_HOSTVM_EN 0x008d |
4371 | #define regRCC_DEV0_0_RCC_GPU_HOSTVM_EN_BASE_IDX 2 |
4372 | #define regRCC_DEV0_0_RCC_CONSOLE_IOV_MODE_CNTL 0x008e |
4373 | #define regRCC_DEV0_0_RCC_CONSOLE_IOV_MODE_CNTL_BASE_IDX 2 |
4374 | #define regRCC_DEV0_0_RCC_CONSOLE_IOV_FIRST_VF_OFFSET 0x008f |
4375 | #define regRCC_DEV0_0_RCC_CONSOLE_IOV_FIRST_VF_OFFSET_BASE_IDX 2 |
4376 | #define regRCC_DEV0_0_RCC_CONSOLE_IOV_VF_STRIDE 0x008f |
4377 | #define regRCC_DEV0_0_RCC_CONSOLE_IOV_VF_STRIDE_BASE_IDX 2 |
4378 | #define regRCC_DEV0_0_RCC_PEER_REG_RANGE0 0x00be |
4379 | #define regRCC_DEV0_0_RCC_PEER_REG_RANGE0_BASE_IDX 2 |
4380 | #define regRCC_DEV0_0_RCC_PEER_REG_RANGE1 0x00bf |
4381 | #define regRCC_DEV0_0_RCC_PEER_REG_RANGE1_BASE_IDX 2 |
4382 | #define regRCC_DEV0_0_RCC_BUS_CNTL 0x00c1 |
4383 | #define regRCC_DEV0_0_RCC_BUS_CNTL_BASE_IDX 2 |
4384 | #define regRCC_DEV0_0_RCC_CONFIG_CNTL 0x00c2 |
4385 | #define regRCC_DEV0_0_RCC_CONFIG_CNTL_BASE_IDX 2 |
4386 | #define regRCC_DEV0_0_RCC_CONFIG_F0_BASE 0x00c6 |
4387 | #define regRCC_DEV0_0_RCC_CONFIG_F0_BASE_BASE_IDX 2 |
4388 | #define regRCC_DEV0_0_RCC_CONFIG_APER_SIZE 0x00c7 |
4389 | #define regRCC_DEV0_0_RCC_CONFIG_APER_SIZE_BASE_IDX 2 |
4390 | #define regRCC_DEV0_0_RCC_CONFIG_REG_APER_SIZE 0x00c8 |
4391 | #define regRCC_DEV0_0_RCC_CONFIG_REG_APER_SIZE_BASE_IDX 2 |
4392 | #define regRCC_DEV0_0_RCC_XDMA_LO 0x00c9 |
4393 | #define regRCC_DEV0_0_RCC_XDMA_LO_BASE_IDX 2 |
4394 | #define regRCC_DEV0_0_RCC_XDMA_HI 0x00ca |
4395 | #define regRCC_DEV0_0_RCC_XDMA_HI_BASE_IDX 2 |
4396 | #define regRCC_DEV0_0_RCC_FEATURES_CONTROL_MISC 0x00cb |
4397 | #define regRCC_DEV0_0_RCC_FEATURES_CONTROL_MISC_BASE_IDX 2 |
4398 | #define regRCC_DEV0_0_RCC_BUSNUM_CNTL1 0x00cc |
4399 | #define regRCC_DEV0_0_RCC_BUSNUM_CNTL1_BASE_IDX 2 |
4400 | #define regRCC_DEV0_0_RCC_BUSNUM_LIST0 0x00cd |
4401 | #define regRCC_DEV0_0_RCC_BUSNUM_LIST0_BASE_IDX 2 |
4402 | #define regRCC_DEV0_0_RCC_BUSNUM_LIST1 0x00ce |
4403 | #define regRCC_DEV0_0_RCC_BUSNUM_LIST1_BASE_IDX 2 |
4404 | #define regRCC_DEV0_0_RCC_BUSNUM_CNTL2 0x00cf |
4405 | #define regRCC_DEV0_0_RCC_BUSNUM_CNTL2_BASE_IDX 2 |
4406 | #define regRCC_DEV0_0_RCC_CAPTURE_HOST_BUSNUM 0x00d0 |
4407 | #define regRCC_DEV0_0_RCC_CAPTURE_HOST_BUSNUM_BASE_IDX 2 |
4408 | #define regRCC_DEV0_0_RCC_HOST_BUSNUM 0x00d1 |
4409 | #define regRCC_DEV0_0_RCC_HOST_BUSNUM_BASE_IDX 2 |
4410 | #define regRCC_DEV0_0_RCC_PEER0_FB_OFFSET_HI 0x00d2 |
4411 | #define regRCC_DEV0_0_RCC_PEER0_FB_OFFSET_HI_BASE_IDX 2 |
4412 | #define regRCC_DEV0_0_RCC_PEER0_FB_OFFSET_LO 0x00d3 |
4413 | #define regRCC_DEV0_0_RCC_PEER0_FB_OFFSET_LO_BASE_IDX 2 |
4414 | #define regRCC_DEV0_0_RCC_PEER1_FB_OFFSET_HI 0x00d4 |
4415 | #define regRCC_DEV0_0_RCC_PEER1_FB_OFFSET_HI_BASE_IDX 2 |
4416 | #define regRCC_DEV0_0_RCC_PEER1_FB_OFFSET_LO 0x00d5 |
4417 | #define regRCC_DEV0_0_RCC_PEER1_FB_OFFSET_LO_BASE_IDX 2 |
4418 | #define regRCC_DEV0_0_RCC_PEER2_FB_OFFSET_HI 0x00d6 |
4419 | #define regRCC_DEV0_0_RCC_PEER2_FB_OFFSET_HI_BASE_IDX 2 |
4420 | #define regRCC_DEV0_0_RCC_PEER2_FB_OFFSET_LO 0x00d7 |
4421 | #define regRCC_DEV0_0_RCC_PEER2_FB_OFFSET_LO_BASE_IDX 2 |
4422 | #define regRCC_DEV0_0_RCC_PEER3_FB_OFFSET_HI 0x00d8 |
4423 | #define regRCC_DEV0_0_RCC_PEER3_FB_OFFSET_HI_BASE_IDX 2 |
4424 | #define regRCC_DEV0_0_RCC_PEER3_FB_OFFSET_LO 0x00d9 |
4425 | #define regRCC_DEV0_0_RCC_PEER3_FB_OFFSET_LO_BASE_IDX 2 |
4426 | #define regRCC_DEV0_0_RCC_DEVFUNCNUM_LIST0 0x00da |
4427 | #define regRCC_DEV0_0_RCC_DEVFUNCNUM_LIST0_BASE_IDX 2 |
4428 | #define regRCC_DEV0_0_RCC_DEVFUNCNUM_LIST1 0x00db |
4429 | #define regRCC_DEV0_0_RCC_DEVFUNCNUM_LIST1_BASE_IDX 2 |
4430 | #define regRCC_DEV0_0_RCC_DEV0_LINK_CNTL 0x00dd |
4431 | #define regRCC_DEV0_0_RCC_DEV0_LINK_CNTL_BASE_IDX 2 |
4432 | #define regRCC_DEV0_0_RCC_CMN_LINK_CNTL 0x00de |
4433 | #define regRCC_DEV0_0_RCC_CMN_LINK_CNTL_BASE_IDX 2 |
4434 | #define regRCC_DEV0_0_RCC_EP_REQUESTERID_RESTORE 0x00df |
4435 | #define regRCC_DEV0_0_RCC_EP_REQUESTERID_RESTORE_BASE_IDX 2 |
4436 | #define regRCC_DEV0_0_RCC_LTR_LSWITCH_CNTL 0x00e0 |
4437 | #define regRCC_DEV0_0_RCC_LTR_LSWITCH_CNTL_BASE_IDX 2 |
4438 | #define regRCC_DEV0_0_RCC_MH_ARB_CNTL 0x00e1 |
4439 | #define regRCC_DEV0_0_RCC_MH_ARB_CNTL_BASE_IDX 2 |
4440 | |
4441 | |
4442 | // addressBlock: nbio_nbif0_bif_bx_BIFDEC1:1 |
4443 | // base address: 0x0 |
4444 | #define regBIF_BX0_CC_BIF_BX_STRAP0 0x00e2 |
4445 | #define regBIF_BX0_CC_BIF_BX_STRAP0_BASE_IDX 2 |
4446 | #define regBIF_BX0_CC_BIF_BX_PINSTRAP0 0x00e4 |
4447 | #define regBIF_BX0_CC_BIF_BX_PINSTRAP0_BASE_IDX 2 |
4448 | #define regBIF_BX0_BIF_MM_INDACCESS_CNTL 0x00e6 |
4449 | #define regBIF_BX0_BIF_MM_INDACCESS_CNTL_BASE_IDX 2 |
4450 | #define regBIF_BX0_BUS_CNTL 0x00e7 |
4451 | #define regBIF_BX0_BUS_CNTL_BASE_IDX 2 |
4452 | #define regBIF_BX0_BIF_SCRATCH0 0x00e8 |
4453 | #define regBIF_BX0_BIF_SCRATCH0_BASE_IDX 2 |
4454 | #define regBIF_BX0_BIF_SCRATCH1 0x00e9 |
4455 | #define regBIF_BX0_BIF_SCRATCH1_BASE_IDX 2 |
4456 | #define regBIF_BX0_BX_RESET_EN 0x00ed |
4457 | #define regBIF_BX0_BX_RESET_EN_BASE_IDX 2 |
4458 | #define regBIF_BX0_MM_CFGREGS_CNTL 0x00ee |
4459 | #define regBIF_BX0_MM_CFGREGS_CNTL_BASE_IDX 2 |
4460 | #define regBIF_BX0_BX_RESET_CNTL 0x00f0 |
4461 | #define regBIF_BX0_BX_RESET_CNTL_BASE_IDX 2 |
4462 | #define regBIF_BX0_INTERRUPT_CNTL 0x00f1 |
4463 | #define regBIF_BX0_INTERRUPT_CNTL_BASE_IDX 2 |
4464 | #define regBIF_BX0_INTERRUPT_CNTL2 0x00f2 |
4465 | #define regBIF_BX0_INTERRUPT_CNTL2_BASE_IDX 2 |
4466 | #define regBIF_BX0_CLKREQB_PAD_CNTL 0x00f8 |
4467 | #define regBIF_BX0_CLKREQB_PAD_CNTL_BASE_IDX 2 |
4468 | #define regBIF_BX0_BIF_FEATURES_CONTROL_MISC 0x00fb |
4469 | #define regBIF_BX0_BIF_FEATURES_CONTROL_MISC_BASE_IDX 2 |
4470 | #define regBIF_BX0_BIF_DOORBELL_CNTL 0x00fc |
4471 | #define regBIF_BX0_BIF_DOORBELL_CNTL_BASE_IDX 2 |
4472 | #define regBIF_BX0_BIF_DOORBELL_INT_CNTL 0x00fd |
4473 | #define regBIF_BX0_BIF_DOORBELL_INT_CNTL_BASE_IDX 2 |
4474 | #define regBIF_BX0_BIF_FB_EN 0x00ff |
4475 | #define regBIF_BX0_BIF_FB_EN_BASE_IDX 2 |
4476 | #define regBIF_BX0_BIF_INTR_CNTL 0x0100 |
4477 | #define regBIF_BX0_BIF_INTR_CNTL_BASE_IDX 2 |
4478 | #define regBIF_BX0_BIF_MST_TRANS_PENDING_VF 0x0109 |
4479 | #define regBIF_BX0_BIF_MST_TRANS_PENDING_VF_BASE_IDX 2 |
4480 | #define regBIF_BX0_BIF_SLV_TRANS_PENDING_VF 0x010a |
4481 | #define regBIF_BX0_BIF_SLV_TRANS_PENDING_VF_BASE_IDX 2 |
4482 | #define regBIF_BX0_MEM_TYPE_CNTL 0x0111 |
4483 | #define regBIF_BX0_MEM_TYPE_CNTL_BASE_IDX 2 |
4484 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_CNTL 0x0113 |
4485 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_CNTL_BASE_IDX 2 |
4486 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_0 0x0114 |
4487 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_0_BASE_IDX 2 |
4488 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_1 0x0115 |
4489 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_1_BASE_IDX 2 |
4490 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_2 0x0116 |
4491 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_2_BASE_IDX 2 |
4492 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_3 0x0117 |
4493 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_3_BASE_IDX 2 |
4494 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_4 0x0118 |
4495 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_4_BASE_IDX 2 |
4496 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_5 0x0119 |
4497 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_5_BASE_IDX 2 |
4498 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_6 0x011a |
4499 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_6_BASE_IDX 2 |
4500 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_7 0x011b |
4501 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_7_BASE_IDX 2 |
4502 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_8 0x011c |
4503 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_8_BASE_IDX 2 |
4504 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_9 0x011d |
4505 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_9_BASE_IDX 2 |
4506 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_10 0x011e |
4507 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_10_BASE_IDX 2 |
4508 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_11 0x011f |
4509 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_11_BASE_IDX 2 |
4510 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_12 0x0120 |
4511 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_12_BASE_IDX 2 |
4512 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_13 0x0121 |
4513 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_13_BASE_IDX 2 |
4514 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_14 0x0122 |
4515 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_14_BASE_IDX 2 |
4516 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_15 0x0123 |
4517 | #define regBIF_BX0_NBIF_GFX_ADDR_LUT_15_BASE_IDX 2 |
4518 | #define regBIF_BX0_REMAP_HDP_MEM_FLUSH_CNTL 0x012d |
4519 | #define regBIF_BX0_REMAP_HDP_MEM_FLUSH_CNTL_BASE_IDX 2 |
4520 | #define regBIF_BX0_REMAP_HDP_REG_FLUSH_CNTL 0x012e |
4521 | #define regBIF_BX0_REMAP_HDP_REG_FLUSH_CNTL_BASE_IDX 2 |
4522 | #define regBIF_BX0_BIF_RB_CNTL 0x012f |
4523 | #define regBIF_BX0_BIF_RB_CNTL_BASE_IDX 2 |
4524 | #define regBIF_BX0_BIF_RB_BASE 0x0130 |
4525 | #define regBIF_BX0_BIF_RB_BASE_BASE_IDX 2 |
4526 | #define regBIF_BX0_BIF_RB_RPTR 0x0131 |
4527 | #define regBIF_BX0_BIF_RB_RPTR_BASE_IDX 2 |
4528 | #define regBIF_BX0_BIF_RB_WPTR 0x0132 |
4529 | #define regBIF_BX0_BIF_RB_WPTR_BASE_IDX 2 |
4530 | #define regBIF_BX0_BIF_RB_WPTR_ADDR_HI 0x0133 |
4531 | #define regBIF_BX0_BIF_RB_WPTR_ADDR_HI_BASE_IDX 2 |
4532 | #define regBIF_BX0_BIF_RB_WPTR_ADDR_LO 0x0134 |
4533 | #define regBIF_BX0_BIF_RB_WPTR_ADDR_LO_BASE_IDX 2 |
4534 | |
4535 | |
4536 | // addressBlock: nbio_nbif0_bif_bx_pf_BIFPFVFDEC1:1 |
4537 | // base address: 0x0 |
4538 | #define regBIF_BX_PF0_BIF_BME_STATUS 0x00eb |
4539 | #define regBIF_BX_PF0_BIF_BME_STATUS_BASE_IDX 2 |
4540 | #define regBIF_BX_PF0_BIF_ATOMIC_ERR_LOG 0x00ec |
4541 | #define regBIF_BX_PF0_BIF_ATOMIC_ERR_LOG_BASE_IDX 2 |
4542 | #define regBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_BASE_HIGH 0x00f3 |
4543 | #define regBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_BASE_HIGH_BASE_IDX 2 |
4544 | #define regBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_BASE_LOW 0x00f4 |
4545 | #define regBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_BASE_LOW_BASE_IDX 2 |
4546 | #define regBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL 0x00f5 |
4547 | #define regBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL_BASE_IDX 2 |
4548 | #define regBIF_BX_PF0_HDP_REG_COHERENCY_FLUSH_CNTL 0x00f6 |
4549 | #define regBIF_BX_PF0_HDP_REG_COHERENCY_FLUSH_CNTL_BASE_IDX 2 |
4550 | #define regBIF_BX_PF0_HDP_MEM_COHERENCY_FLUSH_CNTL 0x00f7 |
4551 | #define regBIF_BX_PF0_HDP_MEM_COHERENCY_FLUSH_CNTL_BASE_IDX 2 |
4552 | #define regBIF_BX_PF0_HDP_MEM_COHERENCY_FLUSH_ONLY_CNTL 0x00f9 |
4553 | #define regBIF_BX_PF0_HDP_MEM_COHERENCY_FLUSH_ONLY_CNTL_BASE_IDX 2 |
4554 | #define regBIF_BX_PF0_HDP_MEM_COHERENCY_INVALIDATE_ONLY_CNTL 0x00fa |
4555 | #define regBIF_BX_PF0_HDP_MEM_COHERENCY_INVALIDATE_ONLY_CNTL_BASE_IDX 2 |
4556 | #define regBIF_BX_PF0_GPU_HDP_FLUSH_ONLY_REQ 0x0104 |
4557 | #define regBIF_BX_PF0_GPU_HDP_FLUSH_ONLY_REQ_BASE_IDX 2 |
4558 | #define regBIF_BX_PF0_GPU_HDP_INVALIDATE_ONLY_REQ 0x0105 |
4559 | #define regBIF_BX_PF0_GPU_HDP_INVALIDATE_ONLY_REQ_BASE_IDX 2 |
4560 | #define regBIF_BX_PF0_GPU_HDP_FLUSH_REQ 0x0106 |
4561 | #define regBIF_BX_PF0_GPU_HDP_FLUSH_REQ_BASE_IDX 2 |
4562 | #define regBIF_BX_PF0_GPU_HDP_FLUSH_DONE 0x0107 |
4563 | #define regBIF_BX_PF0_GPU_HDP_FLUSH_DONE_BASE_IDX 2 |
4564 | #define regBIF_BX_PF0_BIF_TRANS_PENDING 0x0108 |
4565 | #define regBIF_BX_PF0_BIF_TRANS_PENDING_BASE_IDX 2 |
4566 | #define regBIF_BX_PF0_NBIF_GFX_ADDR_LUT_BYPASS 0x0112 |
4567 | #define regBIF_BX_PF0_NBIF_GFX_ADDR_LUT_BYPASS_BASE_IDX 2 |
4568 | |
4569 | |
4570 | // addressBlock: nbio_nbif0_rcc_dev0_epf0_BIFDEC2 |
4571 | // base address: 0x0 |
4572 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_ADDR_LO 0x0400 |
4573 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_ADDR_LO_BASE_IDX 3 |
4574 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_ADDR_LO_1 0x0400 |
4575 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_ADDR_LO_1_BASE_IDX 3 |
4576 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_ADDR_LO_2 0x0400 |
4577 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_ADDR_LO_2_BASE_IDX 3 |
4578 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_ADDR_HI 0x0401 |
4579 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_ADDR_HI_BASE_IDX 3 |
4580 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_ADDR_HI_1 0x0401 |
4581 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_ADDR_HI_1_BASE_IDX 3 |
4582 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_ADDR_HI_2 0x0401 |
4583 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_ADDR_HI_2_BASE_IDX 3 |
4584 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_MSG_DATA 0x0402 |
4585 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_MSG_DATA_BASE_IDX 3 |
4586 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_MSG_DATA_1 0x0402 |
4587 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_MSG_DATA_1_BASE_IDX 3 |
4588 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_MSG_DATA_2 0x0402 |
4589 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_MSG_DATA_2_BASE_IDX 3 |
4590 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_CONTROL 0x0403 |
4591 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_CONTROL_BASE_IDX 3 |
4592 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_CONTROL_1 0x0403 |
4593 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_CONTROL_1_BASE_IDX 3 |
4594 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_CONTROL_2 0x0403 |
4595 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT0_CONTROL_2_BASE_IDX 3 |
4596 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_ADDR_LO 0x0404 |
4597 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_ADDR_LO_BASE_IDX 3 |
4598 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_ADDR_LO_1 0x0404 |
4599 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_ADDR_LO_1_BASE_IDX 3 |
4600 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_ADDR_LO_2 0x0404 |
4601 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_ADDR_LO_2_BASE_IDX 3 |
4602 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_ADDR_HI 0x0405 |
4603 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_ADDR_HI_BASE_IDX 3 |
4604 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_ADDR_HI_1 0x0405 |
4605 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_ADDR_HI_1_BASE_IDX 3 |
4606 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_ADDR_HI_2 0x0405 |
4607 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_ADDR_HI_2_BASE_IDX 3 |
4608 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_MSG_DATA 0x0406 |
4609 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_MSG_DATA_BASE_IDX 3 |
4610 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_MSG_DATA_1 0x0406 |
4611 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_MSG_DATA_1_BASE_IDX 3 |
4612 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_MSG_DATA_2 0x0406 |
4613 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_MSG_DATA_2_BASE_IDX 3 |
4614 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_CONTROL 0x0407 |
4615 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_CONTROL_BASE_IDX 3 |
4616 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_CONTROL_1 0x0407 |
4617 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_CONTROL_1_BASE_IDX 3 |
4618 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_CONTROL_2 0x0407 |
4619 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT1_CONTROL_2_BASE_IDX 3 |
4620 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_ADDR_LO 0x0408 |
4621 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_ADDR_LO_BASE_IDX 3 |
4622 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_ADDR_LO_1 0x0408 |
4623 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_ADDR_LO_1_BASE_IDX 3 |
4624 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_ADDR_LO_2 0x0408 |
4625 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_ADDR_LO_2_BASE_IDX 3 |
4626 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_ADDR_HI 0x0409 |
4627 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_ADDR_HI_BASE_IDX 3 |
4628 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_ADDR_HI_1 0x0409 |
4629 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_ADDR_HI_1_BASE_IDX 3 |
4630 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_ADDR_HI_2 0x0409 |
4631 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_ADDR_HI_2_BASE_IDX 3 |
4632 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_MSG_DATA 0x040a |
4633 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_MSG_DATA_BASE_IDX 3 |
4634 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_MSG_DATA_1 0x040a |
4635 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_MSG_DATA_1_BASE_IDX 3 |
4636 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_MSG_DATA_2 0x040a |
4637 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_MSG_DATA_2_BASE_IDX 3 |
4638 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_CONTROL 0x040b |
4639 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_CONTROL_BASE_IDX 3 |
4640 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_CONTROL_1 0x040b |
4641 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_CONTROL_1_BASE_IDX 3 |
4642 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_CONTROL_2 0x040b |
4643 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT2_CONTROL_2_BASE_IDX 3 |
4644 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_ADDR_LO 0x040c |
4645 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_ADDR_LO_BASE_IDX 3 |
4646 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_ADDR_LO_1 0x040c |
4647 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_ADDR_LO_1_BASE_IDX 3 |
4648 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_ADDR_LO_2 0x040c |
4649 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_ADDR_LO_2_BASE_IDX 3 |
4650 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_ADDR_HI 0x040d |
4651 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_ADDR_HI_BASE_IDX 3 |
4652 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_ADDR_HI_1 0x040d |
4653 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_ADDR_HI_1_BASE_IDX 3 |
4654 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_ADDR_HI_2 0x040d |
4655 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_ADDR_HI_2_BASE_IDX 3 |
4656 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_MSG_DATA 0x040e |
4657 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_MSG_DATA_BASE_IDX 3 |
4658 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_MSG_DATA_1 0x040e |
4659 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_MSG_DATA_1_BASE_IDX 3 |
4660 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_MSG_DATA_2 0x040e |
4661 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_MSG_DATA_2_BASE_IDX 3 |
4662 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_CONTROL 0x040f |
4663 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_CONTROL_BASE_IDX 3 |
4664 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_CONTROL_1 0x040f |
4665 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_CONTROL_1_BASE_IDX 3 |
4666 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_CONTROL_2 0x040f |
4667 | #define regRCC_DEV0_EPF0_0_GFXMSIX_VECT3_CONTROL_2_BASE_IDX 3 |
4668 | #define regRCC_DEV0_EPF0_0_GFXMSIX_PBA 0x0800 |
4669 | #define regRCC_DEV0_EPF0_0_GFXMSIX_PBA_BASE_IDX 3 |
4670 | #define regRCC_DEV0_EPF0_0_GFXMSIX_PBA_1 0x0800 |
4671 | #define regRCC_DEV0_EPF0_0_GFXMSIX_PBA_1_BASE_IDX 3 |
4672 | #define regRCC_DEV0_EPF0_0_GFXMSIX_PBA_2 0x0800 |
4673 | #define regRCC_DEV0_EPF0_0_GFXMSIX_PBA_2_BASE_IDX 3 |
4674 | |
4675 | |
4676 | // addressBlock: nbio_nbif0_gdc_GDCDEC |
4677 | // base address: 0x1400000 |
4678 | #define regGDC0_NGDC_SDP_PORT_CTRL 0x4f0ae2 |
4679 | #define regGDC0_NGDC_SDP_PORT_CTRL_BASE_IDX 3 |
4680 | #define regGDC0_SHUB_REGS_IF_CTL 0x4f0ae3 |
4681 | #define regGDC0_SHUB_REGS_IF_CTL_BASE_IDX 3 |
4682 | #define regGDC0_NGDC_SDP_PORT_CTRL_SOCCLK 0x4f0aed |
4683 | #define regGDC0_NGDC_SDP_PORT_CTRL_SOCCLK_BASE_IDX 3 |
4684 | #define regGDC0_NGDC_SDP_PORT_CTRL1_SOCCLK 0x4f0aee |
4685 | #define regGDC0_NGDC_SDP_PORT_CTRL1_SOCCLK_BASE_IDX 3 |
4686 | #define regGDC0_NBIF_GFX_DOORBELL_STATUS 0x4f0aef |
4687 | #define regGDC0_NBIF_GFX_DOORBELL_STATUS_BASE_IDX 3 |
4688 | #define regGDC0_BIF_SDMA0_DOORBELL_RANGE 0x4f0af0 |
4689 | #define regGDC0_BIF_SDMA0_DOORBELL_RANGE_BASE_IDX 3 |
4690 | #define regGDC0_BIF_IH_DOORBELL_RANGE 0x4f0af2 |
4691 | #define regGDC0_BIF_IH_DOORBELL_RANGE_BASE_IDX 3 |
4692 | #define regGDC0_BIF_VCN0_DOORBELL_RANGE 0x4f0af3 |
4693 | #define regGDC0_BIF_VCN0_DOORBELL_RANGE_BASE_IDX 3 |
4694 | #define regGDC0_BIF_RLC_DOORBELL_RANGE 0x4f0af5 |
4695 | #define regGDC0_BIF_RLC_DOORBELL_RANGE_BASE_IDX 3 |
4696 | #define regGDC0_ATDMA_MISC_CNTL 0x4f0afd |
4697 | #define regGDC0_ATDMA_MISC_CNTL_BASE_IDX 3 |
4698 | #define regGDC0_BIF_DOORBELL_FENCE_CNTL 0x4f0afe |
4699 | #define regGDC0_BIF_DOORBELL_FENCE_CNTL_BASE_IDX 3 |
4700 | #define regGDC0_S2A_MISC_CNTL 0x4f0aff |
4701 | #define regGDC0_S2A_MISC_CNTL_BASE_IDX 3 |
4702 | #define regGDC0_SHUBCLK_DPM_CTRL 0x4f0b1b |
4703 | #define regGDC0_SHUBCLK_DPM_CTRL_BASE_IDX 3 |
4704 | #define regGDC0_SHUBCLK_DPM_WR_WEIGHT 0x4f0b1c |
4705 | #define regGDC0_SHUBCLK_DPM_WR_WEIGHT_BASE_IDX 3 |
4706 | #define regGDC0_SHUBCLK_DPM_RD_WEIGHT 0x4f0b1d |
4707 | #define regGDC0_SHUBCLK_DPM_RD_WEIGHT_BASE_IDX 3 |
4708 | #define regGDC0_SHUBCLK_DPM_WR_CNT 0x4f0b1e |
4709 | #define regGDC0_SHUBCLK_DPM_WR_CNT_BASE_IDX 3 |
4710 | #define regGDC0_SHUBCLK_DPM_RD_CNT 0x4f0b1f |
4711 | #define regGDC0_SHUBCLK_DPM_RD_CNT_BASE_IDX 3 |
4712 | |
4713 | |
4714 | // addressBlock: nbio_nbif0_syshub_mmreg_syshubdirect |
4715 | // base address: 0x1400000 |
4716 | #define regOBFF_EMU_CFG_SOCCLK 0x4f3c10 |
4717 | #define regOBFF_EMU_CFG_SOCCLK_BASE_IDX 3 |
4718 | #define regHST_CLK0_SW0_CL0_CNTL 0x4f3d40 |
4719 | #define regHST_CLK0_SW0_CL0_CNTL_BASE_IDX 3 |
4720 | #define regHST_CLK0_SW0_CL1_CNTL 0x4f3d41 |
4721 | #define regHST_CLK0_SW0_CL1_CNTL_BASE_IDX 3 |
4722 | #define regHST_CLK0_SW0_CL2_CNTL 0x4f3d42 |
4723 | #define regHST_CLK0_SW0_CL2_CNTL_BASE_IDX 3 |
4724 | #define regHST_CLK0_SW1_CL0_CNTL 0x4f3d60 |
4725 | #define regHST_CLK0_SW1_CL0_CNTL_BASE_IDX 3 |
4726 | #define regHST_CLK0_SW1_CL1_CNTL 0x4f3d61 |
4727 | #define regHST_CLK0_SW1_CL1_CNTL_BASE_IDX 3 |
4728 | #define regOBFF_EMU_CFG_SHUBCLK 0x4f4010 |
4729 | #define regOBFF_EMU_CFG_SHUBCLK_BASE_IDX 3 |
4730 | #define regHST_CLK1_SW0_CL0_CNTL 0x4f4140 |
4731 | #define regHST_CLK1_SW0_CL0_CNTL_BASE_IDX 3 |
4732 | #define regOBFF_EMU_CFG_NICCLK 0x4f4410 |
4733 | #define regOBFF_EMU_CFG_NICCLK_BASE_IDX 3 |
4734 | #define regHST_CLK2_SW0_CL0_CNTL 0x4f4540 |
4735 | #define regHST_CLK2_SW0_CL0_CNTL_BASE_IDX 3 |
4736 | |
4737 | |
4738 | // addressBlock: nbio_nbif0_gdc_ras_gdc_ras_regblk |
4739 | // base address: 0x1400000 |
4740 | #define regGDCSOC_ERR_RSP_CNTL 0x4f5c00 |
4741 | #define regGDCSOC_ERR_RSP_CNTL_BASE_IDX 3 |
4742 | #define regGDCSOC_RAS_CENTRAL_STATUS 0x4f5c10 |
4743 | #define regGDCSOC_RAS_CENTRAL_STATUS_BASE_IDX 3 |
4744 | #define regGDCSOC_RAS_LEAF0_CTRL 0x4f5c20 |
4745 | #define regGDCSOC_RAS_LEAF0_CTRL_BASE_IDX 3 |
4746 | #define regGDCSOC_RAS_LEAF1_CTRL 0x4f5c21 |
4747 | #define regGDCSOC_RAS_LEAF1_CTRL_BASE_IDX 3 |
4748 | #define regGDCSOC_RAS_LEAF2_CTRL 0x4f5c22 |
4749 | #define regGDCSOC_RAS_LEAF2_CTRL_BASE_IDX 3 |
4750 | #define regGDCSOC_RAS_LEAF3_CTRL 0x4f5c23 |
4751 | #define regGDCSOC_RAS_LEAF3_CTRL_BASE_IDX 3 |
4752 | #define regGDCSOC_RAS_LEAF4_CTRL 0x4f5c24 |
4753 | #define regGDCSOC_RAS_LEAF4_CTRL_BASE_IDX 3 |
4754 | #define regGDCSOC_RAS_LEAF5_CTRL 0x4f5c25 |
4755 | #define regGDCSOC_RAS_LEAF5_CTRL_BASE_IDX 3 |
4756 | #define regGDCSOC_RAS_LEAF0_STATUS 0x4f5c30 |
4757 | #define regGDCSOC_RAS_LEAF0_STATUS_BASE_IDX 3 |
4758 | #define regGDCSOC_RAS_LEAF1_STATUS 0x4f5c31 |
4759 | #define regGDCSOC_RAS_LEAF1_STATUS_BASE_IDX 3 |
4760 | #define regGDCSOC_RAS_LEAF2_STATUS 0x4f5c32 |
4761 | #define regGDCSOC_RAS_LEAF2_STATUS_BASE_IDX 3 |
4762 | #define regGDCSOC_RAS_LEAF3_STATUS 0x4f5c33 |
4763 | #define regGDCSOC_RAS_LEAF3_STATUS_BASE_IDX 3 |
4764 | #define regGDCSOC_RAS_LEAF4_STATUS 0x4f5c34 |
4765 | #define regGDCSOC_RAS_LEAF4_STATUS_BASE_IDX 3 |
4766 | #define regGDCSOC_RAS_LEAF5_STATUS 0x4f5c35 |
4767 | #define regGDCSOC_RAS_LEAF5_STATUS_BASE_IDX 3 |
4768 | #define regGDCSHUB_ERR_RSP_CNTL 0x4f5e00 |
4769 | #define regGDCSHUB_ERR_RSP_CNTL_BASE_IDX 3 |
4770 | #define regGDCSHUB_RAS_CENTRAL_STATUS 0x4f5e10 |
4771 | #define regGDCSHUB_RAS_CENTRAL_STATUS_BASE_IDX 3 |
4772 | #define regGDCSHUB_RAS_LEAF0_CTRL 0x4f5e20 |
4773 | #define regGDCSHUB_RAS_LEAF0_CTRL_BASE_IDX 3 |
4774 | #define regGDCSHUB_RAS_LEAF1_CTRL 0x4f5e21 |
4775 | #define regGDCSHUB_RAS_LEAF1_CTRL_BASE_IDX 3 |
4776 | #define regGDCSHUB_RAS_LEAF2_CTRL 0x4f5e22 |
4777 | #define regGDCSHUB_RAS_LEAF2_CTRL_BASE_IDX 3 |
4778 | #define regGDCSHUB_RAS_LEAF3_CTRL 0x4f5e23 |
4779 | #define regGDCSHUB_RAS_LEAF3_CTRL_BASE_IDX 3 |
4780 | #define regGDCSHUB_RAS_LEAF0_STATUS 0x4f5e30 |
4781 | #define regGDCSHUB_RAS_LEAF0_STATUS_BASE_IDX 3 |
4782 | #define regGDCSHUB_RAS_LEAF1_STATUS 0x4f5e31 |
4783 | #define regGDCSHUB_RAS_LEAF1_STATUS_BASE_IDX 3 |
4784 | #define regGDCSHUB_RAS_LEAF2_STATUS 0x4f5e32 |
4785 | #define regGDCSHUB_RAS_LEAF2_STATUS_BASE_IDX 3 |
4786 | #define regGDCSHUB_RAS_LEAF3_STATUS 0x4f5e33 |
4787 | #define regGDCSHUB_RAS_LEAF3_STATUS_BASE_IDX 3 |
4788 | #define regGDCNIC_ERR_RSP_CNTL 0x4f6000 |
4789 | #define regGDCNIC_ERR_RSP_CNTL_BASE_IDX 3 |
4790 | #define regGDCNIC_RAS_CENTRAL_STATUS 0x4f6010 |
4791 | #define regGDCNIC_RAS_CENTRAL_STATUS_BASE_IDX 3 |
4792 | #define regGDCNIC_RAS_LEAF0_CTRL 0x4f6020 |
4793 | #define regGDCNIC_RAS_LEAF0_CTRL_BASE_IDX 3 |
4794 | #define regGDCNIC_RAS_LEAF1_CTRL 0x4f6021 |
4795 | #define regGDCNIC_RAS_LEAF1_CTRL_BASE_IDX 3 |
4796 | #define regGDCNIC_RAS_LEAF2_CTRL 0x4f6022 |
4797 | #define regGDCNIC_RAS_LEAF2_CTRL_BASE_IDX 3 |
4798 | #define regGDCNIC_RAS_LEAF0_STATUS 0x4f6030 |
4799 | #define regGDCNIC_RAS_LEAF0_STATUS_BASE_IDX 3 |
4800 | #define regGDCNIC_RAS_LEAF1_STATUS 0x4f6031 |
4801 | #define regGDCNIC_RAS_LEAF1_STATUS_BASE_IDX 3 |
4802 | #define regGDCNIC_RAS_LEAF2_STATUS 0x4f6032 |
4803 | #define regGDCNIC_RAS_LEAF2_STATUS_BASE_IDX 3 |
4804 | |
4805 | |
4806 | // addressBlock: nbio_nbif0_gdc_rst_GDCRST_DEC |
4807 | // base address: 0x1400000 |
4808 | #define regSHUB_PF_FLR_RST 0x4f7800 |
4809 | #define regSHUB_PF_FLR_RST_BASE_IDX 3 |
4810 | #define regSHUB_GFX_DRV_VPU_RST 0x4f7801 |
4811 | #define regSHUB_GFX_DRV_VPU_RST_BASE_IDX 3 |
4812 | #define regSHUB_LINK_RESET 0x4f7802 |
4813 | #define regSHUB_LINK_RESET_BASE_IDX 3 |
4814 | #define regSHUB_HARD_RST_CTRL 0x4f7810 |
4815 | #define regSHUB_HARD_RST_CTRL_BASE_IDX 3 |
4816 | #define regSHUB_SOFT_RST_CTRL 0x4f7811 |
4817 | #define regSHUB_SOFT_RST_CTRL_BASE_IDX 3 |
4818 | #define regSHUB_SDP_PORT_RST 0x4f7812 |
4819 | #define regSHUB_SDP_PORT_RST_BASE_IDX 3 |
4820 | #define regSHUB_RST_MISC_TRL 0x4f7813 |
4821 | #define regSHUB_RST_MISC_TRL_BASE_IDX 3 |
4822 | |
4823 | |
4824 | // addressBlock: nbio_nbif0_bif_cfg_dev0_rc_bifcfgdecp |
4825 | // base address: 0x10100000 |
4826 | #define regBIF_CFG_DEV0_RC0_VENDOR_ID 0x0000 |
4827 | #define regBIF_CFG_DEV0_RC0_VENDOR_ID_BASE_IDX 5 |
4828 | #define regBIF_CFG_DEV0_RC0_DEVICE_ID 0x0000 |
4829 | #define regBIF_CFG_DEV0_RC0_DEVICE_ID_BASE_IDX 5 |
4830 | #define regBIF_CFG_DEV0_RC0_COMMAND 0x0001 |
4831 | #define regBIF_CFG_DEV0_RC0_COMMAND_BASE_IDX 5 |
4832 | #define regBIF_CFG_DEV0_RC0_STATUS 0x0001 |
4833 | #define regBIF_CFG_DEV0_RC0_STATUS_BASE_IDX 5 |
4834 | #define regBIF_CFG_DEV0_RC0_REVISION_ID 0x0002 |
4835 | #define regBIF_CFG_DEV0_RC0_REVISION_ID_BASE_IDX 5 |
4836 | #define regBIF_CFG_DEV0_RC0_PROG_INTERFACE 0x0002 |
4837 | #define regBIF_CFG_DEV0_RC0_PROG_INTERFACE_BASE_IDX 5 |
4838 | #define regBIF_CFG_DEV0_RC0_SUB_CLASS 0x0002 |
4839 | #define regBIF_CFG_DEV0_RC0_SUB_CLASS_BASE_IDX 5 |
4840 | #define regBIF_CFG_DEV0_RC0_BASE_CLASS 0x0002 |
4841 | #define regBIF_CFG_DEV0_RC0_BASE_CLASS_BASE_IDX 5 |
4842 | #define regBIF_CFG_DEV0_RC0_CACHE_LINE 0x0003 |
4843 | #define regBIF_CFG_DEV0_RC0_CACHE_LINE_BASE_IDX 5 |
4844 | #define regBIF_CFG_DEV0_RC0_LATENCY 0x0003 |
4845 | #define regBIF_CFG_DEV0_RC0_LATENCY_BASE_IDX 5 |
4846 | #define 0x0003 |
4847 | #define 5 |
4848 | #define regBIF_CFG_DEV0_RC0_BIST 0x0003 |
4849 | #define regBIF_CFG_DEV0_RC0_BIST_BASE_IDX 5 |
4850 | #define regBIF_CFG_DEV0_RC0_BASE_ADDR_1 0x0004 |
4851 | #define regBIF_CFG_DEV0_RC0_BASE_ADDR_1_BASE_IDX 5 |
4852 | #define regBIF_CFG_DEV0_RC0_BASE_ADDR_2 0x0005 |
4853 | #define regBIF_CFG_DEV0_RC0_BASE_ADDR_2_BASE_IDX 5 |
4854 | #define regBIF_CFG_DEV0_RC0_SUB_BUS_NUMBER_LATENCY 0x0006 |
4855 | #define regBIF_CFG_DEV0_RC0_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
4856 | #define regBIF_CFG_DEV0_RC0_IO_BASE_LIMIT 0x0007 |
4857 | #define regBIF_CFG_DEV0_RC0_IO_BASE_LIMIT_BASE_IDX 5 |
4858 | #define regBIF_CFG_DEV0_RC0_SECONDARY_STATUS 0x0007 |
4859 | #define regBIF_CFG_DEV0_RC0_SECONDARY_STATUS_BASE_IDX 5 |
4860 | #define regBIF_CFG_DEV0_RC0_MEM_BASE_LIMIT 0x0008 |
4861 | #define regBIF_CFG_DEV0_RC0_MEM_BASE_LIMIT_BASE_IDX 5 |
4862 | #define regBIF_CFG_DEV0_RC0_PREF_BASE_LIMIT 0x0009 |
4863 | #define regBIF_CFG_DEV0_RC0_PREF_BASE_LIMIT_BASE_IDX 5 |
4864 | #define regBIF_CFG_DEV0_RC0_PREF_BASE_UPPER 0x000a |
4865 | #define regBIF_CFG_DEV0_RC0_PREF_BASE_UPPER_BASE_IDX 5 |
4866 | #define regBIF_CFG_DEV0_RC0_PREF_LIMIT_UPPER 0x000b |
4867 | #define regBIF_CFG_DEV0_RC0_PREF_LIMIT_UPPER_BASE_IDX 5 |
4868 | #define regBIF_CFG_DEV0_RC0_IO_BASE_LIMIT_HI 0x000c |
4869 | #define regBIF_CFG_DEV0_RC0_IO_BASE_LIMIT_HI_BASE_IDX 5 |
4870 | #define regBIF_CFG_DEV0_RC0_CAP_PTR 0x000d |
4871 | #define regBIF_CFG_DEV0_RC0_CAP_PTR_BASE_IDX 5 |
4872 | #define regBIF_CFG_DEV0_RC0_ROM_BASE_ADDR 0x000e |
4873 | #define regBIF_CFG_DEV0_RC0_ROM_BASE_ADDR_BASE_IDX 5 |
4874 | #define regBIF_CFG_DEV0_RC0_INTERRUPT_LINE 0x000f |
4875 | #define regBIF_CFG_DEV0_RC0_INTERRUPT_LINE_BASE_IDX 5 |
4876 | #define regBIF_CFG_DEV0_RC0_INTERRUPT_PIN 0x000f |
4877 | #define regBIF_CFG_DEV0_RC0_INTERRUPT_PIN_BASE_IDX 5 |
4878 | #define regBIF_CFG_DEV0_RC0_IRQ_BRIDGE_CNTL 0x000f |
4879 | #define regBIF_CFG_DEV0_RC0_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
4880 | #define regBIF_CFG_DEV0_RC0_EXT_BRIDGE_CNTL 0x0010 |
4881 | #define regBIF_CFG_DEV0_RC0_EXT_BRIDGE_CNTL_BASE_IDX 5 |
4882 | #define regBIF_CFG_DEV0_RC0_PMI_CAP_LIST 0x0014 |
4883 | #define regBIF_CFG_DEV0_RC0_PMI_CAP_LIST_BASE_IDX 5 |
4884 | #define regBIF_CFG_DEV0_RC0_PMI_CAP 0x0014 |
4885 | #define regBIF_CFG_DEV0_RC0_PMI_CAP_BASE_IDX 5 |
4886 | #define regBIF_CFG_DEV0_RC0_PMI_STATUS_CNTL 0x0015 |
4887 | #define regBIF_CFG_DEV0_RC0_PMI_STATUS_CNTL_BASE_IDX 5 |
4888 | #define regBIF_CFG_DEV0_RC0_PCIE_CAP_LIST 0x0016 |
4889 | #define regBIF_CFG_DEV0_RC0_PCIE_CAP_LIST_BASE_IDX 5 |
4890 | #define regBIF_CFG_DEV0_RC0_PCIE_CAP 0x0016 |
4891 | #define regBIF_CFG_DEV0_RC0_PCIE_CAP_BASE_IDX 5 |
4892 | #define regBIF_CFG_DEV0_RC0_DEVICE_CAP 0x0017 |
4893 | #define regBIF_CFG_DEV0_RC0_DEVICE_CAP_BASE_IDX 5 |
4894 | #define regBIF_CFG_DEV0_RC0_DEVICE_CNTL 0x0018 |
4895 | #define regBIF_CFG_DEV0_RC0_DEVICE_CNTL_BASE_IDX 5 |
4896 | #define regBIF_CFG_DEV0_RC0_DEVICE_STATUS 0x0018 |
4897 | #define regBIF_CFG_DEV0_RC0_DEVICE_STATUS_BASE_IDX 5 |
4898 | #define regBIF_CFG_DEV0_RC0_LINK_CAP 0x0019 |
4899 | #define regBIF_CFG_DEV0_RC0_LINK_CAP_BASE_IDX 5 |
4900 | #define regBIF_CFG_DEV0_RC0_LINK_CNTL 0x001a |
4901 | #define regBIF_CFG_DEV0_RC0_LINK_CNTL_BASE_IDX 5 |
4902 | #define regBIF_CFG_DEV0_RC0_LINK_STATUS 0x001a |
4903 | #define regBIF_CFG_DEV0_RC0_LINK_STATUS_BASE_IDX 5 |
4904 | #define regBIF_CFG_DEV0_RC0_SLOT_CAP 0x001b |
4905 | #define regBIF_CFG_DEV0_RC0_SLOT_CAP_BASE_IDX 5 |
4906 | #define regBIF_CFG_DEV0_RC0_SLOT_CNTL 0x001c |
4907 | #define regBIF_CFG_DEV0_RC0_SLOT_CNTL_BASE_IDX 5 |
4908 | #define regBIF_CFG_DEV0_RC0_SLOT_STATUS 0x001c |
4909 | #define regBIF_CFG_DEV0_RC0_SLOT_STATUS_BASE_IDX 5 |
4910 | #define regBIF_CFG_DEV0_RC0_ROOT_CNTL 0x001d |
4911 | #define regBIF_CFG_DEV0_RC0_ROOT_CNTL_BASE_IDX 5 |
4912 | #define regBIF_CFG_DEV0_RC0_ROOT_CAP 0x001d |
4913 | #define regBIF_CFG_DEV0_RC0_ROOT_CAP_BASE_IDX 5 |
4914 | #define regBIF_CFG_DEV0_RC0_ROOT_STATUS 0x001e |
4915 | #define regBIF_CFG_DEV0_RC0_ROOT_STATUS_BASE_IDX 5 |
4916 | #define regBIF_CFG_DEV0_RC0_DEVICE_CAP2 0x001f |
4917 | #define regBIF_CFG_DEV0_RC0_DEVICE_CAP2_BASE_IDX 5 |
4918 | #define regBIF_CFG_DEV0_RC0_DEVICE_CNTL2 0x0020 |
4919 | #define regBIF_CFG_DEV0_RC0_DEVICE_CNTL2_BASE_IDX 5 |
4920 | #define regBIF_CFG_DEV0_RC0_DEVICE_STATUS2 0x0020 |
4921 | #define regBIF_CFG_DEV0_RC0_DEVICE_STATUS2_BASE_IDX 5 |
4922 | #define regBIF_CFG_DEV0_RC0_LINK_CAP2 0x0021 |
4923 | #define regBIF_CFG_DEV0_RC0_LINK_CAP2_BASE_IDX 5 |
4924 | #define regBIF_CFG_DEV0_RC0_LINK_CNTL2 0x0022 |
4925 | #define regBIF_CFG_DEV0_RC0_LINK_CNTL2_BASE_IDX 5 |
4926 | #define regBIF_CFG_DEV0_RC0_LINK_STATUS2 0x0022 |
4927 | #define regBIF_CFG_DEV0_RC0_LINK_STATUS2_BASE_IDX 5 |
4928 | #define regBIF_CFG_DEV0_RC0_SLOT_CAP2 0x0023 |
4929 | #define regBIF_CFG_DEV0_RC0_SLOT_CAP2_BASE_IDX 5 |
4930 | #define regBIF_CFG_DEV0_RC0_SLOT_CNTL2 0x0024 |
4931 | #define regBIF_CFG_DEV0_RC0_SLOT_CNTL2_BASE_IDX 5 |
4932 | #define regBIF_CFG_DEV0_RC0_SLOT_STATUS2 0x0024 |
4933 | #define regBIF_CFG_DEV0_RC0_SLOT_STATUS2_BASE_IDX 5 |
4934 | #define regBIF_CFG_DEV0_RC0_MSI_CAP_LIST 0x0028 |
4935 | #define regBIF_CFG_DEV0_RC0_MSI_CAP_LIST_BASE_IDX 5 |
4936 | #define regBIF_CFG_DEV0_RC0_MSI_MSG_CNTL 0x0028 |
4937 | #define regBIF_CFG_DEV0_RC0_MSI_MSG_CNTL_BASE_IDX 5 |
4938 | #define regBIF_CFG_DEV0_RC0_MSI_MSG_ADDR_LO 0x0029 |
4939 | #define regBIF_CFG_DEV0_RC0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
4940 | #define regBIF_CFG_DEV0_RC0_MSI_MSG_ADDR_HI 0x002a |
4941 | #define regBIF_CFG_DEV0_RC0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
4942 | #define regBIF_CFG_DEV0_RC0_MSI_MSG_DATA 0x002a |
4943 | #define regBIF_CFG_DEV0_RC0_MSI_MSG_DATA_BASE_IDX 5 |
4944 | #define regBIF_CFG_DEV0_RC0_MSI_EXT_MSG_DATA 0x002a |
4945 | #define regBIF_CFG_DEV0_RC0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
4946 | #define regBIF_CFG_DEV0_RC0_MSI_MSG_DATA_64 0x002b |
4947 | #define regBIF_CFG_DEV0_RC0_MSI_MSG_DATA_64_BASE_IDX 5 |
4948 | #define regBIF_CFG_DEV0_RC0_MSI_EXT_MSG_DATA_64 0x002b |
4949 | #define regBIF_CFG_DEV0_RC0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
4950 | #define regBIF_CFG_DEV0_RC0_SSID_CAP_LIST 0x0030 |
4951 | #define regBIF_CFG_DEV0_RC0_SSID_CAP_LIST_BASE_IDX 5 |
4952 | #define regBIF_CFG_DEV0_RC0_SSID_CAP 0x0031 |
4953 | #define regBIF_CFG_DEV0_RC0_SSID_CAP_BASE_IDX 5 |
4954 | #define regBIF_CFG_DEV0_RC0_MSI_MAP_CAP_LIST 0x0032 |
4955 | #define regBIF_CFG_DEV0_RC0_MSI_MAP_CAP_LIST_BASE_IDX 5 |
4956 | #define regBIF_CFG_DEV0_RC0_MSI_MAP_CAP 0x0032 |
4957 | #define regBIF_CFG_DEV0_RC0_MSI_MAP_CAP_BASE_IDX 5 |
4958 | #define regBIF_CFG_DEV0_RC0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0040 |
4959 | #define regBIF_CFG_DEV0_RC0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
4960 | #define regBIF_CFG_DEV0_RC0_PCIE_VENDOR_SPECIFIC_HDR 0x0041 |
4961 | #define regBIF_CFG_DEV0_RC0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
4962 | #define regBIF_CFG_DEV0_RC0_PCIE_VENDOR_SPECIFIC1 0x0042 |
4963 | #define regBIF_CFG_DEV0_RC0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
4964 | #define regBIF_CFG_DEV0_RC0_PCIE_VENDOR_SPECIFIC2 0x0043 |
4965 | #define regBIF_CFG_DEV0_RC0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
4966 | #define regBIF_CFG_DEV0_RC0_PCIE_VC_ENH_CAP_LIST 0x0044 |
4967 | #define regBIF_CFG_DEV0_RC0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
4968 | #define regBIF_CFG_DEV0_RC0_PCIE_PORT_VC_CAP_REG1 0x0045 |
4969 | #define regBIF_CFG_DEV0_RC0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
4970 | #define regBIF_CFG_DEV0_RC0_PCIE_PORT_VC_CAP_REG2 0x0046 |
4971 | #define regBIF_CFG_DEV0_RC0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
4972 | #define regBIF_CFG_DEV0_RC0_PCIE_PORT_VC_CNTL 0x0047 |
4973 | #define regBIF_CFG_DEV0_RC0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
4974 | #define regBIF_CFG_DEV0_RC0_PCIE_PORT_VC_STATUS 0x0047 |
4975 | #define regBIF_CFG_DEV0_RC0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
4976 | #define regBIF_CFG_DEV0_RC0_PCIE_VC0_RESOURCE_CAP 0x0048 |
4977 | #define regBIF_CFG_DEV0_RC0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
4978 | #define regBIF_CFG_DEV0_RC0_PCIE_VC0_RESOURCE_CNTL 0x0049 |
4979 | #define regBIF_CFG_DEV0_RC0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
4980 | #define regBIF_CFG_DEV0_RC0_PCIE_VC0_RESOURCE_STATUS 0x004a |
4981 | #define regBIF_CFG_DEV0_RC0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
4982 | #define regBIF_CFG_DEV0_RC0_PCIE_VC1_RESOURCE_CAP 0x004b |
4983 | #define regBIF_CFG_DEV0_RC0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
4984 | #define regBIF_CFG_DEV0_RC0_PCIE_VC1_RESOURCE_CNTL 0x004c |
4985 | #define regBIF_CFG_DEV0_RC0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
4986 | #define regBIF_CFG_DEV0_RC0_PCIE_VC1_RESOURCE_STATUS 0x004d |
4987 | #define regBIF_CFG_DEV0_RC0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
4988 | #define regBIF_CFG_DEV0_RC0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0050 |
4989 | #define regBIF_CFG_DEV0_RC0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
4990 | #define regBIF_CFG_DEV0_RC0_PCIE_DEV_SERIAL_NUM_DW1 0x0051 |
4991 | #define regBIF_CFG_DEV0_RC0_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
4992 | #define regBIF_CFG_DEV0_RC0_PCIE_DEV_SERIAL_NUM_DW2 0x0052 |
4993 | #define regBIF_CFG_DEV0_RC0_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
4994 | #define regBIF_CFG_DEV0_RC0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0054 |
4995 | #define regBIF_CFG_DEV0_RC0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
4996 | #define regBIF_CFG_DEV0_RC0_PCIE_UNCORR_ERR_STATUS 0x0055 |
4997 | #define regBIF_CFG_DEV0_RC0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
4998 | #define regBIF_CFG_DEV0_RC0_PCIE_UNCORR_ERR_MASK 0x0056 |
4999 | #define regBIF_CFG_DEV0_RC0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
5000 | #define regBIF_CFG_DEV0_RC0_PCIE_UNCORR_ERR_SEVERITY 0x0057 |
5001 | #define regBIF_CFG_DEV0_RC0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
5002 | #define regBIF_CFG_DEV0_RC0_PCIE_CORR_ERR_STATUS 0x0058 |
5003 | #define regBIF_CFG_DEV0_RC0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
5004 | #define regBIF_CFG_DEV0_RC0_PCIE_CORR_ERR_MASK 0x0059 |
5005 | #define regBIF_CFG_DEV0_RC0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
5006 | #define regBIF_CFG_DEV0_RC0_PCIE_ADV_ERR_CAP_CNTL 0x005a |
5007 | #define regBIF_CFG_DEV0_RC0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
5008 | #define regBIF_CFG_DEV0_RC0_PCIE_HDR_LOG0 0x005b |
5009 | #define regBIF_CFG_DEV0_RC0_PCIE_HDR_LOG0_BASE_IDX 5 |
5010 | #define regBIF_CFG_DEV0_RC0_PCIE_HDR_LOG1 0x005c |
5011 | #define regBIF_CFG_DEV0_RC0_PCIE_HDR_LOG1_BASE_IDX 5 |
5012 | #define regBIF_CFG_DEV0_RC0_PCIE_HDR_LOG2 0x005d |
5013 | #define regBIF_CFG_DEV0_RC0_PCIE_HDR_LOG2_BASE_IDX 5 |
5014 | #define regBIF_CFG_DEV0_RC0_PCIE_HDR_LOG3 0x005e |
5015 | #define regBIF_CFG_DEV0_RC0_PCIE_HDR_LOG3_BASE_IDX 5 |
5016 | #define regBIF_CFG_DEV0_RC0_PCIE_ROOT_ERR_CMD 0x005f |
5017 | #define regBIF_CFG_DEV0_RC0_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
5018 | #define regBIF_CFG_DEV0_RC0_PCIE_ROOT_ERR_STATUS 0x0060 |
5019 | #define regBIF_CFG_DEV0_RC0_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
5020 | #define regBIF_CFG_DEV0_RC0_PCIE_ERR_SRC_ID 0x0061 |
5021 | #define regBIF_CFG_DEV0_RC0_PCIE_ERR_SRC_ID_BASE_IDX 5 |
5022 | #define regBIF_CFG_DEV0_RC0_PCIE_TLP_PREFIX_LOG0 0x0062 |
5023 | #define regBIF_CFG_DEV0_RC0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
5024 | #define regBIF_CFG_DEV0_RC0_PCIE_TLP_PREFIX_LOG1 0x0063 |
5025 | #define regBIF_CFG_DEV0_RC0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
5026 | #define regBIF_CFG_DEV0_RC0_PCIE_TLP_PREFIX_LOG2 0x0064 |
5027 | #define regBIF_CFG_DEV0_RC0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
5028 | #define regBIF_CFG_DEV0_RC0_PCIE_TLP_PREFIX_LOG3 0x0065 |
5029 | #define regBIF_CFG_DEV0_RC0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
5030 | #define regBIF_CFG_DEV0_RC0_PCIE_SECONDARY_ENH_CAP_LIST 0x009c |
5031 | #define regBIF_CFG_DEV0_RC0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
5032 | #define regBIF_CFG_DEV0_RC0_PCIE_LINK_CNTL3 0x009d |
5033 | #define regBIF_CFG_DEV0_RC0_PCIE_LINK_CNTL3_BASE_IDX 5 |
5034 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_ERROR_STATUS 0x009e |
5035 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
5036 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_0_EQUALIZATION_CNTL 0x009f |
5037 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
5038 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_1_EQUALIZATION_CNTL 0x009f |
5039 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
5040 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_2_EQUALIZATION_CNTL 0x00a0 |
5041 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
5042 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_3_EQUALIZATION_CNTL 0x00a0 |
5043 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
5044 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_4_EQUALIZATION_CNTL 0x00a1 |
5045 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
5046 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_5_EQUALIZATION_CNTL 0x00a1 |
5047 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
5048 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_6_EQUALIZATION_CNTL 0x00a2 |
5049 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
5050 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_7_EQUALIZATION_CNTL 0x00a2 |
5051 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
5052 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_8_EQUALIZATION_CNTL 0x00a3 |
5053 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
5054 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_9_EQUALIZATION_CNTL 0x00a3 |
5055 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
5056 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_10_EQUALIZATION_CNTL 0x00a4 |
5057 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
5058 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_11_EQUALIZATION_CNTL 0x00a4 |
5059 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
5060 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_12_EQUALIZATION_CNTL 0x00a5 |
5061 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
5062 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_13_EQUALIZATION_CNTL 0x00a5 |
5063 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
5064 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_14_EQUALIZATION_CNTL 0x00a6 |
5065 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
5066 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_15_EQUALIZATION_CNTL 0x00a6 |
5067 | #define regBIF_CFG_DEV0_RC0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
5068 | #define regBIF_CFG_DEV0_RC0_PCIE_ACS_ENH_CAP_LIST 0x00a8 |
5069 | #define regBIF_CFG_DEV0_RC0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
5070 | #define regBIF_CFG_DEV0_RC0_PCIE_ACS_CAP 0x00a9 |
5071 | #define regBIF_CFG_DEV0_RC0_PCIE_ACS_CAP_BASE_IDX 5 |
5072 | #define regBIF_CFG_DEV0_RC0_PCIE_ACS_CNTL 0x00a9 |
5073 | #define regBIF_CFG_DEV0_RC0_PCIE_ACS_CNTL_BASE_IDX 5 |
5074 | #define regBIF_CFG_DEV0_RC0_PCIE_DLF_ENH_CAP_LIST 0x0100 |
5075 | #define regBIF_CFG_DEV0_RC0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
5076 | #define regBIF_CFG_DEV0_RC0_DATA_LINK_FEATURE_CAP 0x0101 |
5077 | #define regBIF_CFG_DEV0_RC0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
5078 | #define regBIF_CFG_DEV0_RC0_DATA_LINK_FEATURE_STATUS 0x0102 |
5079 | #define regBIF_CFG_DEV0_RC0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
5080 | #define regBIF_CFG_DEV0_RC0_PCIE_PHY_16GT_ENH_CAP_LIST 0x0104 |
5081 | #define regBIF_CFG_DEV0_RC0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
5082 | #define regBIF_CFG_DEV0_RC0_LINK_CAP_16GT 0x0105 |
5083 | #define regBIF_CFG_DEV0_RC0_LINK_CAP_16GT_BASE_IDX 5 |
5084 | #define regBIF_CFG_DEV0_RC0_LINK_CNTL_16GT 0x0106 |
5085 | #define regBIF_CFG_DEV0_RC0_LINK_CNTL_16GT_BASE_IDX 5 |
5086 | #define regBIF_CFG_DEV0_RC0_LINK_STATUS_16GT 0x0107 |
5087 | #define regBIF_CFG_DEV0_RC0_LINK_STATUS_16GT_BASE_IDX 5 |
5088 | #define regBIF_CFG_DEV0_RC0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0108 |
5089 | #define regBIF_CFG_DEV0_RC0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
5090 | #define regBIF_CFG_DEV0_RC0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0109 |
5091 | #define regBIF_CFG_DEV0_RC0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
5092 | #define regBIF_CFG_DEV0_RC0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x010a |
5093 | #define regBIF_CFG_DEV0_RC0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
5094 | #define regBIF_CFG_DEV0_RC0_LANE_0_EQUALIZATION_CNTL_16GT 0x010c |
5095 | #define regBIF_CFG_DEV0_RC0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5096 | #define regBIF_CFG_DEV0_RC0_LANE_1_EQUALIZATION_CNTL_16GT 0x010c |
5097 | #define regBIF_CFG_DEV0_RC0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5098 | #define regBIF_CFG_DEV0_RC0_LANE_2_EQUALIZATION_CNTL_16GT 0x010c |
5099 | #define regBIF_CFG_DEV0_RC0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5100 | #define regBIF_CFG_DEV0_RC0_LANE_3_EQUALIZATION_CNTL_16GT 0x010c |
5101 | #define regBIF_CFG_DEV0_RC0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5102 | #define regBIF_CFG_DEV0_RC0_LANE_4_EQUALIZATION_CNTL_16GT 0x010d |
5103 | #define regBIF_CFG_DEV0_RC0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5104 | #define regBIF_CFG_DEV0_RC0_LANE_5_EQUALIZATION_CNTL_16GT 0x010d |
5105 | #define regBIF_CFG_DEV0_RC0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5106 | #define regBIF_CFG_DEV0_RC0_LANE_6_EQUALIZATION_CNTL_16GT 0x010d |
5107 | #define regBIF_CFG_DEV0_RC0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5108 | #define regBIF_CFG_DEV0_RC0_LANE_7_EQUALIZATION_CNTL_16GT 0x010d |
5109 | #define regBIF_CFG_DEV0_RC0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5110 | #define regBIF_CFG_DEV0_RC0_LANE_8_EQUALIZATION_CNTL_16GT 0x010e |
5111 | #define regBIF_CFG_DEV0_RC0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5112 | #define regBIF_CFG_DEV0_RC0_LANE_9_EQUALIZATION_CNTL_16GT 0x010e |
5113 | #define regBIF_CFG_DEV0_RC0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5114 | #define regBIF_CFG_DEV0_RC0_LANE_10_EQUALIZATION_CNTL_16GT 0x010e |
5115 | #define regBIF_CFG_DEV0_RC0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5116 | #define regBIF_CFG_DEV0_RC0_LANE_11_EQUALIZATION_CNTL_16GT 0x010e |
5117 | #define regBIF_CFG_DEV0_RC0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5118 | #define regBIF_CFG_DEV0_RC0_LANE_12_EQUALIZATION_CNTL_16GT 0x010f |
5119 | #define regBIF_CFG_DEV0_RC0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5120 | #define regBIF_CFG_DEV0_RC0_LANE_13_EQUALIZATION_CNTL_16GT 0x010f |
5121 | #define regBIF_CFG_DEV0_RC0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5122 | #define regBIF_CFG_DEV0_RC0_LANE_14_EQUALIZATION_CNTL_16GT 0x010f |
5123 | #define regBIF_CFG_DEV0_RC0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5124 | #define regBIF_CFG_DEV0_RC0_LANE_15_EQUALIZATION_CNTL_16GT 0x010f |
5125 | #define regBIF_CFG_DEV0_RC0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5126 | #define regBIF_CFG_DEV0_RC0_PCIE_MARGINING_ENH_CAP_LIST 0x0110 |
5127 | #define regBIF_CFG_DEV0_RC0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
5128 | #define regBIF_CFG_DEV0_RC0_MARGINING_PORT_CAP 0x0111 |
5129 | #define regBIF_CFG_DEV0_RC0_MARGINING_PORT_CAP_BASE_IDX 5 |
5130 | #define regBIF_CFG_DEV0_RC0_MARGINING_PORT_STATUS 0x0111 |
5131 | #define regBIF_CFG_DEV0_RC0_MARGINING_PORT_STATUS_BASE_IDX 5 |
5132 | #define regBIF_CFG_DEV0_RC0_LANE_0_MARGINING_LANE_CNTL 0x0112 |
5133 | #define regBIF_CFG_DEV0_RC0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
5134 | #define regBIF_CFG_DEV0_RC0_LANE_0_MARGINING_LANE_STATUS 0x0112 |
5135 | #define regBIF_CFG_DEV0_RC0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
5136 | #define regBIF_CFG_DEV0_RC0_LANE_1_MARGINING_LANE_CNTL 0x0113 |
5137 | #define regBIF_CFG_DEV0_RC0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
5138 | #define regBIF_CFG_DEV0_RC0_LANE_1_MARGINING_LANE_STATUS 0x0113 |
5139 | #define regBIF_CFG_DEV0_RC0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
5140 | #define regBIF_CFG_DEV0_RC0_LANE_2_MARGINING_LANE_CNTL 0x0114 |
5141 | #define regBIF_CFG_DEV0_RC0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
5142 | #define regBIF_CFG_DEV0_RC0_LANE_2_MARGINING_LANE_STATUS 0x0114 |
5143 | #define regBIF_CFG_DEV0_RC0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
5144 | #define regBIF_CFG_DEV0_RC0_LANE_3_MARGINING_LANE_CNTL 0x0115 |
5145 | #define regBIF_CFG_DEV0_RC0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
5146 | #define regBIF_CFG_DEV0_RC0_LANE_3_MARGINING_LANE_STATUS 0x0115 |
5147 | #define regBIF_CFG_DEV0_RC0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
5148 | #define regBIF_CFG_DEV0_RC0_LANE_4_MARGINING_LANE_CNTL 0x0116 |
5149 | #define regBIF_CFG_DEV0_RC0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
5150 | #define regBIF_CFG_DEV0_RC0_LANE_4_MARGINING_LANE_STATUS 0x0116 |
5151 | #define regBIF_CFG_DEV0_RC0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
5152 | #define regBIF_CFG_DEV0_RC0_LANE_5_MARGINING_LANE_CNTL 0x0117 |
5153 | #define regBIF_CFG_DEV0_RC0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
5154 | #define regBIF_CFG_DEV0_RC0_LANE_5_MARGINING_LANE_STATUS 0x0117 |
5155 | #define regBIF_CFG_DEV0_RC0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
5156 | #define regBIF_CFG_DEV0_RC0_LANE_6_MARGINING_LANE_CNTL 0x0118 |
5157 | #define regBIF_CFG_DEV0_RC0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
5158 | #define regBIF_CFG_DEV0_RC0_LANE_6_MARGINING_LANE_STATUS 0x0118 |
5159 | #define regBIF_CFG_DEV0_RC0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
5160 | #define regBIF_CFG_DEV0_RC0_LANE_7_MARGINING_LANE_CNTL 0x0119 |
5161 | #define regBIF_CFG_DEV0_RC0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
5162 | #define regBIF_CFG_DEV0_RC0_LANE_7_MARGINING_LANE_STATUS 0x0119 |
5163 | #define regBIF_CFG_DEV0_RC0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
5164 | #define regBIF_CFG_DEV0_RC0_LANE_8_MARGINING_LANE_CNTL 0x011a |
5165 | #define regBIF_CFG_DEV0_RC0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
5166 | #define regBIF_CFG_DEV0_RC0_LANE_8_MARGINING_LANE_STATUS 0x011a |
5167 | #define regBIF_CFG_DEV0_RC0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
5168 | #define regBIF_CFG_DEV0_RC0_LANE_9_MARGINING_LANE_CNTL 0x011b |
5169 | #define regBIF_CFG_DEV0_RC0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
5170 | #define regBIF_CFG_DEV0_RC0_LANE_9_MARGINING_LANE_STATUS 0x011b |
5171 | #define regBIF_CFG_DEV0_RC0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
5172 | #define regBIF_CFG_DEV0_RC0_LANE_10_MARGINING_LANE_CNTL 0x011c |
5173 | #define regBIF_CFG_DEV0_RC0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
5174 | #define regBIF_CFG_DEV0_RC0_LANE_10_MARGINING_LANE_STATUS 0x011c |
5175 | #define regBIF_CFG_DEV0_RC0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
5176 | #define regBIF_CFG_DEV0_RC0_LANE_11_MARGINING_LANE_CNTL 0x011d |
5177 | #define regBIF_CFG_DEV0_RC0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
5178 | #define regBIF_CFG_DEV0_RC0_LANE_11_MARGINING_LANE_STATUS 0x011d |
5179 | #define regBIF_CFG_DEV0_RC0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
5180 | #define regBIF_CFG_DEV0_RC0_LANE_12_MARGINING_LANE_CNTL 0x011e |
5181 | #define regBIF_CFG_DEV0_RC0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
5182 | #define regBIF_CFG_DEV0_RC0_LANE_12_MARGINING_LANE_STATUS 0x011e |
5183 | #define regBIF_CFG_DEV0_RC0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
5184 | #define regBIF_CFG_DEV0_RC0_LANE_13_MARGINING_LANE_CNTL 0x011f |
5185 | #define regBIF_CFG_DEV0_RC0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
5186 | #define regBIF_CFG_DEV0_RC0_LANE_13_MARGINING_LANE_STATUS 0x011f |
5187 | #define regBIF_CFG_DEV0_RC0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
5188 | #define regBIF_CFG_DEV0_RC0_LANE_14_MARGINING_LANE_CNTL 0x0120 |
5189 | #define regBIF_CFG_DEV0_RC0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
5190 | #define regBIF_CFG_DEV0_RC0_LANE_14_MARGINING_LANE_STATUS 0x0120 |
5191 | #define regBIF_CFG_DEV0_RC0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
5192 | #define regBIF_CFG_DEV0_RC0_LANE_15_MARGINING_LANE_CNTL 0x0121 |
5193 | #define regBIF_CFG_DEV0_RC0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
5194 | #define regBIF_CFG_DEV0_RC0_LANE_15_MARGINING_LANE_STATUS 0x0121 |
5195 | #define regBIF_CFG_DEV0_RC0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
5196 | |
5197 | |
5198 | // addressBlock: nbio_nbif0_bif_cfg_dev1_rc_bifcfgdecp |
5199 | // base address: 0x10101000 |
5200 | #define regBIF_CFG_DEV1_RC0_VENDOR_ID 0x0400 |
5201 | #define regBIF_CFG_DEV1_RC0_VENDOR_ID_BASE_IDX 5 |
5202 | #define regBIF_CFG_DEV1_RC0_DEVICE_ID 0x0400 |
5203 | #define regBIF_CFG_DEV1_RC0_DEVICE_ID_BASE_IDX 5 |
5204 | #define regBIF_CFG_DEV1_RC0_COMMAND 0x0401 |
5205 | #define regBIF_CFG_DEV1_RC0_COMMAND_BASE_IDX 5 |
5206 | #define regBIF_CFG_DEV1_RC0_STATUS 0x0401 |
5207 | #define regBIF_CFG_DEV1_RC0_STATUS_BASE_IDX 5 |
5208 | #define regBIF_CFG_DEV1_RC0_REVISION_ID 0x0402 |
5209 | #define regBIF_CFG_DEV1_RC0_REVISION_ID_BASE_IDX 5 |
5210 | #define regBIF_CFG_DEV1_RC0_PROG_INTERFACE 0x0402 |
5211 | #define regBIF_CFG_DEV1_RC0_PROG_INTERFACE_BASE_IDX 5 |
5212 | #define regBIF_CFG_DEV1_RC0_SUB_CLASS 0x0402 |
5213 | #define regBIF_CFG_DEV1_RC0_SUB_CLASS_BASE_IDX 5 |
5214 | #define regBIF_CFG_DEV1_RC0_BASE_CLASS 0x0402 |
5215 | #define regBIF_CFG_DEV1_RC0_BASE_CLASS_BASE_IDX 5 |
5216 | #define regBIF_CFG_DEV1_RC0_CACHE_LINE 0x0403 |
5217 | #define regBIF_CFG_DEV1_RC0_CACHE_LINE_BASE_IDX 5 |
5218 | #define regBIF_CFG_DEV1_RC0_LATENCY 0x0403 |
5219 | #define regBIF_CFG_DEV1_RC0_LATENCY_BASE_IDX 5 |
5220 | #define 0x0403 |
5221 | #define 5 |
5222 | #define regBIF_CFG_DEV1_RC0_BIST 0x0403 |
5223 | #define regBIF_CFG_DEV1_RC0_BIST_BASE_IDX 5 |
5224 | #define regBIF_CFG_DEV1_RC0_BASE_ADDR_1 0x0404 |
5225 | #define regBIF_CFG_DEV1_RC0_BASE_ADDR_1_BASE_IDX 5 |
5226 | #define regBIF_CFG_DEV1_RC0_BASE_ADDR_2 0x0405 |
5227 | #define regBIF_CFG_DEV1_RC0_BASE_ADDR_2_BASE_IDX 5 |
5228 | #define regBIF_CFG_DEV1_RC0_SUB_BUS_NUMBER_LATENCY 0x0406 |
5229 | #define regBIF_CFG_DEV1_RC0_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
5230 | #define regBIF_CFG_DEV1_RC0_IO_BASE_LIMIT 0x0407 |
5231 | #define regBIF_CFG_DEV1_RC0_IO_BASE_LIMIT_BASE_IDX 5 |
5232 | #define regBIF_CFG_DEV1_RC0_SECONDARY_STATUS 0x0407 |
5233 | #define regBIF_CFG_DEV1_RC0_SECONDARY_STATUS_BASE_IDX 5 |
5234 | #define regBIF_CFG_DEV1_RC0_MEM_BASE_LIMIT 0x0408 |
5235 | #define regBIF_CFG_DEV1_RC0_MEM_BASE_LIMIT_BASE_IDX 5 |
5236 | #define regBIF_CFG_DEV1_RC0_PREF_BASE_LIMIT 0x0409 |
5237 | #define regBIF_CFG_DEV1_RC0_PREF_BASE_LIMIT_BASE_IDX 5 |
5238 | #define regBIF_CFG_DEV1_RC0_PREF_BASE_UPPER 0x040a |
5239 | #define regBIF_CFG_DEV1_RC0_PREF_BASE_UPPER_BASE_IDX 5 |
5240 | #define regBIF_CFG_DEV1_RC0_PREF_LIMIT_UPPER 0x040b |
5241 | #define regBIF_CFG_DEV1_RC0_PREF_LIMIT_UPPER_BASE_IDX 5 |
5242 | #define regBIF_CFG_DEV1_RC0_IO_BASE_LIMIT_HI 0x040c |
5243 | #define regBIF_CFG_DEV1_RC0_IO_BASE_LIMIT_HI_BASE_IDX 5 |
5244 | #define regBIF_CFG_DEV1_RC0_CAP_PTR 0x040d |
5245 | #define regBIF_CFG_DEV1_RC0_CAP_PTR_BASE_IDX 5 |
5246 | #define regBIF_CFG_DEV1_RC0_ROM_BASE_ADDR 0x040e |
5247 | #define regBIF_CFG_DEV1_RC0_ROM_BASE_ADDR_BASE_IDX 5 |
5248 | #define regBIF_CFG_DEV1_RC0_INTERRUPT_LINE 0x040f |
5249 | #define regBIF_CFG_DEV1_RC0_INTERRUPT_LINE_BASE_IDX 5 |
5250 | #define regBIF_CFG_DEV1_RC0_INTERRUPT_PIN 0x040f |
5251 | #define regBIF_CFG_DEV1_RC0_INTERRUPT_PIN_BASE_IDX 5 |
5252 | #define regBIF_CFG_DEV1_RC0_IRQ_BRIDGE_CNTL 0x040f |
5253 | #define regBIF_CFG_DEV1_RC0_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
5254 | #define regBIF_CFG_DEV1_RC0_EXT_BRIDGE_CNTL 0x0410 |
5255 | #define regBIF_CFG_DEV1_RC0_EXT_BRIDGE_CNTL_BASE_IDX 5 |
5256 | #define regBIF_CFG_DEV1_RC0_PMI_CAP_LIST 0x0414 |
5257 | #define regBIF_CFG_DEV1_RC0_PMI_CAP_LIST_BASE_IDX 5 |
5258 | #define regBIF_CFG_DEV1_RC0_PMI_CAP 0x0414 |
5259 | #define regBIF_CFG_DEV1_RC0_PMI_CAP_BASE_IDX 5 |
5260 | #define regBIF_CFG_DEV1_RC0_PMI_STATUS_CNTL 0x0415 |
5261 | #define regBIF_CFG_DEV1_RC0_PMI_STATUS_CNTL_BASE_IDX 5 |
5262 | #define regBIF_CFG_DEV1_RC0_PCIE_CAP_LIST 0x0416 |
5263 | #define regBIF_CFG_DEV1_RC0_PCIE_CAP_LIST_BASE_IDX 5 |
5264 | #define regBIF_CFG_DEV1_RC0_PCIE_CAP 0x0416 |
5265 | #define regBIF_CFG_DEV1_RC0_PCIE_CAP_BASE_IDX 5 |
5266 | #define regBIF_CFG_DEV1_RC0_DEVICE_CAP 0x0417 |
5267 | #define regBIF_CFG_DEV1_RC0_DEVICE_CAP_BASE_IDX 5 |
5268 | #define regBIF_CFG_DEV1_RC0_DEVICE_CNTL 0x0418 |
5269 | #define regBIF_CFG_DEV1_RC0_DEVICE_CNTL_BASE_IDX 5 |
5270 | #define regBIF_CFG_DEV1_RC0_DEVICE_STATUS 0x0418 |
5271 | #define regBIF_CFG_DEV1_RC0_DEVICE_STATUS_BASE_IDX 5 |
5272 | #define regBIF_CFG_DEV1_RC0_LINK_CAP 0x0419 |
5273 | #define regBIF_CFG_DEV1_RC0_LINK_CAP_BASE_IDX 5 |
5274 | #define regBIF_CFG_DEV1_RC0_LINK_CNTL 0x041a |
5275 | #define regBIF_CFG_DEV1_RC0_LINK_CNTL_BASE_IDX 5 |
5276 | #define regBIF_CFG_DEV1_RC0_LINK_STATUS 0x041a |
5277 | #define regBIF_CFG_DEV1_RC0_LINK_STATUS_BASE_IDX 5 |
5278 | #define regBIF_CFG_DEV1_RC0_SLOT_CAP 0x041b |
5279 | #define regBIF_CFG_DEV1_RC0_SLOT_CAP_BASE_IDX 5 |
5280 | #define regBIF_CFG_DEV1_RC0_SLOT_CNTL 0x041c |
5281 | #define regBIF_CFG_DEV1_RC0_SLOT_CNTL_BASE_IDX 5 |
5282 | #define regBIF_CFG_DEV1_RC0_SLOT_STATUS 0x041c |
5283 | #define regBIF_CFG_DEV1_RC0_SLOT_STATUS_BASE_IDX 5 |
5284 | #define regBIF_CFG_DEV1_RC0_ROOT_CNTL 0x041d |
5285 | #define regBIF_CFG_DEV1_RC0_ROOT_CNTL_BASE_IDX 5 |
5286 | #define regBIF_CFG_DEV1_RC0_ROOT_CAP 0x041d |
5287 | #define regBIF_CFG_DEV1_RC0_ROOT_CAP_BASE_IDX 5 |
5288 | #define regBIF_CFG_DEV1_RC0_ROOT_STATUS 0x041e |
5289 | #define regBIF_CFG_DEV1_RC0_ROOT_STATUS_BASE_IDX 5 |
5290 | #define regBIF_CFG_DEV1_RC0_DEVICE_CAP2 0x041f |
5291 | #define regBIF_CFG_DEV1_RC0_DEVICE_CAP2_BASE_IDX 5 |
5292 | #define regBIF_CFG_DEV1_RC0_DEVICE_CNTL2 0x0420 |
5293 | #define regBIF_CFG_DEV1_RC0_DEVICE_CNTL2_BASE_IDX 5 |
5294 | #define regBIF_CFG_DEV1_RC0_DEVICE_STATUS2 0x0420 |
5295 | #define regBIF_CFG_DEV1_RC0_DEVICE_STATUS2_BASE_IDX 5 |
5296 | #define regBIF_CFG_DEV1_RC0_LINK_CAP2 0x0421 |
5297 | #define regBIF_CFG_DEV1_RC0_LINK_CAP2_BASE_IDX 5 |
5298 | #define regBIF_CFG_DEV1_RC0_LINK_CNTL2 0x0422 |
5299 | #define regBIF_CFG_DEV1_RC0_LINK_CNTL2_BASE_IDX 5 |
5300 | #define regBIF_CFG_DEV1_RC0_LINK_STATUS2 0x0422 |
5301 | #define regBIF_CFG_DEV1_RC0_LINK_STATUS2_BASE_IDX 5 |
5302 | #define regBIF_CFG_DEV1_RC0_SLOT_CAP2 0x0423 |
5303 | #define regBIF_CFG_DEV1_RC0_SLOT_CAP2_BASE_IDX 5 |
5304 | #define regBIF_CFG_DEV1_RC0_SLOT_CNTL2 0x0424 |
5305 | #define regBIF_CFG_DEV1_RC0_SLOT_CNTL2_BASE_IDX 5 |
5306 | #define regBIF_CFG_DEV1_RC0_SLOT_STATUS2 0x0424 |
5307 | #define regBIF_CFG_DEV1_RC0_SLOT_STATUS2_BASE_IDX 5 |
5308 | #define regBIF_CFG_DEV1_RC0_MSI_CAP_LIST 0x0428 |
5309 | #define regBIF_CFG_DEV1_RC0_MSI_CAP_LIST_BASE_IDX 5 |
5310 | #define regBIF_CFG_DEV1_RC0_MSI_MSG_CNTL 0x0428 |
5311 | #define regBIF_CFG_DEV1_RC0_MSI_MSG_CNTL_BASE_IDX 5 |
5312 | #define regBIF_CFG_DEV1_RC0_MSI_MSG_ADDR_LO 0x0429 |
5313 | #define regBIF_CFG_DEV1_RC0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
5314 | #define regBIF_CFG_DEV1_RC0_MSI_MSG_ADDR_HI 0x042a |
5315 | #define regBIF_CFG_DEV1_RC0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
5316 | #define regBIF_CFG_DEV1_RC0_MSI_MSG_DATA 0x042a |
5317 | #define regBIF_CFG_DEV1_RC0_MSI_MSG_DATA_BASE_IDX 5 |
5318 | #define regBIF_CFG_DEV1_RC0_MSI_EXT_MSG_DATA 0x042a |
5319 | #define regBIF_CFG_DEV1_RC0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
5320 | #define regBIF_CFG_DEV1_RC0_MSI_MSG_DATA_64 0x042b |
5321 | #define regBIF_CFG_DEV1_RC0_MSI_MSG_DATA_64_BASE_IDX 5 |
5322 | #define regBIF_CFG_DEV1_RC0_MSI_EXT_MSG_DATA_64 0x042b |
5323 | #define regBIF_CFG_DEV1_RC0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
5324 | #define regBIF_CFG_DEV1_RC0_SSID_CAP_LIST 0x0430 |
5325 | #define regBIF_CFG_DEV1_RC0_SSID_CAP_LIST_BASE_IDX 5 |
5326 | #define regBIF_CFG_DEV1_RC0_SSID_CAP 0x0431 |
5327 | #define regBIF_CFG_DEV1_RC0_SSID_CAP_BASE_IDX 5 |
5328 | #define regBIF_CFG_DEV1_RC0_MSI_MAP_CAP_LIST 0x0432 |
5329 | #define regBIF_CFG_DEV1_RC0_MSI_MAP_CAP_LIST_BASE_IDX 5 |
5330 | #define regBIF_CFG_DEV1_RC0_MSI_MAP_CAP 0x0432 |
5331 | #define regBIF_CFG_DEV1_RC0_MSI_MAP_CAP_BASE_IDX 5 |
5332 | #define regBIF_CFG_DEV1_RC0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0440 |
5333 | #define regBIF_CFG_DEV1_RC0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
5334 | #define regBIF_CFG_DEV1_RC0_PCIE_VENDOR_SPECIFIC_HDR 0x0441 |
5335 | #define regBIF_CFG_DEV1_RC0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
5336 | #define regBIF_CFG_DEV1_RC0_PCIE_VENDOR_SPECIFIC1 0x0442 |
5337 | #define regBIF_CFG_DEV1_RC0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
5338 | #define regBIF_CFG_DEV1_RC0_PCIE_VENDOR_SPECIFIC2 0x0443 |
5339 | #define regBIF_CFG_DEV1_RC0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
5340 | #define regBIF_CFG_DEV1_RC0_PCIE_VC_ENH_CAP_LIST 0x0444 |
5341 | #define regBIF_CFG_DEV1_RC0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
5342 | #define regBIF_CFG_DEV1_RC0_PCIE_PORT_VC_CAP_REG1 0x0445 |
5343 | #define regBIF_CFG_DEV1_RC0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
5344 | #define regBIF_CFG_DEV1_RC0_PCIE_PORT_VC_CAP_REG2 0x0446 |
5345 | #define regBIF_CFG_DEV1_RC0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
5346 | #define regBIF_CFG_DEV1_RC0_PCIE_PORT_VC_CNTL 0x0447 |
5347 | #define regBIF_CFG_DEV1_RC0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
5348 | #define regBIF_CFG_DEV1_RC0_PCIE_PORT_VC_STATUS 0x0447 |
5349 | #define regBIF_CFG_DEV1_RC0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
5350 | #define regBIF_CFG_DEV1_RC0_PCIE_VC0_RESOURCE_CAP 0x0448 |
5351 | #define regBIF_CFG_DEV1_RC0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
5352 | #define regBIF_CFG_DEV1_RC0_PCIE_VC0_RESOURCE_CNTL 0x0449 |
5353 | #define regBIF_CFG_DEV1_RC0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
5354 | #define regBIF_CFG_DEV1_RC0_PCIE_VC0_RESOURCE_STATUS 0x044a |
5355 | #define regBIF_CFG_DEV1_RC0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
5356 | #define regBIF_CFG_DEV1_RC0_PCIE_VC1_RESOURCE_CAP 0x044b |
5357 | #define regBIF_CFG_DEV1_RC0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
5358 | #define regBIF_CFG_DEV1_RC0_PCIE_VC1_RESOURCE_CNTL 0x044c |
5359 | #define regBIF_CFG_DEV1_RC0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
5360 | #define regBIF_CFG_DEV1_RC0_PCIE_VC1_RESOURCE_STATUS 0x044d |
5361 | #define regBIF_CFG_DEV1_RC0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
5362 | #define regBIF_CFG_DEV1_RC0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0450 |
5363 | #define regBIF_CFG_DEV1_RC0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
5364 | #define regBIF_CFG_DEV1_RC0_PCIE_DEV_SERIAL_NUM_DW1 0x0451 |
5365 | #define regBIF_CFG_DEV1_RC0_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
5366 | #define regBIF_CFG_DEV1_RC0_PCIE_DEV_SERIAL_NUM_DW2 0x0452 |
5367 | #define regBIF_CFG_DEV1_RC0_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
5368 | #define regBIF_CFG_DEV1_RC0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0454 |
5369 | #define regBIF_CFG_DEV1_RC0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
5370 | #define regBIF_CFG_DEV1_RC0_PCIE_UNCORR_ERR_STATUS 0x0455 |
5371 | #define regBIF_CFG_DEV1_RC0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
5372 | #define regBIF_CFG_DEV1_RC0_PCIE_UNCORR_ERR_MASK 0x0456 |
5373 | #define regBIF_CFG_DEV1_RC0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
5374 | #define regBIF_CFG_DEV1_RC0_PCIE_UNCORR_ERR_SEVERITY 0x0457 |
5375 | #define regBIF_CFG_DEV1_RC0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
5376 | #define regBIF_CFG_DEV1_RC0_PCIE_CORR_ERR_STATUS 0x0458 |
5377 | #define regBIF_CFG_DEV1_RC0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
5378 | #define regBIF_CFG_DEV1_RC0_PCIE_CORR_ERR_MASK 0x0459 |
5379 | #define regBIF_CFG_DEV1_RC0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
5380 | #define regBIF_CFG_DEV1_RC0_PCIE_ADV_ERR_CAP_CNTL 0x045a |
5381 | #define regBIF_CFG_DEV1_RC0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
5382 | #define regBIF_CFG_DEV1_RC0_PCIE_HDR_LOG0 0x045b |
5383 | #define regBIF_CFG_DEV1_RC0_PCIE_HDR_LOG0_BASE_IDX 5 |
5384 | #define regBIF_CFG_DEV1_RC0_PCIE_HDR_LOG1 0x045c |
5385 | #define regBIF_CFG_DEV1_RC0_PCIE_HDR_LOG1_BASE_IDX 5 |
5386 | #define regBIF_CFG_DEV1_RC0_PCIE_HDR_LOG2 0x045d |
5387 | #define regBIF_CFG_DEV1_RC0_PCIE_HDR_LOG2_BASE_IDX 5 |
5388 | #define regBIF_CFG_DEV1_RC0_PCIE_HDR_LOG3 0x045e |
5389 | #define regBIF_CFG_DEV1_RC0_PCIE_HDR_LOG3_BASE_IDX 5 |
5390 | #define regBIF_CFG_DEV1_RC0_PCIE_ROOT_ERR_CMD 0x045f |
5391 | #define regBIF_CFG_DEV1_RC0_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
5392 | #define regBIF_CFG_DEV1_RC0_PCIE_ROOT_ERR_STATUS 0x0460 |
5393 | #define regBIF_CFG_DEV1_RC0_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
5394 | #define regBIF_CFG_DEV1_RC0_PCIE_ERR_SRC_ID 0x0461 |
5395 | #define regBIF_CFG_DEV1_RC0_PCIE_ERR_SRC_ID_BASE_IDX 5 |
5396 | #define regBIF_CFG_DEV1_RC0_PCIE_TLP_PREFIX_LOG0 0x0462 |
5397 | #define regBIF_CFG_DEV1_RC0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
5398 | #define regBIF_CFG_DEV1_RC0_PCIE_TLP_PREFIX_LOG1 0x0463 |
5399 | #define regBIF_CFG_DEV1_RC0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
5400 | #define regBIF_CFG_DEV1_RC0_PCIE_TLP_PREFIX_LOG2 0x0464 |
5401 | #define regBIF_CFG_DEV1_RC0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
5402 | #define regBIF_CFG_DEV1_RC0_PCIE_TLP_PREFIX_LOG3 0x0465 |
5403 | #define regBIF_CFG_DEV1_RC0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
5404 | #define regBIF_CFG_DEV1_RC0_PCIE_SECONDARY_ENH_CAP_LIST 0x049c |
5405 | #define regBIF_CFG_DEV1_RC0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
5406 | #define regBIF_CFG_DEV1_RC0_PCIE_LINK_CNTL3 0x049d |
5407 | #define regBIF_CFG_DEV1_RC0_PCIE_LINK_CNTL3_BASE_IDX 5 |
5408 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_ERROR_STATUS 0x049e |
5409 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
5410 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_0_EQUALIZATION_CNTL 0x049f |
5411 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
5412 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_1_EQUALIZATION_CNTL 0x049f |
5413 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
5414 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_2_EQUALIZATION_CNTL 0x04a0 |
5415 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
5416 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_3_EQUALIZATION_CNTL 0x04a0 |
5417 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
5418 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_4_EQUALIZATION_CNTL 0x04a1 |
5419 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
5420 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_5_EQUALIZATION_CNTL 0x04a1 |
5421 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
5422 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_6_EQUALIZATION_CNTL 0x04a2 |
5423 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
5424 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_7_EQUALIZATION_CNTL 0x04a2 |
5425 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
5426 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_8_EQUALIZATION_CNTL 0x04a3 |
5427 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
5428 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_9_EQUALIZATION_CNTL 0x04a3 |
5429 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
5430 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_10_EQUALIZATION_CNTL 0x04a4 |
5431 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
5432 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_11_EQUALIZATION_CNTL 0x04a4 |
5433 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
5434 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_12_EQUALIZATION_CNTL 0x04a5 |
5435 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
5436 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_13_EQUALIZATION_CNTL 0x04a5 |
5437 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
5438 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_14_EQUALIZATION_CNTL 0x04a6 |
5439 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
5440 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_15_EQUALIZATION_CNTL 0x04a6 |
5441 | #define regBIF_CFG_DEV1_RC0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
5442 | #define regBIF_CFG_DEV1_RC0_PCIE_ACS_ENH_CAP_LIST 0x04a8 |
5443 | #define regBIF_CFG_DEV1_RC0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
5444 | #define regBIF_CFG_DEV1_RC0_PCIE_ACS_CAP 0x04a9 |
5445 | #define regBIF_CFG_DEV1_RC0_PCIE_ACS_CAP_BASE_IDX 5 |
5446 | #define regBIF_CFG_DEV1_RC0_PCIE_ACS_CNTL 0x04a9 |
5447 | #define regBIF_CFG_DEV1_RC0_PCIE_ACS_CNTL_BASE_IDX 5 |
5448 | #define regBIF_CFG_DEV1_RC0_PCIE_DLF_ENH_CAP_LIST 0x0500 |
5449 | #define regBIF_CFG_DEV1_RC0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
5450 | #define regBIF_CFG_DEV1_RC0_DATA_LINK_FEATURE_CAP 0x0501 |
5451 | #define regBIF_CFG_DEV1_RC0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
5452 | #define regBIF_CFG_DEV1_RC0_DATA_LINK_FEATURE_STATUS 0x0502 |
5453 | #define regBIF_CFG_DEV1_RC0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
5454 | #define regBIF_CFG_DEV1_RC0_PCIE_PHY_16GT_ENH_CAP_LIST 0x0504 |
5455 | #define regBIF_CFG_DEV1_RC0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
5456 | #define regBIF_CFG_DEV1_RC0_LINK_CAP_16GT 0x0505 |
5457 | #define regBIF_CFG_DEV1_RC0_LINK_CAP_16GT_BASE_IDX 5 |
5458 | #define regBIF_CFG_DEV1_RC0_LINK_CNTL_16GT 0x0506 |
5459 | #define regBIF_CFG_DEV1_RC0_LINK_CNTL_16GT_BASE_IDX 5 |
5460 | #define regBIF_CFG_DEV1_RC0_LINK_STATUS_16GT 0x0507 |
5461 | #define regBIF_CFG_DEV1_RC0_LINK_STATUS_16GT_BASE_IDX 5 |
5462 | #define regBIF_CFG_DEV1_RC0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0508 |
5463 | #define regBIF_CFG_DEV1_RC0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
5464 | #define regBIF_CFG_DEV1_RC0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0509 |
5465 | #define regBIF_CFG_DEV1_RC0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
5466 | #define regBIF_CFG_DEV1_RC0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x050a |
5467 | #define regBIF_CFG_DEV1_RC0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
5468 | #define regBIF_CFG_DEV1_RC0_LANE_0_EQUALIZATION_CNTL_16GT 0x050c |
5469 | #define regBIF_CFG_DEV1_RC0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5470 | #define regBIF_CFG_DEV1_RC0_LANE_1_EQUALIZATION_CNTL_16GT 0x050c |
5471 | #define regBIF_CFG_DEV1_RC0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5472 | #define regBIF_CFG_DEV1_RC0_LANE_2_EQUALIZATION_CNTL_16GT 0x050c |
5473 | #define regBIF_CFG_DEV1_RC0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5474 | #define regBIF_CFG_DEV1_RC0_LANE_3_EQUALIZATION_CNTL_16GT 0x050c |
5475 | #define regBIF_CFG_DEV1_RC0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5476 | #define regBIF_CFG_DEV1_RC0_LANE_4_EQUALIZATION_CNTL_16GT 0x050d |
5477 | #define regBIF_CFG_DEV1_RC0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5478 | #define regBIF_CFG_DEV1_RC0_LANE_5_EQUALIZATION_CNTL_16GT 0x050d |
5479 | #define regBIF_CFG_DEV1_RC0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5480 | #define regBIF_CFG_DEV1_RC0_LANE_6_EQUALIZATION_CNTL_16GT 0x050d |
5481 | #define regBIF_CFG_DEV1_RC0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5482 | #define regBIF_CFG_DEV1_RC0_LANE_7_EQUALIZATION_CNTL_16GT 0x050d |
5483 | #define regBIF_CFG_DEV1_RC0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5484 | #define regBIF_CFG_DEV1_RC0_LANE_8_EQUALIZATION_CNTL_16GT 0x050e |
5485 | #define regBIF_CFG_DEV1_RC0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5486 | #define regBIF_CFG_DEV1_RC0_LANE_9_EQUALIZATION_CNTL_16GT 0x050e |
5487 | #define regBIF_CFG_DEV1_RC0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5488 | #define regBIF_CFG_DEV1_RC0_LANE_10_EQUALIZATION_CNTL_16GT 0x050e |
5489 | #define regBIF_CFG_DEV1_RC0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5490 | #define regBIF_CFG_DEV1_RC0_LANE_11_EQUALIZATION_CNTL_16GT 0x050e |
5491 | #define regBIF_CFG_DEV1_RC0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5492 | #define regBIF_CFG_DEV1_RC0_LANE_12_EQUALIZATION_CNTL_16GT 0x050f |
5493 | #define regBIF_CFG_DEV1_RC0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5494 | #define regBIF_CFG_DEV1_RC0_LANE_13_EQUALIZATION_CNTL_16GT 0x050f |
5495 | #define regBIF_CFG_DEV1_RC0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5496 | #define regBIF_CFG_DEV1_RC0_LANE_14_EQUALIZATION_CNTL_16GT 0x050f |
5497 | #define regBIF_CFG_DEV1_RC0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5498 | #define regBIF_CFG_DEV1_RC0_LANE_15_EQUALIZATION_CNTL_16GT 0x050f |
5499 | #define regBIF_CFG_DEV1_RC0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5500 | #define regBIF_CFG_DEV1_RC0_PCIE_MARGINING_ENH_CAP_LIST 0x0510 |
5501 | #define regBIF_CFG_DEV1_RC0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
5502 | #define regBIF_CFG_DEV1_RC0_MARGINING_PORT_CAP 0x0511 |
5503 | #define regBIF_CFG_DEV1_RC0_MARGINING_PORT_CAP_BASE_IDX 5 |
5504 | #define regBIF_CFG_DEV1_RC0_MARGINING_PORT_STATUS 0x0511 |
5505 | #define regBIF_CFG_DEV1_RC0_MARGINING_PORT_STATUS_BASE_IDX 5 |
5506 | #define regBIF_CFG_DEV1_RC0_LANE_0_MARGINING_LANE_CNTL 0x0512 |
5507 | #define regBIF_CFG_DEV1_RC0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
5508 | #define regBIF_CFG_DEV1_RC0_LANE_0_MARGINING_LANE_STATUS 0x0512 |
5509 | #define regBIF_CFG_DEV1_RC0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
5510 | #define regBIF_CFG_DEV1_RC0_LANE_1_MARGINING_LANE_CNTL 0x0513 |
5511 | #define regBIF_CFG_DEV1_RC0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
5512 | #define regBIF_CFG_DEV1_RC0_LANE_1_MARGINING_LANE_STATUS 0x0513 |
5513 | #define regBIF_CFG_DEV1_RC0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
5514 | #define regBIF_CFG_DEV1_RC0_LANE_2_MARGINING_LANE_CNTL 0x0514 |
5515 | #define regBIF_CFG_DEV1_RC0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
5516 | #define regBIF_CFG_DEV1_RC0_LANE_2_MARGINING_LANE_STATUS 0x0514 |
5517 | #define regBIF_CFG_DEV1_RC0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
5518 | #define regBIF_CFG_DEV1_RC0_LANE_3_MARGINING_LANE_CNTL 0x0515 |
5519 | #define regBIF_CFG_DEV1_RC0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
5520 | #define regBIF_CFG_DEV1_RC0_LANE_3_MARGINING_LANE_STATUS 0x0515 |
5521 | #define regBIF_CFG_DEV1_RC0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
5522 | #define regBIF_CFG_DEV1_RC0_LANE_4_MARGINING_LANE_CNTL 0x0516 |
5523 | #define regBIF_CFG_DEV1_RC0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
5524 | #define regBIF_CFG_DEV1_RC0_LANE_4_MARGINING_LANE_STATUS 0x0516 |
5525 | #define regBIF_CFG_DEV1_RC0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
5526 | #define regBIF_CFG_DEV1_RC0_LANE_5_MARGINING_LANE_CNTL 0x0517 |
5527 | #define regBIF_CFG_DEV1_RC0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
5528 | #define regBIF_CFG_DEV1_RC0_LANE_5_MARGINING_LANE_STATUS 0x0517 |
5529 | #define regBIF_CFG_DEV1_RC0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
5530 | #define regBIF_CFG_DEV1_RC0_LANE_6_MARGINING_LANE_CNTL 0x0518 |
5531 | #define regBIF_CFG_DEV1_RC0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
5532 | #define regBIF_CFG_DEV1_RC0_LANE_6_MARGINING_LANE_STATUS 0x0518 |
5533 | #define regBIF_CFG_DEV1_RC0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
5534 | #define regBIF_CFG_DEV1_RC0_LANE_7_MARGINING_LANE_CNTL 0x0519 |
5535 | #define regBIF_CFG_DEV1_RC0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
5536 | #define regBIF_CFG_DEV1_RC0_LANE_7_MARGINING_LANE_STATUS 0x0519 |
5537 | #define regBIF_CFG_DEV1_RC0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
5538 | #define regBIF_CFG_DEV1_RC0_LANE_8_MARGINING_LANE_CNTL 0x051a |
5539 | #define regBIF_CFG_DEV1_RC0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
5540 | #define regBIF_CFG_DEV1_RC0_LANE_8_MARGINING_LANE_STATUS 0x051a |
5541 | #define regBIF_CFG_DEV1_RC0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
5542 | #define regBIF_CFG_DEV1_RC0_LANE_9_MARGINING_LANE_CNTL 0x051b |
5543 | #define regBIF_CFG_DEV1_RC0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
5544 | #define regBIF_CFG_DEV1_RC0_LANE_9_MARGINING_LANE_STATUS 0x051b |
5545 | #define regBIF_CFG_DEV1_RC0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
5546 | #define regBIF_CFG_DEV1_RC0_LANE_10_MARGINING_LANE_CNTL 0x051c |
5547 | #define regBIF_CFG_DEV1_RC0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
5548 | #define regBIF_CFG_DEV1_RC0_LANE_10_MARGINING_LANE_STATUS 0x051c |
5549 | #define regBIF_CFG_DEV1_RC0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
5550 | #define regBIF_CFG_DEV1_RC0_LANE_11_MARGINING_LANE_CNTL 0x051d |
5551 | #define regBIF_CFG_DEV1_RC0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
5552 | #define regBIF_CFG_DEV1_RC0_LANE_11_MARGINING_LANE_STATUS 0x051d |
5553 | #define regBIF_CFG_DEV1_RC0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
5554 | #define regBIF_CFG_DEV1_RC0_LANE_12_MARGINING_LANE_CNTL 0x051e |
5555 | #define regBIF_CFG_DEV1_RC0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
5556 | #define regBIF_CFG_DEV1_RC0_LANE_12_MARGINING_LANE_STATUS 0x051e |
5557 | #define regBIF_CFG_DEV1_RC0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
5558 | #define regBIF_CFG_DEV1_RC0_LANE_13_MARGINING_LANE_CNTL 0x051f |
5559 | #define regBIF_CFG_DEV1_RC0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
5560 | #define regBIF_CFG_DEV1_RC0_LANE_13_MARGINING_LANE_STATUS 0x051f |
5561 | #define regBIF_CFG_DEV1_RC0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
5562 | #define regBIF_CFG_DEV1_RC0_LANE_14_MARGINING_LANE_CNTL 0x0520 |
5563 | #define regBIF_CFG_DEV1_RC0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
5564 | #define regBIF_CFG_DEV1_RC0_LANE_14_MARGINING_LANE_STATUS 0x0520 |
5565 | #define regBIF_CFG_DEV1_RC0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
5566 | #define regBIF_CFG_DEV1_RC0_LANE_15_MARGINING_LANE_CNTL 0x0521 |
5567 | #define regBIF_CFG_DEV1_RC0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
5568 | #define regBIF_CFG_DEV1_RC0_LANE_15_MARGINING_LANE_STATUS 0x0521 |
5569 | #define regBIF_CFG_DEV1_RC0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
5570 | |
5571 | |
5572 | // addressBlock: nbio_nbif0_bif_cfg_dev2_rc_bifcfgdecp |
5573 | // base address: 0x10102000 |
5574 | #define regBIF_CFG_DEV2_RC0_VENDOR_ID 0x0800 |
5575 | #define regBIF_CFG_DEV2_RC0_VENDOR_ID_BASE_IDX 5 |
5576 | #define regBIF_CFG_DEV2_RC0_DEVICE_ID 0x0800 |
5577 | #define regBIF_CFG_DEV2_RC0_DEVICE_ID_BASE_IDX 5 |
5578 | #define regBIF_CFG_DEV2_RC0_COMMAND 0x0801 |
5579 | #define regBIF_CFG_DEV2_RC0_COMMAND_BASE_IDX 5 |
5580 | #define regBIF_CFG_DEV2_RC0_STATUS 0x0801 |
5581 | #define regBIF_CFG_DEV2_RC0_STATUS_BASE_IDX 5 |
5582 | #define regBIF_CFG_DEV2_RC0_REVISION_ID 0x0802 |
5583 | #define regBIF_CFG_DEV2_RC0_REVISION_ID_BASE_IDX 5 |
5584 | #define regBIF_CFG_DEV2_RC0_PROG_INTERFACE 0x0802 |
5585 | #define regBIF_CFG_DEV2_RC0_PROG_INTERFACE_BASE_IDX 5 |
5586 | #define regBIF_CFG_DEV2_RC0_SUB_CLASS 0x0802 |
5587 | #define regBIF_CFG_DEV2_RC0_SUB_CLASS_BASE_IDX 5 |
5588 | #define regBIF_CFG_DEV2_RC0_BASE_CLASS 0x0802 |
5589 | #define regBIF_CFG_DEV2_RC0_BASE_CLASS_BASE_IDX 5 |
5590 | #define regBIF_CFG_DEV2_RC0_CACHE_LINE 0x0803 |
5591 | #define regBIF_CFG_DEV2_RC0_CACHE_LINE_BASE_IDX 5 |
5592 | #define regBIF_CFG_DEV2_RC0_LATENCY 0x0803 |
5593 | #define regBIF_CFG_DEV2_RC0_LATENCY_BASE_IDX 5 |
5594 | #define 0x0803 |
5595 | #define 5 |
5596 | #define regBIF_CFG_DEV2_RC0_BIST 0x0803 |
5597 | #define regBIF_CFG_DEV2_RC0_BIST_BASE_IDX 5 |
5598 | #define regBIF_CFG_DEV2_RC0_BASE_ADDR_1 0x0804 |
5599 | #define regBIF_CFG_DEV2_RC0_BASE_ADDR_1_BASE_IDX 5 |
5600 | #define regBIF_CFG_DEV2_RC0_BASE_ADDR_2 0x0805 |
5601 | #define regBIF_CFG_DEV2_RC0_BASE_ADDR_2_BASE_IDX 5 |
5602 | #define regBIF_CFG_DEV2_RC0_SUB_BUS_NUMBER_LATENCY 0x0806 |
5603 | #define regBIF_CFG_DEV2_RC0_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
5604 | #define regBIF_CFG_DEV2_RC0_IO_BASE_LIMIT 0x0807 |
5605 | #define regBIF_CFG_DEV2_RC0_IO_BASE_LIMIT_BASE_IDX 5 |
5606 | #define regBIF_CFG_DEV2_RC0_SECONDARY_STATUS 0x0807 |
5607 | #define regBIF_CFG_DEV2_RC0_SECONDARY_STATUS_BASE_IDX 5 |
5608 | #define regBIF_CFG_DEV2_RC0_MEM_BASE_LIMIT 0x0808 |
5609 | #define regBIF_CFG_DEV2_RC0_MEM_BASE_LIMIT_BASE_IDX 5 |
5610 | #define regBIF_CFG_DEV2_RC0_PREF_BASE_LIMIT 0x0809 |
5611 | #define regBIF_CFG_DEV2_RC0_PREF_BASE_LIMIT_BASE_IDX 5 |
5612 | #define regBIF_CFG_DEV2_RC0_PREF_BASE_UPPER 0x080a |
5613 | #define regBIF_CFG_DEV2_RC0_PREF_BASE_UPPER_BASE_IDX 5 |
5614 | #define regBIF_CFG_DEV2_RC0_PREF_LIMIT_UPPER 0x080b |
5615 | #define regBIF_CFG_DEV2_RC0_PREF_LIMIT_UPPER_BASE_IDX 5 |
5616 | #define regBIF_CFG_DEV2_RC0_IO_BASE_LIMIT_HI 0x080c |
5617 | #define regBIF_CFG_DEV2_RC0_IO_BASE_LIMIT_HI_BASE_IDX 5 |
5618 | #define regBIF_CFG_DEV2_RC0_CAP_PTR 0x080d |
5619 | #define regBIF_CFG_DEV2_RC0_CAP_PTR_BASE_IDX 5 |
5620 | #define regBIF_CFG_DEV2_RC0_ROM_BASE_ADDR 0x080e |
5621 | #define regBIF_CFG_DEV2_RC0_ROM_BASE_ADDR_BASE_IDX 5 |
5622 | #define regBIF_CFG_DEV2_RC0_INTERRUPT_LINE 0x080f |
5623 | #define regBIF_CFG_DEV2_RC0_INTERRUPT_LINE_BASE_IDX 5 |
5624 | #define regBIF_CFG_DEV2_RC0_INTERRUPT_PIN 0x080f |
5625 | #define regBIF_CFG_DEV2_RC0_INTERRUPT_PIN_BASE_IDX 5 |
5626 | #define regBIF_CFG_DEV2_RC0_IRQ_BRIDGE_CNTL 0x080f |
5627 | #define regBIF_CFG_DEV2_RC0_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
5628 | #define regBIF_CFG_DEV2_RC0_EXT_BRIDGE_CNTL 0x0810 |
5629 | #define regBIF_CFG_DEV2_RC0_EXT_BRIDGE_CNTL_BASE_IDX 5 |
5630 | #define regBIF_CFG_DEV2_RC0_PMI_CAP_LIST 0x0814 |
5631 | #define regBIF_CFG_DEV2_RC0_PMI_CAP_LIST_BASE_IDX 5 |
5632 | #define regBIF_CFG_DEV2_RC0_PMI_CAP 0x0814 |
5633 | #define regBIF_CFG_DEV2_RC0_PMI_CAP_BASE_IDX 5 |
5634 | #define regBIF_CFG_DEV2_RC0_PMI_STATUS_CNTL 0x0815 |
5635 | #define regBIF_CFG_DEV2_RC0_PMI_STATUS_CNTL_BASE_IDX 5 |
5636 | #define regBIF_CFG_DEV2_RC0_PCIE_CAP_LIST 0x0816 |
5637 | #define regBIF_CFG_DEV2_RC0_PCIE_CAP_LIST_BASE_IDX 5 |
5638 | #define regBIF_CFG_DEV2_RC0_PCIE_CAP 0x0816 |
5639 | #define regBIF_CFG_DEV2_RC0_PCIE_CAP_BASE_IDX 5 |
5640 | #define regBIF_CFG_DEV2_RC0_DEVICE_CAP 0x0817 |
5641 | #define regBIF_CFG_DEV2_RC0_DEVICE_CAP_BASE_IDX 5 |
5642 | #define regBIF_CFG_DEV2_RC0_DEVICE_CNTL 0x0818 |
5643 | #define regBIF_CFG_DEV2_RC0_DEVICE_CNTL_BASE_IDX 5 |
5644 | #define regBIF_CFG_DEV2_RC0_DEVICE_STATUS 0x0818 |
5645 | #define regBIF_CFG_DEV2_RC0_DEVICE_STATUS_BASE_IDX 5 |
5646 | #define regBIF_CFG_DEV2_RC0_LINK_CAP 0x0819 |
5647 | #define regBIF_CFG_DEV2_RC0_LINK_CAP_BASE_IDX 5 |
5648 | #define regBIF_CFG_DEV2_RC0_LINK_CNTL 0x081a |
5649 | #define regBIF_CFG_DEV2_RC0_LINK_CNTL_BASE_IDX 5 |
5650 | #define regBIF_CFG_DEV2_RC0_LINK_STATUS 0x081a |
5651 | #define regBIF_CFG_DEV2_RC0_LINK_STATUS_BASE_IDX 5 |
5652 | #define regBIF_CFG_DEV2_RC0_SLOT_CAP 0x081b |
5653 | #define regBIF_CFG_DEV2_RC0_SLOT_CAP_BASE_IDX 5 |
5654 | #define regBIF_CFG_DEV2_RC0_SLOT_CNTL 0x081c |
5655 | #define regBIF_CFG_DEV2_RC0_SLOT_CNTL_BASE_IDX 5 |
5656 | #define regBIF_CFG_DEV2_RC0_SLOT_STATUS 0x081c |
5657 | #define regBIF_CFG_DEV2_RC0_SLOT_STATUS_BASE_IDX 5 |
5658 | #define regBIF_CFG_DEV2_RC0_ROOT_CNTL 0x081d |
5659 | #define regBIF_CFG_DEV2_RC0_ROOT_CNTL_BASE_IDX 5 |
5660 | #define regBIF_CFG_DEV2_RC0_ROOT_CAP 0x081d |
5661 | #define regBIF_CFG_DEV2_RC0_ROOT_CAP_BASE_IDX 5 |
5662 | #define regBIF_CFG_DEV2_RC0_ROOT_STATUS 0x081e |
5663 | #define regBIF_CFG_DEV2_RC0_ROOT_STATUS_BASE_IDX 5 |
5664 | #define regBIF_CFG_DEV2_RC0_DEVICE_CAP2 0x081f |
5665 | #define regBIF_CFG_DEV2_RC0_DEVICE_CAP2_BASE_IDX 5 |
5666 | #define regBIF_CFG_DEV2_RC0_DEVICE_CNTL2 0x0820 |
5667 | #define regBIF_CFG_DEV2_RC0_DEVICE_CNTL2_BASE_IDX 5 |
5668 | #define regBIF_CFG_DEV2_RC0_DEVICE_STATUS2 0x0820 |
5669 | #define regBIF_CFG_DEV2_RC0_DEVICE_STATUS2_BASE_IDX 5 |
5670 | #define regBIF_CFG_DEV2_RC0_LINK_CAP2 0x0821 |
5671 | #define regBIF_CFG_DEV2_RC0_LINK_CAP2_BASE_IDX 5 |
5672 | #define regBIF_CFG_DEV2_RC0_LINK_CNTL2 0x0822 |
5673 | #define regBIF_CFG_DEV2_RC0_LINK_CNTL2_BASE_IDX 5 |
5674 | #define regBIF_CFG_DEV2_RC0_LINK_STATUS2 0x0822 |
5675 | #define regBIF_CFG_DEV2_RC0_LINK_STATUS2_BASE_IDX 5 |
5676 | #define regBIF_CFG_DEV2_RC0_SLOT_CAP2 0x0823 |
5677 | #define regBIF_CFG_DEV2_RC0_SLOT_CAP2_BASE_IDX 5 |
5678 | #define regBIF_CFG_DEV2_RC0_SLOT_CNTL2 0x0824 |
5679 | #define regBIF_CFG_DEV2_RC0_SLOT_CNTL2_BASE_IDX 5 |
5680 | #define regBIF_CFG_DEV2_RC0_SLOT_STATUS2 0x0824 |
5681 | #define regBIF_CFG_DEV2_RC0_SLOT_STATUS2_BASE_IDX 5 |
5682 | #define regBIF_CFG_DEV2_RC0_MSI_CAP_LIST 0x0828 |
5683 | #define regBIF_CFG_DEV2_RC0_MSI_CAP_LIST_BASE_IDX 5 |
5684 | #define regBIF_CFG_DEV2_RC0_MSI_MSG_CNTL 0x0828 |
5685 | #define regBIF_CFG_DEV2_RC0_MSI_MSG_CNTL_BASE_IDX 5 |
5686 | #define regBIF_CFG_DEV2_RC0_MSI_MSG_ADDR_LO 0x0829 |
5687 | #define regBIF_CFG_DEV2_RC0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
5688 | #define regBIF_CFG_DEV2_RC0_MSI_MSG_ADDR_HI 0x082a |
5689 | #define regBIF_CFG_DEV2_RC0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
5690 | #define regBIF_CFG_DEV2_RC0_MSI_MSG_DATA 0x082a |
5691 | #define regBIF_CFG_DEV2_RC0_MSI_MSG_DATA_BASE_IDX 5 |
5692 | #define regBIF_CFG_DEV2_RC0_MSI_EXT_MSG_DATA 0x082a |
5693 | #define regBIF_CFG_DEV2_RC0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
5694 | #define regBIF_CFG_DEV2_RC0_MSI_MSG_DATA_64 0x082b |
5695 | #define regBIF_CFG_DEV2_RC0_MSI_MSG_DATA_64_BASE_IDX 5 |
5696 | #define regBIF_CFG_DEV2_RC0_MSI_EXT_MSG_DATA_64 0x082b |
5697 | #define regBIF_CFG_DEV2_RC0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
5698 | #define regBIF_CFG_DEV2_RC0_SSID_CAP_LIST 0x0830 |
5699 | #define regBIF_CFG_DEV2_RC0_SSID_CAP_LIST_BASE_IDX 5 |
5700 | #define regBIF_CFG_DEV2_RC0_SSID_CAP 0x0831 |
5701 | #define regBIF_CFG_DEV2_RC0_SSID_CAP_BASE_IDX 5 |
5702 | #define regBIF_CFG_DEV2_RC0_MSI_MAP_CAP_LIST 0x0832 |
5703 | #define regBIF_CFG_DEV2_RC0_MSI_MAP_CAP_LIST_BASE_IDX 5 |
5704 | #define regBIF_CFG_DEV2_RC0_MSI_MAP_CAP 0x0832 |
5705 | #define regBIF_CFG_DEV2_RC0_MSI_MAP_CAP_BASE_IDX 5 |
5706 | #define regBIF_CFG_DEV2_RC0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x0840 |
5707 | #define regBIF_CFG_DEV2_RC0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
5708 | #define regBIF_CFG_DEV2_RC0_PCIE_VENDOR_SPECIFIC_HDR 0x0841 |
5709 | #define regBIF_CFG_DEV2_RC0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
5710 | #define regBIF_CFG_DEV2_RC0_PCIE_VENDOR_SPECIFIC1 0x0842 |
5711 | #define regBIF_CFG_DEV2_RC0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
5712 | #define regBIF_CFG_DEV2_RC0_PCIE_VENDOR_SPECIFIC2 0x0843 |
5713 | #define regBIF_CFG_DEV2_RC0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
5714 | #define regBIF_CFG_DEV2_RC0_PCIE_VC_ENH_CAP_LIST 0x0844 |
5715 | #define regBIF_CFG_DEV2_RC0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
5716 | #define regBIF_CFG_DEV2_RC0_PCIE_PORT_VC_CAP_REG1 0x0845 |
5717 | #define regBIF_CFG_DEV2_RC0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
5718 | #define regBIF_CFG_DEV2_RC0_PCIE_PORT_VC_CAP_REG2 0x0846 |
5719 | #define regBIF_CFG_DEV2_RC0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
5720 | #define regBIF_CFG_DEV2_RC0_PCIE_PORT_VC_CNTL 0x0847 |
5721 | #define regBIF_CFG_DEV2_RC0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
5722 | #define regBIF_CFG_DEV2_RC0_PCIE_PORT_VC_STATUS 0x0847 |
5723 | #define regBIF_CFG_DEV2_RC0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
5724 | #define regBIF_CFG_DEV2_RC0_PCIE_VC0_RESOURCE_CAP 0x0848 |
5725 | #define regBIF_CFG_DEV2_RC0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
5726 | #define regBIF_CFG_DEV2_RC0_PCIE_VC0_RESOURCE_CNTL 0x0849 |
5727 | #define regBIF_CFG_DEV2_RC0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
5728 | #define regBIF_CFG_DEV2_RC0_PCIE_VC0_RESOURCE_STATUS 0x084a |
5729 | #define regBIF_CFG_DEV2_RC0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
5730 | #define regBIF_CFG_DEV2_RC0_PCIE_VC1_RESOURCE_CAP 0x084b |
5731 | #define regBIF_CFG_DEV2_RC0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
5732 | #define regBIF_CFG_DEV2_RC0_PCIE_VC1_RESOURCE_CNTL 0x084c |
5733 | #define regBIF_CFG_DEV2_RC0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
5734 | #define regBIF_CFG_DEV2_RC0_PCIE_VC1_RESOURCE_STATUS 0x084d |
5735 | #define regBIF_CFG_DEV2_RC0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
5736 | #define regBIF_CFG_DEV2_RC0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x0850 |
5737 | #define regBIF_CFG_DEV2_RC0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
5738 | #define regBIF_CFG_DEV2_RC0_PCIE_DEV_SERIAL_NUM_DW1 0x0851 |
5739 | #define regBIF_CFG_DEV2_RC0_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
5740 | #define regBIF_CFG_DEV2_RC0_PCIE_DEV_SERIAL_NUM_DW2 0x0852 |
5741 | #define regBIF_CFG_DEV2_RC0_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
5742 | #define regBIF_CFG_DEV2_RC0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x0854 |
5743 | #define regBIF_CFG_DEV2_RC0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
5744 | #define regBIF_CFG_DEV2_RC0_PCIE_UNCORR_ERR_STATUS 0x0855 |
5745 | #define regBIF_CFG_DEV2_RC0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
5746 | #define regBIF_CFG_DEV2_RC0_PCIE_UNCORR_ERR_MASK 0x0856 |
5747 | #define regBIF_CFG_DEV2_RC0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
5748 | #define regBIF_CFG_DEV2_RC0_PCIE_UNCORR_ERR_SEVERITY 0x0857 |
5749 | #define regBIF_CFG_DEV2_RC0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
5750 | #define regBIF_CFG_DEV2_RC0_PCIE_CORR_ERR_STATUS 0x0858 |
5751 | #define regBIF_CFG_DEV2_RC0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
5752 | #define regBIF_CFG_DEV2_RC0_PCIE_CORR_ERR_MASK 0x0859 |
5753 | #define regBIF_CFG_DEV2_RC0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
5754 | #define regBIF_CFG_DEV2_RC0_PCIE_ADV_ERR_CAP_CNTL 0x085a |
5755 | #define regBIF_CFG_DEV2_RC0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
5756 | #define regBIF_CFG_DEV2_RC0_PCIE_HDR_LOG0 0x085b |
5757 | #define regBIF_CFG_DEV2_RC0_PCIE_HDR_LOG0_BASE_IDX 5 |
5758 | #define regBIF_CFG_DEV2_RC0_PCIE_HDR_LOG1 0x085c |
5759 | #define regBIF_CFG_DEV2_RC0_PCIE_HDR_LOG1_BASE_IDX 5 |
5760 | #define regBIF_CFG_DEV2_RC0_PCIE_HDR_LOG2 0x085d |
5761 | #define regBIF_CFG_DEV2_RC0_PCIE_HDR_LOG2_BASE_IDX 5 |
5762 | #define regBIF_CFG_DEV2_RC0_PCIE_HDR_LOG3 0x085e |
5763 | #define regBIF_CFG_DEV2_RC0_PCIE_HDR_LOG3_BASE_IDX 5 |
5764 | #define regBIF_CFG_DEV2_RC0_PCIE_ROOT_ERR_CMD 0x085f |
5765 | #define regBIF_CFG_DEV2_RC0_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
5766 | #define regBIF_CFG_DEV2_RC0_PCIE_ROOT_ERR_STATUS 0x0860 |
5767 | #define regBIF_CFG_DEV2_RC0_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
5768 | #define regBIF_CFG_DEV2_RC0_PCIE_ERR_SRC_ID 0x0861 |
5769 | #define regBIF_CFG_DEV2_RC0_PCIE_ERR_SRC_ID_BASE_IDX 5 |
5770 | #define regBIF_CFG_DEV2_RC0_PCIE_TLP_PREFIX_LOG0 0x0862 |
5771 | #define regBIF_CFG_DEV2_RC0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
5772 | #define regBIF_CFG_DEV2_RC0_PCIE_TLP_PREFIX_LOG1 0x0863 |
5773 | #define regBIF_CFG_DEV2_RC0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
5774 | #define regBIF_CFG_DEV2_RC0_PCIE_TLP_PREFIX_LOG2 0x0864 |
5775 | #define regBIF_CFG_DEV2_RC0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
5776 | #define regBIF_CFG_DEV2_RC0_PCIE_TLP_PREFIX_LOG3 0x0865 |
5777 | #define regBIF_CFG_DEV2_RC0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
5778 | #define regBIF_CFG_DEV2_RC0_PCIE_SECONDARY_ENH_CAP_LIST 0x089c |
5779 | #define regBIF_CFG_DEV2_RC0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
5780 | #define regBIF_CFG_DEV2_RC0_PCIE_LINK_CNTL3 0x089d |
5781 | #define regBIF_CFG_DEV2_RC0_PCIE_LINK_CNTL3_BASE_IDX 5 |
5782 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_ERROR_STATUS 0x089e |
5783 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
5784 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_0_EQUALIZATION_CNTL 0x089f |
5785 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
5786 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_1_EQUALIZATION_CNTL 0x089f |
5787 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
5788 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_2_EQUALIZATION_CNTL 0x08a0 |
5789 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
5790 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_3_EQUALIZATION_CNTL 0x08a0 |
5791 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
5792 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_4_EQUALIZATION_CNTL 0x08a1 |
5793 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
5794 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_5_EQUALIZATION_CNTL 0x08a1 |
5795 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
5796 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_6_EQUALIZATION_CNTL 0x08a2 |
5797 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
5798 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_7_EQUALIZATION_CNTL 0x08a2 |
5799 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
5800 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_8_EQUALIZATION_CNTL 0x08a3 |
5801 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
5802 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_9_EQUALIZATION_CNTL 0x08a3 |
5803 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
5804 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_10_EQUALIZATION_CNTL 0x08a4 |
5805 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
5806 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_11_EQUALIZATION_CNTL 0x08a4 |
5807 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
5808 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_12_EQUALIZATION_CNTL 0x08a5 |
5809 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
5810 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_13_EQUALIZATION_CNTL 0x08a5 |
5811 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
5812 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_14_EQUALIZATION_CNTL 0x08a6 |
5813 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
5814 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_15_EQUALIZATION_CNTL 0x08a6 |
5815 | #define regBIF_CFG_DEV2_RC0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
5816 | #define regBIF_CFG_DEV2_RC0_PCIE_ACS_ENH_CAP_LIST 0x08a8 |
5817 | #define regBIF_CFG_DEV2_RC0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
5818 | #define regBIF_CFG_DEV2_RC0_PCIE_ACS_CAP 0x08a9 |
5819 | #define regBIF_CFG_DEV2_RC0_PCIE_ACS_CAP_BASE_IDX 5 |
5820 | #define regBIF_CFG_DEV2_RC0_PCIE_ACS_CNTL 0x08a9 |
5821 | #define regBIF_CFG_DEV2_RC0_PCIE_ACS_CNTL_BASE_IDX 5 |
5822 | #define regBIF_CFG_DEV2_RC0_PCIE_DLF_ENH_CAP_LIST 0x0900 |
5823 | #define regBIF_CFG_DEV2_RC0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
5824 | #define regBIF_CFG_DEV2_RC0_DATA_LINK_FEATURE_CAP 0x0901 |
5825 | #define regBIF_CFG_DEV2_RC0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
5826 | #define regBIF_CFG_DEV2_RC0_DATA_LINK_FEATURE_STATUS 0x0902 |
5827 | #define regBIF_CFG_DEV2_RC0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
5828 | #define regBIF_CFG_DEV2_RC0_PCIE_PHY_16GT_ENH_CAP_LIST 0x0904 |
5829 | #define regBIF_CFG_DEV2_RC0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
5830 | #define regBIF_CFG_DEV2_RC0_LINK_CAP_16GT 0x0905 |
5831 | #define regBIF_CFG_DEV2_RC0_LINK_CAP_16GT_BASE_IDX 5 |
5832 | #define regBIF_CFG_DEV2_RC0_LINK_CNTL_16GT 0x0906 |
5833 | #define regBIF_CFG_DEV2_RC0_LINK_CNTL_16GT_BASE_IDX 5 |
5834 | #define regBIF_CFG_DEV2_RC0_LINK_STATUS_16GT 0x0907 |
5835 | #define regBIF_CFG_DEV2_RC0_LINK_STATUS_16GT_BASE_IDX 5 |
5836 | #define regBIF_CFG_DEV2_RC0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x0908 |
5837 | #define regBIF_CFG_DEV2_RC0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
5838 | #define regBIF_CFG_DEV2_RC0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x0909 |
5839 | #define regBIF_CFG_DEV2_RC0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
5840 | #define regBIF_CFG_DEV2_RC0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x090a |
5841 | #define regBIF_CFG_DEV2_RC0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
5842 | #define regBIF_CFG_DEV2_RC0_LANE_0_EQUALIZATION_CNTL_16GT 0x090c |
5843 | #define regBIF_CFG_DEV2_RC0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5844 | #define regBIF_CFG_DEV2_RC0_LANE_1_EQUALIZATION_CNTL_16GT 0x090c |
5845 | #define regBIF_CFG_DEV2_RC0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5846 | #define regBIF_CFG_DEV2_RC0_LANE_2_EQUALIZATION_CNTL_16GT 0x090c |
5847 | #define regBIF_CFG_DEV2_RC0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5848 | #define regBIF_CFG_DEV2_RC0_LANE_3_EQUALIZATION_CNTL_16GT 0x090c |
5849 | #define regBIF_CFG_DEV2_RC0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5850 | #define regBIF_CFG_DEV2_RC0_LANE_4_EQUALIZATION_CNTL_16GT 0x090d |
5851 | #define regBIF_CFG_DEV2_RC0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5852 | #define regBIF_CFG_DEV2_RC0_LANE_5_EQUALIZATION_CNTL_16GT 0x090d |
5853 | #define regBIF_CFG_DEV2_RC0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5854 | #define regBIF_CFG_DEV2_RC0_LANE_6_EQUALIZATION_CNTL_16GT 0x090d |
5855 | #define regBIF_CFG_DEV2_RC0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5856 | #define regBIF_CFG_DEV2_RC0_LANE_7_EQUALIZATION_CNTL_16GT 0x090d |
5857 | #define regBIF_CFG_DEV2_RC0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5858 | #define regBIF_CFG_DEV2_RC0_LANE_8_EQUALIZATION_CNTL_16GT 0x090e |
5859 | #define regBIF_CFG_DEV2_RC0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5860 | #define regBIF_CFG_DEV2_RC0_LANE_9_EQUALIZATION_CNTL_16GT 0x090e |
5861 | #define regBIF_CFG_DEV2_RC0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5862 | #define regBIF_CFG_DEV2_RC0_LANE_10_EQUALIZATION_CNTL_16GT 0x090e |
5863 | #define regBIF_CFG_DEV2_RC0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5864 | #define regBIF_CFG_DEV2_RC0_LANE_11_EQUALIZATION_CNTL_16GT 0x090e |
5865 | #define regBIF_CFG_DEV2_RC0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5866 | #define regBIF_CFG_DEV2_RC0_LANE_12_EQUALIZATION_CNTL_16GT 0x090f |
5867 | #define regBIF_CFG_DEV2_RC0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5868 | #define regBIF_CFG_DEV2_RC0_LANE_13_EQUALIZATION_CNTL_16GT 0x090f |
5869 | #define regBIF_CFG_DEV2_RC0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5870 | #define regBIF_CFG_DEV2_RC0_LANE_14_EQUALIZATION_CNTL_16GT 0x090f |
5871 | #define regBIF_CFG_DEV2_RC0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5872 | #define regBIF_CFG_DEV2_RC0_LANE_15_EQUALIZATION_CNTL_16GT 0x090f |
5873 | #define regBIF_CFG_DEV2_RC0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
5874 | #define regBIF_CFG_DEV2_RC0_PCIE_MARGINING_ENH_CAP_LIST 0x0910 |
5875 | #define regBIF_CFG_DEV2_RC0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
5876 | #define regBIF_CFG_DEV2_RC0_MARGINING_PORT_CAP 0x0911 |
5877 | #define regBIF_CFG_DEV2_RC0_MARGINING_PORT_CAP_BASE_IDX 5 |
5878 | #define regBIF_CFG_DEV2_RC0_MARGINING_PORT_STATUS 0x0911 |
5879 | #define regBIF_CFG_DEV2_RC0_MARGINING_PORT_STATUS_BASE_IDX 5 |
5880 | #define regBIF_CFG_DEV2_RC0_LANE_0_MARGINING_LANE_CNTL 0x0912 |
5881 | #define regBIF_CFG_DEV2_RC0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
5882 | #define regBIF_CFG_DEV2_RC0_LANE_0_MARGINING_LANE_STATUS 0x0912 |
5883 | #define regBIF_CFG_DEV2_RC0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
5884 | #define regBIF_CFG_DEV2_RC0_LANE_1_MARGINING_LANE_CNTL 0x0913 |
5885 | #define regBIF_CFG_DEV2_RC0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
5886 | #define regBIF_CFG_DEV2_RC0_LANE_1_MARGINING_LANE_STATUS 0x0913 |
5887 | #define regBIF_CFG_DEV2_RC0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
5888 | #define regBIF_CFG_DEV2_RC0_LANE_2_MARGINING_LANE_CNTL 0x0914 |
5889 | #define regBIF_CFG_DEV2_RC0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
5890 | #define regBIF_CFG_DEV2_RC0_LANE_2_MARGINING_LANE_STATUS 0x0914 |
5891 | #define regBIF_CFG_DEV2_RC0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
5892 | #define regBIF_CFG_DEV2_RC0_LANE_3_MARGINING_LANE_CNTL 0x0915 |
5893 | #define regBIF_CFG_DEV2_RC0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
5894 | #define regBIF_CFG_DEV2_RC0_LANE_3_MARGINING_LANE_STATUS 0x0915 |
5895 | #define regBIF_CFG_DEV2_RC0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
5896 | #define regBIF_CFG_DEV2_RC0_LANE_4_MARGINING_LANE_CNTL 0x0916 |
5897 | #define regBIF_CFG_DEV2_RC0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
5898 | #define regBIF_CFG_DEV2_RC0_LANE_4_MARGINING_LANE_STATUS 0x0916 |
5899 | #define regBIF_CFG_DEV2_RC0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
5900 | #define regBIF_CFG_DEV2_RC0_LANE_5_MARGINING_LANE_CNTL 0x0917 |
5901 | #define regBIF_CFG_DEV2_RC0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
5902 | #define regBIF_CFG_DEV2_RC0_LANE_5_MARGINING_LANE_STATUS 0x0917 |
5903 | #define regBIF_CFG_DEV2_RC0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
5904 | #define regBIF_CFG_DEV2_RC0_LANE_6_MARGINING_LANE_CNTL 0x0918 |
5905 | #define regBIF_CFG_DEV2_RC0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
5906 | #define regBIF_CFG_DEV2_RC0_LANE_6_MARGINING_LANE_STATUS 0x0918 |
5907 | #define regBIF_CFG_DEV2_RC0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
5908 | #define regBIF_CFG_DEV2_RC0_LANE_7_MARGINING_LANE_CNTL 0x0919 |
5909 | #define regBIF_CFG_DEV2_RC0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
5910 | #define regBIF_CFG_DEV2_RC0_LANE_7_MARGINING_LANE_STATUS 0x0919 |
5911 | #define regBIF_CFG_DEV2_RC0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
5912 | #define regBIF_CFG_DEV2_RC0_LANE_8_MARGINING_LANE_CNTL 0x091a |
5913 | #define regBIF_CFG_DEV2_RC0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
5914 | #define regBIF_CFG_DEV2_RC0_LANE_8_MARGINING_LANE_STATUS 0x091a |
5915 | #define regBIF_CFG_DEV2_RC0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
5916 | #define regBIF_CFG_DEV2_RC0_LANE_9_MARGINING_LANE_CNTL 0x091b |
5917 | #define regBIF_CFG_DEV2_RC0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
5918 | #define regBIF_CFG_DEV2_RC0_LANE_9_MARGINING_LANE_STATUS 0x091b |
5919 | #define regBIF_CFG_DEV2_RC0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
5920 | #define regBIF_CFG_DEV2_RC0_LANE_10_MARGINING_LANE_CNTL 0x091c |
5921 | #define regBIF_CFG_DEV2_RC0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
5922 | #define regBIF_CFG_DEV2_RC0_LANE_10_MARGINING_LANE_STATUS 0x091c |
5923 | #define regBIF_CFG_DEV2_RC0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
5924 | #define regBIF_CFG_DEV2_RC0_LANE_11_MARGINING_LANE_CNTL 0x091d |
5925 | #define regBIF_CFG_DEV2_RC0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
5926 | #define regBIF_CFG_DEV2_RC0_LANE_11_MARGINING_LANE_STATUS 0x091d |
5927 | #define regBIF_CFG_DEV2_RC0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
5928 | #define regBIF_CFG_DEV2_RC0_LANE_12_MARGINING_LANE_CNTL 0x091e |
5929 | #define regBIF_CFG_DEV2_RC0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
5930 | #define regBIF_CFG_DEV2_RC0_LANE_12_MARGINING_LANE_STATUS 0x091e |
5931 | #define regBIF_CFG_DEV2_RC0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
5932 | #define regBIF_CFG_DEV2_RC0_LANE_13_MARGINING_LANE_CNTL 0x091f |
5933 | #define regBIF_CFG_DEV2_RC0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
5934 | #define regBIF_CFG_DEV2_RC0_LANE_13_MARGINING_LANE_STATUS 0x091f |
5935 | #define regBIF_CFG_DEV2_RC0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
5936 | #define regBIF_CFG_DEV2_RC0_LANE_14_MARGINING_LANE_CNTL 0x0920 |
5937 | #define regBIF_CFG_DEV2_RC0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
5938 | #define regBIF_CFG_DEV2_RC0_LANE_14_MARGINING_LANE_STATUS 0x0920 |
5939 | #define regBIF_CFG_DEV2_RC0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
5940 | #define regBIF_CFG_DEV2_RC0_LANE_15_MARGINING_LANE_CNTL 0x0921 |
5941 | #define regBIF_CFG_DEV2_RC0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
5942 | #define regBIF_CFG_DEV2_RC0_LANE_15_MARGINING_LANE_STATUS 0x0921 |
5943 | #define regBIF_CFG_DEV2_RC0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
5944 | |
5945 | |
5946 | // addressBlock: nbio_nbif0_bif_bx_pf_SYSPFVFDEC |
5947 | // base address: 0x10120000 |
5948 | #define regBIF_BX_PF1_MM_INDEX 0x8000 |
5949 | #define regBIF_BX_PF1_MM_INDEX_BASE_IDX 5 |
5950 | #define regBIF_BX_PF1_MM_DATA 0x8001 |
5951 | #define regBIF_BX_PF1_MM_DATA_BASE_IDX 5 |
5952 | #define regBIF_BX_PF1_MM_INDEX_HI 0x8006 |
5953 | #define regBIF_BX_PF1_MM_INDEX_HI_BASE_IDX 5 |
5954 | |
5955 | |
5956 | // addressBlock: nbio_nbif0_bif_bx_SYSDEC |
5957 | // base address: 0x10120000 |
5958 | #define regBIF_BX1_PCIE_INDEX 0x800c |
5959 | #define regBIF_BX1_PCIE_INDEX_BASE_IDX 5 |
5960 | #define regBIF_BX1_PCIE_DATA 0x800d |
5961 | #define regBIF_BX1_PCIE_DATA_BASE_IDX 5 |
5962 | #define regBIF_BX1_PCIE_INDEX2 0x800e |
5963 | #define regBIF_BX1_PCIE_INDEX2_BASE_IDX 5 |
5964 | #define regBIF_BX1_PCIE_DATA2 0x800f |
5965 | #define regBIF_BX1_PCIE_DATA2_BASE_IDX 5 |
5966 | #define regBIF_BX1_SBIOS_SCRATCH_0 0x8048 |
5967 | #define regBIF_BX1_SBIOS_SCRATCH_0_BASE_IDX 5 |
5968 | #define regBIF_BX1_SBIOS_SCRATCH_1 0x8049 |
5969 | #define regBIF_BX1_SBIOS_SCRATCH_1_BASE_IDX 5 |
5970 | #define regBIF_BX1_SBIOS_SCRATCH_2 0x804a |
5971 | #define regBIF_BX1_SBIOS_SCRATCH_2_BASE_IDX 5 |
5972 | #define regBIF_BX1_SBIOS_SCRATCH_3 0x804b |
5973 | #define regBIF_BX1_SBIOS_SCRATCH_3_BASE_IDX 5 |
5974 | #define regBIF_BX1_BIOS_SCRATCH_0 0x804c |
5975 | #define regBIF_BX1_BIOS_SCRATCH_0_BASE_IDX 5 |
5976 | #define regBIF_BX1_BIOS_SCRATCH_1 0x804d |
5977 | #define regBIF_BX1_BIOS_SCRATCH_1_BASE_IDX 5 |
5978 | #define regBIF_BX1_BIOS_SCRATCH_2 0x804e |
5979 | #define regBIF_BX1_BIOS_SCRATCH_2_BASE_IDX 5 |
5980 | #define regBIF_BX1_BIOS_SCRATCH_3 0x804f |
5981 | #define regBIF_BX1_BIOS_SCRATCH_3_BASE_IDX 5 |
5982 | #define regBIF_BX1_BIOS_SCRATCH_4 0x8050 |
5983 | #define regBIF_BX1_BIOS_SCRATCH_4_BASE_IDX 5 |
5984 | #define regBIF_BX1_BIOS_SCRATCH_5 0x8051 |
5985 | #define regBIF_BX1_BIOS_SCRATCH_5_BASE_IDX 5 |
5986 | #define regBIF_BX1_BIOS_SCRATCH_6 0x8052 |
5987 | #define regBIF_BX1_BIOS_SCRATCH_6_BASE_IDX 5 |
5988 | #define regBIF_BX1_BIOS_SCRATCH_7 0x8053 |
5989 | #define regBIF_BX1_BIOS_SCRATCH_7_BASE_IDX 5 |
5990 | #define regBIF_BX1_BIOS_SCRATCH_8 0x8054 |
5991 | #define regBIF_BX1_BIOS_SCRATCH_8_BASE_IDX 5 |
5992 | #define regBIF_BX1_BIOS_SCRATCH_9 0x8055 |
5993 | #define regBIF_BX1_BIOS_SCRATCH_9_BASE_IDX 5 |
5994 | #define regBIF_BX1_BIOS_SCRATCH_10 0x8056 |
5995 | #define regBIF_BX1_BIOS_SCRATCH_10_BASE_IDX 5 |
5996 | #define regBIF_BX1_BIOS_SCRATCH_11 0x8057 |
5997 | #define regBIF_BX1_BIOS_SCRATCH_11_BASE_IDX 5 |
5998 | #define regBIF_BX1_BIOS_SCRATCH_12 0x8058 |
5999 | #define regBIF_BX1_BIOS_SCRATCH_12_BASE_IDX 5 |
6000 | #define regBIF_BX1_BIOS_SCRATCH_13 0x8059 |
6001 | #define regBIF_BX1_BIOS_SCRATCH_13_BASE_IDX 5 |
6002 | #define regBIF_BX1_BIOS_SCRATCH_14 0x805a |
6003 | #define regBIF_BX1_BIOS_SCRATCH_14_BASE_IDX 5 |
6004 | #define regBIF_BX1_BIOS_SCRATCH_15 0x805b |
6005 | #define regBIF_BX1_BIOS_SCRATCH_15_BASE_IDX 5 |
6006 | #define regBIF_BX1_BIF_RLC_INTR_CNTL 0x8060 |
6007 | #define regBIF_BX1_BIF_RLC_INTR_CNTL_BASE_IDX 5 |
6008 | #define regBIF_BX1_BIF_VCE_INTR_CNTL 0x8061 |
6009 | #define regBIF_BX1_BIF_VCE_INTR_CNTL_BASE_IDX 5 |
6010 | #define regBIF_BX1_BIF_UVD_INTR_CNTL 0x8062 |
6011 | #define regBIF_BX1_BIF_UVD_INTR_CNTL_BASE_IDX 5 |
6012 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR0 0x8080 |
6013 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR0_BASE_IDX 5 |
6014 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR0 0x8081 |
6015 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR0_BASE_IDX 5 |
6016 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR1 0x8082 |
6017 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR1_BASE_IDX 5 |
6018 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR1 0x8083 |
6019 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR1_BASE_IDX 5 |
6020 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR2 0x8084 |
6021 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR2_BASE_IDX 5 |
6022 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR2 0x8085 |
6023 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR2_BASE_IDX 5 |
6024 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR3 0x8086 |
6025 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR3_BASE_IDX 5 |
6026 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR3 0x8087 |
6027 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR3_BASE_IDX 5 |
6028 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR4 0x8088 |
6029 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR4_BASE_IDX 5 |
6030 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR4 0x8089 |
6031 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR4_BASE_IDX 5 |
6032 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR5 0x808a |
6033 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR5_BASE_IDX 5 |
6034 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR5 0x808b |
6035 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR5_BASE_IDX 5 |
6036 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR6 0x808c |
6037 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR6_BASE_IDX 5 |
6038 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR6 0x808d |
6039 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR6_BASE_IDX 5 |
6040 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR7 0x808e |
6041 | #define regBIF_BX1_GFX_MMIOREG_CAM_ADDR7_BASE_IDX 5 |
6042 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR7 0x808f |
6043 | #define regBIF_BX1_GFX_MMIOREG_CAM_REMAP_ADDR7_BASE_IDX 5 |
6044 | #define regBIF_BX1_GFX_MMIOREG_CAM_CNTL 0x8090 |
6045 | #define regBIF_BX1_GFX_MMIOREG_CAM_CNTL_BASE_IDX 5 |
6046 | #define regBIF_BX1_GFX_MMIOREG_CAM_ZERO_CPL 0x8091 |
6047 | #define regBIF_BX1_GFX_MMIOREG_CAM_ZERO_CPL_BASE_IDX 5 |
6048 | #define regBIF_BX1_GFX_MMIOREG_CAM_ONE_CPL 0x8092 |
6049 | #define regBIF_BX1_GFX_MMIOREG_CAM_ONE_CPL_BASE_IDX 5 |
6050 | #define regBIF_BX1_GFX_MMIOREG_CAM_PROGRAMMABLE_CPL 0x8093 |
6051 | #define regBIF_BX1_GFX_MMIOREG_CAM_PROGRAMMABLE_CPL_BASE_IDX 5 |
6052 | |
6053 | |
6054 | // addressBlock: nbio_nbif0_rcc_strap_BIFDEC1:1 |
6055 | // base address: 0x10120000 |
6056 | #define regRCC_STRAP1_RCC_BIF_STRAP0 0x8d20 |
6057 | #define regRCC_STRAP1_RCC_BIF_STRAP0_BASE_IDX 5 |
6058 | #define regRCC_STRAP1_RCC_BIF_STRAP1 0x8d21 |
6059 | #define regRCC_STRAP1_RCC_BIF_STRAP1_BASE_IDX 5 |
6060 | #define regRCC_STRAP1_RCC_BIF_STRAP2 0x8d22 |
6061 | #define regRCC_STRAP1_RCC_BIF_STRAP2_BASE_IDX 5 |
6062 | #define regRCC_STRAP1_RCC_BIF_STRAP3 0x8d23 |
6063 | #define regRCC_STRAP1_RCC_BIF_STRAP3_BASE_IDX 5 |
6064 | #define regRCC_STRAP1_RCC_BIF_STRAP4 0x8d24 |
6065 | #define regRCC_STRAP1_RCC_BIF_STRAP4_BASE_IDX 5 |
6066 | #define regRCC_STRAP1_RCC_BIF_STRAP5 0x8d25 |
6067 | #define regRCC_STRAP1_RCC_BIF_STRAP5_BASE_IDX 5 |
6068 | #define regRCC_STRAP1_RCC_BIF_STRAP6 0x8d26 |
6069 | #define regRCC_STRAP1_RCC_BIF_STRAP6_BASE_IDX 5 |
6070 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP0 0x8d27 |
6071 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP0_BASE_IDX 5 |
6072 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP1 0x8d28 |
6073 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP1_BASE_IDX 5 |
6074 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP2 0x8d29 |
6075 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP2_BASE_IDX 5 |
6076 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP3 0x8d2a |
6077 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP3_BASE_IDX 5 |
6078 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP4 0x8d2b |
6079 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP4_BASE_IDX 5 |
6080 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP5 0x8d2c |
6081 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP5_BASE_IDX 5 |
6082 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP6 0x8d2d |
6083 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP6_BASE_IDX 5 |
6084 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP7 0x8d2e |
6085 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP7_BASE_IDX 5 |
6086 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP8 0x8d2f |
6087 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP8_BASE_IDX 5 |
6088 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP9 0x8d30 |
6089 | #define regRCC_STRAP1_RCC_DEV0_PORT_STRAP9_BASE_IDX 5 |
6090 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP0 0x8d31 |
6091 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP0_BASE_IDX 5 |
6092 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP1 0x8d32 |
6093 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP1_BASE_IDX 5 |
6094 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP13 0x8d33 |
6095 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP13_BASE_IDX 5 |
6096 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP14 0x8d34 |
6097 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP14_BASE_IDX 5 |
6098 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP2 0x8d35 |
6099 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP2_BASE_IDX 5 |
6100 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP3 0x8d36 |
6101 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP3_BASE_IDX 5 |
6102 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP4 0x8d37 |
6103 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP4_BASE_IDX 5 |
6104 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP5 0x8d38 |
6105 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP5_BASE_IDX 5 |
6106 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP8 0x8d39 |
6107 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP8_BASE_IDX 5 |
6108 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP9 0x8d3a |
6109 | #define regRCC_STRAP1_RCC_DEV0_EPF0_STRAP9_BASE_IDX 5 |
6110 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP0 0x8d3b |
6111 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP0_BASE_IDX 5 |
6112 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP10 0x8d3c |
6113 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP10_BASE_IDX 5 |
6114 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP11 0x8d3d |
6115 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP11_BASE_IDX 5 |
6116 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP12 0x8d3e |
6117 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP12_BASE_IDX 5 |
6118 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP13 0x8d3f |
6119 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP13_BASE_IDX 5 |
6120 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP14 0x8d40 |
6121 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP14_BASE_IDX 5 |
6122 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP2 0x8d41 |
6123 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP2_BASE_IDX 5 |
6124 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP3 0x8d42 |
6125 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP3_BASE_IDX 5 |
6126 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP4 0x8d43 |
6127 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP4_BASE_IDX 5 |
6128 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP5 0x8d44 |
6129 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP5_BASE_IDX 5 |
6130 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP6 0x8d45 |
6131 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP6_BASE_IDX 5 |
6132 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP7 0x8d46 |
6133 | #define regRCC_STRAP1_RCC_DEV0_EPF1_STRAP7_BASE_IDX 5 |
6134 | |
6135 | |
6136 | // addressBlock: nbio_nbif0_rcc_ep_dev0_BIFDEC1 |
6137 | // base address: 0x10120000 |
6138 | #define regRCC_EP_DEV0_1_EP_PCIE_SCRATCH 0x8d47 |
6139 | #define regRCC_EP_DEV0_1_EP_PCIE_SCRATCH_BASE_IDX 5 |
6140 | #define regRCC_EP_DEV0_1_EP_PCIE_CNTL 0x8d49 |
6141 | #define regRCC_EP_DEV0_1_EP_PCIE_CNTL_BASE_IDX 5 |
6142 | #define regRCC_EP_DEV0_1_EP_PCIE_INT_CNTL 0x8d4a |
6143 | #define regRCC_EP_DEV0_1_EP_PCIE_INT_CNTL_BASE_IDX 5 |
6144 | #define regRCC_EP_DEV0_1_EP_PCIE_INT_STATUS 0x8d4b |
6145 | #define regRCC_EP_DEV0_1_EP_PCIE_INT_STATUS_BASE_IDX 5 |
6146 | #define regRCC_EP_DEV0_1_EP_PCIE_RX_CNTL2 0x8d4c |
6147 | #define regRCC_EP_DEV0_1_EP_PCIE_RX_CNTL2_BASE_IDX 5 |
6148 | #define regRCC_EP_DEV0_1_EP_PCIE_BUS_CNTL 0x8d4d |
6149 | #define regRCC_EP_DEV0_1_EP_PCIE_BUS_CNTL_BASE_IDX 5 |
6150 | #define regRCC_EP_DEV0_1_EP_PCIE_CFG_CNTL 0x8d4e |
6151 | #define regRCC_EP_DEV0_1_EP_PCIE_CFG_CNTL_BASE_IDX 5 |
6152 | #define regRCC_EP_DEV0_1_EP_PCIE_TX_LTR_CNTL 0x8d50 |
6153 | #define regRCC_EP_DEV0_1_EP_PCIE_TX_LTR_CNTL_BASE_IDX 5 |
6154 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_0 0x8d51 |
6155 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
6156 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_1 0x8d51 |
6157 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
6158 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_2 0x8d51 |
6159 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
6160 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_3 0x8d51 |
6161 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
6162 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_4 0x8d52 |
6163 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
6164 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_5 0x8d52 |
6165 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
6166 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_6 0x8d52 |
6167 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
6168 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_7 0x8d52 |
6169 | #define regRCC_EP_DEV0_1_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
6170 | #define regRCC_EP_DEV0_1_EP_PCIE_STRAP_MISC 0x8d53 |
6171 | #define regRCC_EP_DEV0_1_EP_PCIE_STRAP_MISC_BASE_IDX 5 |
6172 | #define regRCC_EP_DEV0_1_EP_PCIE_STRAP_MISC2 0x8d54 |
6173 | #define regRCC_EP_DEV0_1_EP_PCIE_STRAP_MISC2_BASE_IDX 5 |
6174 | #define regRCC_EP_DEV0_1_EP_PCIE_F0_DPA_CAP 0x8d56 |
6175 | #define regRCC_EP_DEV0_1_EP_PCIE_F0_DPA_CAP_BASE_IDX 5 |
6176 | #define regRCC_EP_DEV0_1_EP_PCIE_F0_DPA_LATENCY_INDICATOR 0x8d57 |
6177 | #define regRCC_EP_DEV0_1_EP_PCIE_F0_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
6178 | #define regRCC_EP_DEV0_1_EP_PCIE_F0_DPA_CNTL 0x8d57 |
6179 | #define regRCC_EP_DEV0_1_EP_PCIE_F0_DPA_CNTL_BASE_IDX 5 |
6180 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_0 0x8d57 |
6181 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
6182 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_1 0x8d58 |
6183 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
6184 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_2 0x8d58 |
6185 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
6186 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_3 0x8d58 |
6187 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
6188 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_4 0x8d58 |
6189 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
6190 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_5 0x8d59 |
6191 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
6192 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_6 0x8d59 |
6193 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
6194 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_7 0x8d59 |
6195 | #define regRCC_EP_DEV0_1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
6196 | #define regRCC_EP_DEV0_1_EP_PCIE_PME_CONTROL 0x8d59 |
6197 | #define regRCC_EP_DEV0_1_EP_PCIE_PME_CONTROL_BASE_IDX 5 |
6198 | #define regRCC_EP_DEV0_1_EP_PCIEP_RESERVED 0x8d5a |
6199 | #define regRCC_EP_DEV0_1_EP_PCIEP_RESERVED_BASE_IDX 5 |
6200 | #define regRCC_EP_DEV0_1_EP_PCIE_TX_CNTL 0x8d5c |
6201 | #define regRCC_EP_DEV0_1_EP_PCIE_TX_CNTL_BASE_IDX 5 |
6202 | #define regRCC_EP_DEV0_1_EP_PCIE_TX_REQUESTER_ID 0x8d5d |
6203 | #define regRCC_EP_DEV0_1_EP_PCIE_TX_REQUESTER_ID_BASE_IDX 5 |
6204 | #define regRCC_EP_DEV0_1_EP_PCIE_ERR_CNTL 0x8d5e |
6205 | #define regRCC_EP_DEV0_1_EP_PCIE_ERR_CNTL_BASE_IDX 5 |
6206 | #define regRCC_EP_DEV0_1_EP_PCIE_RX_CNTL 0x8d5f |
6207 | #define regRCC_EP_DEV0_1_EP_PCIE_RX_CNTL_BASE_IDX 5 |
6208 | #define regRCC_EP_DEV0_1_EP_PCIE_LC_SPEED_CNTL 0x8d60 |
6209 | #define regRCC_EP_DEV0_1_EP_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
6210 | |
6211 | |
6212 | // addressBlock: nbio_nbif0_rcc_dwn_dev0_BIFDEC1 |
6213 | // base address: 0x10120000 |
6214 | #define regRCC_DWN_DEV0_1_DN_PCIE_RESERVED 0x8d62 |
6215 | #define regRCC_DWN_DEV0_1_DN_PCIE_RESERVED_BASE_IDX 5 |
6216 | #define regRCC_DWN_DEV0_1_DN_PCIE_SCRATCH 0x8d63 |
6217 | #define regRCC_DWN_DEV0_1_DN_PCIE_SCRATCH_BASE_IDX 5 |
6218 | #define regRCC_DWN_DEV0_1_DN_PCIE_CNTL 0x8d65 |
6219 | #define regRCC_DWN_DEV0_1_DN_PCIE_CNTL_BASE_IDX 5 |
6220 | #define regRCC_DWN_DEV0_1_DN_PCIE_CONFIG_CNTL 0x8d66 |
6221 | #define regRCC_DWN_DEV0_1_DN_PCIE_CONFIG_CNTL_BASE_IDX 5 |
6222 | #define regRCC_DWN_DEV0_1_DN_PCIE_RX_CNTL2 0x8d67 |
6223 | #define regRCC_DWN_DEV0_1_DN_PCIE_RX_CNTL2_BASE_IDX 5 |
6224 | #define regRCC_DWN_DEV0_1_DN_PCIE_BUS_CNTL 0x8d68 |
6225 | #define regRCC_DWN_DEV0_1_DN_PCIE_BUS_CNTL_BASE_IDX 5 |
6226 | #define regRCC_DWN_DEV0_1_DN_PCIE_CFG_CNTL 0x8d69 |
6227 | #define regRCC_DWN_DEV0_1_DN_PCIE_CFG_CNTL_BASE_IDX 5 |
6228 | #define regRCC_DWN_DEV0_1_DN_PCIE_STRAP_F0 0x8d6a |
6229 | #define regRCC_DWN_DEV0_1_DN_PCIE_STRAP_F0_BASE_IDX 5 |
6230 | #define regRCC_DWN_DEV0_1_DN_PCIE_STRAP_MISC 0x8d6b |
6231 | #define regRCC_DWN_DEV0_1_DN_PCIE_STRAP_MISC_BASE_IDX 5 |
6232 | #define regRCC_DWN_DEV0_1_DN_PCIE_STRAP_MISC2 0x8d6c |
6233 | #define regRCC_DWN_DEV0_1_DN_PCIE_STRAP_MISC2_BASE_IDX 5 |
6234 | |
6235 | |
6236 | // addressBlock: nbio_nbif0_rcc_dwnp_dev0_BIFDEC1 |
6237 | // base address: 0x10120000 |
6238 | #define regRCC_DWNP_DEV0_1_PCIE_ERR_CNTL 0x8d6f |
6239 | #define regRCC_DWNP_DEV0_1_PCIE_ERR_CNTL_BASE_IDX 5 |
6240 | #define regRCC_DWNP_DEV0_1_PCIE_RX_CNTL 0x8d70 |
6241 | #define regRCC_DWNP_DEV0_1_PCIE_RX_CNTL_BASE_IDX 5 |
6242 | #define regRCC_DWNP_DEV0_1_PCIE_LC_SPEED_CNTL 0x8d71 |
6243 | #define regRCC_DWNP_DEV0_1_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
6244 | #define regRCC_DWNP_DEV0_1_PCIE_LC_CNTL2 0x8d72 |
6245 | #define regRCC_DWNP_DEV0_1_PCIE_LC_CNTL2_BASE_IDX 5 |
6246 | #define regRCC_DWNP_DEV0_1_PCIEP_STRAP_MISC 0x8d73 |
6247 | #define regRCC_DWNP_DEV0_1_PCIEP_STRAP_MISC_BASE_IDX 5 |
6248 | #define regRCC_DWNP_DEV0_1_LTR_MSG_INFO_FROM_EP 0x8d74 |
6249 | #define regRCC_DWNP_DEV0_1_LTR_MSG_INFO_FROM_EP_BASE_IDX 5 |
6250 | |
6251 | |
6252 | // addressBlock: nbio_nbif0_rcc_dev0_BIFDEC1 |
6253 | // base address: 0x10120000 |
6254 | #define regRCC_DEV0_1_RCC_ERR_INT_CNTL 0x8da6 |
6255 | #define regRCC_DEV0_1_RCC_ERR_INT_CNTL_BASE_IDX 5 |
6256 | #define regRCC_DEV0_1_RCC_BACO_CNTL_MISC 0x8da7 |
6257 | #define regRCC_DEV0_1_RCC_BACO_CNTL_MISC_BASE_IDX 5 |
6258 | #define regRCC_DEV0_1_RCC_RESET_EN 0x8da8 |
6259 | #define regRCC_DEV0_1_RCC_RESET_EN_BASE_IDX 5 |
6260 | #define regRCC_DEV0_1_RCC_VDM_SUPPORT 0x8da9 |
6261 | #define regRCC_DEV0_1_RCC_VDM_SUPPORT_BASE_IDX 5 |
6262 | #define regRCC_DEV0_1_RCC_MARGIN_PARAM_CNTL0 0x8daa |
6263 | #define regRCC_DEV0_1_RCC_MARGIN_PARAM_CNTL0_BASE_IDX 5 |
6264 | #define regRCC_DEV0_1_RCC_MARGIN_PARAM_CNTL1 0x8dab |
6265 | #define regRCC_DEV0_1_RCC_MARGIN_PARAM_CNTL1_BASE_IDX 5 |
6266 | #define regRCC_DEV0_1_RCC_GPUIOV_REGION 0x8dac |
6267 | #define regRCC_DEV0_1_RCC_GPUIOV_REGION_BASE_IDX 5 |
6268 | #define regRCC_DEV0_1_RCC_GPU_HOSTVM_EN 0x8dad |
6269 | #define regRCC_DEV0_1_RCC_GPU_HOSTVM_EN_BASE_IDX 5 |
6270 | #define regRCC_DEV0_1_RCC_CONSOLE_IOV_MODE_CNTL 0x8dae |
6271 | #define regRCC_DEV0_1_RCC_CONSOLE_IOV_MODE_CNTL_BASE_IDX 5 |
6272 | #define regRCC_DEV0_1_RCC_CONSOLE_IOV_FIRST_VF_OFFSET 0x8daf |
6273 | #define regRCC_DEV0_1_RCC_CONSOLE_IOV_FIRST_VF_OFFSET_BASE_IDX 5 |
6274 | #define regRCC_DEV0_1_RCC_CONSOLE_IOV_VF_STRIDE 0x8daf |
6275 | #define regRCC_DEV0_1_RCC_CONSOLE_IOV_VF_STRIDE_BASE_IDX 5 |
6276 | #define regRCC_DEV0_1_RCC_PEER_REG_RANGE0 0x8dde |
6277 | #define regRCC_DEV0_1_RCC_PEER_REG_RANGE0_BASE_IDX 5 |
6278 | #define regRCC_DEV0_1_RCC_PEER_REG_RANGE1 0x8ddf |
6279 | #define regRCC_DEV0_1_RCC_PEER_REG_RANGE1_BASE_IDX 5 |
6280 | #define regRCC_DEV0_1_RCC_BUS_CNTL 0x8de1 |
6281 | #define regRCC_DEV0_1_RCC_BUS_CNTL_BASE_IDX 5 |
6282 | #define regRCC_DEV0_1_RCC_CONFIG_CNTL 0x8de2 |
6283 | #define regRCC_DEV0_1_RCC_CONFIG_CNTL_BASE_IDX 5 |
6284 | #define regRCC_DEV0_1_RCC_CONFIG_F0_BASE 0x8de6 |
6285 | #define regRCC_DEV0_1_RCC_CONFIG_F0_BASE_BASE_IDX 5 |
6286 | #define regRCC_DEV0_1_RCC_CONFIG_APER_SIZE 0x8de7 |
6287 | #define regRCC_DEV0_1_RCC_CONFIG_APER_SIZE_BASE_IDX 5 |
6288 | #define regRCC_DEV0_1_RCC_CONFIG_REG_APER_SIZE 0x8de8 |
6289 | #define regRCC_DEV0_1_RCC_CONFIG_REG_APER_SIZE_BASE_IDX 5 |
6290 | #define regRCC_DEV0_1_RCC_XDMA_LO 0x8de9 |
6291 | #define regRCC_DEV0_1_RCC_XDMA_LO_BASE_IDX 5 |
6292 | #define regRCC_DEV0_1_RCC_XDMA_HI 0x8dea |
6293 | #define regRCC_DEV0_1_RCC_XDMA_HI_BASE_IDX 5 |
6294 | #define regRCC_DEV0_1_RCC_FEATURES_CONTROL_MISC 0x8deb |
6295 | #define regRCC_DEV0_1_RCC_FEATURES_CONTROL_MISC_BASE_IDX 5 |
6296 | #define regRCC_DEV0_1_RCC_BUSNUM_CNTL1 0x8dec |
6297 | #define regRCC_DEV0_1_RCC_BUSNUM_CNTL1_BASE_IDX 5 |
6298 | #define regRCC_DEV0_1_RCC_BUSNUM_LIST0 0x8ded |
6299 | #define regRCC_DEV0_1_RCC_BUSNUM_LIST0_BASE_IDX 5 |
6300 | #define regRCC_DEV0_1_RCC_BUSNUM_LIST1 0x8dee |
6301 | #define regRCC_DEV0_1_RCC_BUSNUM_LIST1_BASE_IDX 5 |
6302 | #define regRCC_DEV0_1_RCC_BUSNUM_CNTL2 0x8def |
6303 | #define regRCC_DEV0_1_RCC_BUSNUM_CNTL2_BASE_IDX 5 |
6304 | #define regRCC_DEV0_1_RCC_CAPTURE_HOST_BUSNUM 0x8df0 |
6305 | #define regRCC_DEV0_1_RCC_CAPTURE_HOST_BUSNUM_BASE_IDX 5 |
6306 | #define regRCC_DEV0_1_RCC_HOST_BUSNUM 0x8df1 |
6307 | #define regRCC_DEV0_1_RCC_HOST_BUSNUM_BASE_IDX 5 |
6308 | #define regRCC_DEV0_1_RCC_PEER0_FB_OFFSET_HI 0x8df2 |
6309 | #define regRCC_DEV0_1_RCC_PEER0_FB_OFFSET_HI_BASE_IDX 5 |
6310 | #define regRCC_DEV0_1_RCC_PEER0_FB_OFFSET_LO 0x8df3 |
6311 | #define regRCC_DEV0_1_RCC_PEER0_FB_OFFSET_LO_BASE_IDX 5 |
6312 | #define regRCC_DEV0_1_RCC_PEER1_FB_OFFSET_HI 0x8df4 |
6313 | #define regRCC_DEV0_1_RCC_PEER1_FB_OFFSET_HI_BASE_IDX 5 |
6314 | #define regRCC_DEV0_1_RCC_PEER1_FB_OFFSET_LO 0x8df5 |
6315 | #define regRCC_DEV0_1_RCC_PEER1_FB_OFFSET_LO_BASE_IDX 5 |
6316 | #define regRCC_DEV0_1_RCC_PEER2_FB_OFFSET_HI 0x8df6 |
6317 | #define regRCC_DEV0_1_RCC_PEER2_FB_OFFSET_HI_BASE_IDX 5 |
6318 | #define regRCC_DEV0_1_RCC_PEER2_FB_OFFSET_LO 0x8df7 |
6319 | #define regRCC_DEV0_1_RCC_PEER2_FB_OFFSET_LO_BASE_IDX 5 |
6320 | #define regRCC_DEV0_1_RCC_PEER3_FB_OFFSET_HI 0x8df8 |
6321 | #define regRCC_DEV0_1_RCC_PEER3_FB_OFFSET_HI_BASE_IDX 5 |
6322 | #define regRCC_DEV0_1_RCC_PEER3_FB_OFFSET_LO 0x8df9 |
6323 | #define regRCC_DEV0_1_RCC_PEER3_FB_OFFSET_LO_BASE_IDX 5 |
6324 | #define regRCC_DEV0_1_RCC_DEVFUNCNUM_LIST0 0x8dfa |
6325 | #define regRCC_DEV0_1_RCC_DEVFUNCNUM_LIST0_BASE_IDX 5 |
6326 | #define regRCC_DEV0_1_RCC_DEVFUNCNUM_LIST1 0x8dfb |
6327 | #define regRCC_DEV0_1_RCC_DEVFUNCNUM_LIST1_BASE_IDX 5 |
6328 | #define regRCC_DEV0_1_RCC_DEV0_LINK_CNTL 0x8dfd |
6329 | #define regRCC_DEV0_1_RCC_DEV0_LINK_CNTL_BASE_IDX 5 |
6330 | #define regRCC_DEV0_1_RCC_CMN_LINK_CNTL 0x8dfe |
6331 | #define regRCC_DEV0_1_RCC_CMN_LINK_CNTL_BASE_IDX 5 |
6332 | #define regRCC_DEV0_1_RCC_EP_REQUESTERID_RESTORE 0x8dff |
6333 | #define regRCC_DEV0_1_RCC_EP_REQUESTERID_RESTORE_BASE_IDX 5 |
6334 | #define regRCC_DEV0_1_RCC_LTR_LSWITCH_CNTL 0x8e00 |
6335 | #define regRCC_DEV0_1_RCC_LTR_LSWITCH_CNTL_BASE_IDX 5 |
6336 | #define regRCC_DEV0_1_RCC_MH_ARB_CNTL 0x8e01 |
6337 | #define regRCC_DEV0_1_RCC_MH_ARB_CNTL_BASE_IDX 5 |
6338 | |
6339 | |
6340 | // addressBlock: nbio_nbif0_bif_bx_BIFDEC1 |
6341 | // base address: 0x10120000 |
6342 | #define regBIF_BX1_CC_BIF_BX_STRAP0 0x8e02 |
6343 | #define regBIF_BX1_CC_BIF_BX_STRAP0_BASE_IDX 5 |
6344 | #define regBIF_BX1_CC_BIF_BX_PINSTRAP0 0x8e04 |
6345 | #define regBIF_BX1_CC_BIF_BX_PINSTRAP0_BASE_IDX 5 |
6346 | #define regBIF_BX1_BIF_MM_INDACCESS_CNTL 0x8e06 |
6347 | #define regBIF_BX1_BIF_MM_INDACCESS_CNTL_BASE_IDX 5 |
6348 | #define regBIF_BX1_BUS_CNTL 0x8e07 |
6349 | #define regBIF_BX1_BUS_CNTL_BASE_IDX 5 |
6350 | #define regBIF_BX1_BIF_SCRATCH0 0x8e08 |
6351 | #define regBIF_BX1_BIF_SCRATCH0_BASE_IDX 5 |
6352 | #define regBIF_BX1_BIF_SCRATCH1 0x8e09 |
6353 | #define regBIF_BX1_BIF_SCRATCH1_BASE_IDX 5 |
6354 | #define regBIF_BX1_BX_RESET_EN 0x8e0d |
6355 | #define regBIF_BX1_BX_RESET_EN_BASE_IDX 5 |
6356 | #define regBIF_BX1_MM_CFGREGS_CNTL 0x8e0e |
6357 | #define regBIF_BX1_MM_CFGREGS_CNTL_BASE_IDX 5 |
6358 | #define regBIF_BX1_BX_RESET_CNTL 0x8e10 |
6359 | #define regBIF_BX1_BX_RESET_CNTL_BASE_IDX 5 |
6360 | #define regBIF_BX1_INTERRUPT_CNTL 0x8e11 |
6361 | #define regBIF_BX1_INTERRUPT_CNTL_BASE_IDX 5 |
6362 | #define regBIF_BX1_INTERRUPT_CNTL2 0x8e12 |
6363 | #define regBIF_BX1_INTERRUPT_CNTL2_BASE_IDX 5 |
6364 | #define regBIF_BX1_CLKREQB_PAD_CNTL 0x8e18 |
6365 | #define regBIF_BX1_CLKREQB_PAD_CNTL_BASE_IDX 5 |
6366 | #define regBIF_BX1_BIF_FEATURES_CONTROL_MISC 0x8e1b |
6367 | #define regBIF_BX1_BIF_FEATURES_CONTROL_MISC_BASE_IDX 5 |
6368 | #define regBIF_BX1_BIF_DOORBELL_CNTL 0x8e1c |
6369 | #define regBIF_BX1_BIF_DOORBELL_CNTL_BASE_IDX 5 |
6370 | #define regBIF_BX1_BIF_DOORBELL_INT_CNTL 0x8e1d |
6371 | #define regBIF_BX1_BIF_DOORBELL_INT_CNTL_BASE_IDX 5 |
6372 | #define regBIF_BX1_BIF_FB_EN 0x8e1f |
6373 | #define regBIF_BX1_BIF_FB_EN_BASE_IDX 5 |
6374 | #define regBIF_BX1_BIF_INTR_CNTL 0x8e20 |
6375 | #define regBIF_BX1_BIF_INTR_CNTL_BASE_IDX 5 |
6376 | #define regBIF_BX1_BIF_MST_TRANS_PENDING_VF 0x8e29 |
6377 | #define regBIF_BX1_BIF_MST_TRANS_PENDING_VF_BASE_IDX 5 |
6378 | #define regBIF_BX1_BIF_SLV_TRANS_PENDING_VF 0x8e2a |
6379 | #define regBIF_BX1_BIF_SLV_TRANS_PENDING_VF_BASE_IDX 5 |
6380 | #define regBIF_BX1_MEM_TYPE_CNTL 0x8e31 |
6381 | #define regBIF_BX1_MEM_TYPE_CNTL_BASE_IDX 5 |
6382 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_CNTL 0x8e33 |
6383 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_CNTL_BASE_IDX 5 |
6384 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_0 0x8e34 |
6385 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_0_BASE_IDX 5 |
6386 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_1 0x8e35 |
6387 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_1_BASE_IDX 5 |
6388 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_2 0x8e36 |
6389 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_2_BASE_IDX 5 |
6390 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_3 0x8e37 |
6391 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_3_BASE_IDX 5 |
6392 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_4 0x8e38 |
6393 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_4_BASE_IDX 5 |
6394 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_5 0x8e39 |
6395 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_5_BASE_IDX 5 |
6396 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_6 0x8e3a |
6397 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_6_BASE_IDX 5 |
6398 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_7 0x8e3b |
6399 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_7_BASE_IDX 5 |
6400 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_8 0x8e3c |
6401 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_8_BASE_IDX 5 |
6402 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_9 0x8e3d |
6403 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_9_BASE_IDX 5 |
6404 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_10 0x8e3e |
6405 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_10_BASE_IDX 5 |
6406 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_11 0x8e3f |
6407 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_11_BASE_IDX 5 |
6408 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_12 0x8e40 |
6409 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_12_BASE_IDX 5 |
6410 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_13 0x8e41 |
6411 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_13_BASE_IDX 5 |
6412 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_14 0x8e42 |
6413 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_14_BASE_IDX 5 |
6414 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_15 0x8e43 |
6415 | #define regBIF_BX1_NBIF_GFX_ADDR_LUT_15_BASE_IDX 5 |
6416 | #define regBIF_BX1_VF_REGWR_EN 0x8e44 |
6417 | #define regBIF_BX1_VF_REGWR_EN_BASE_IDX 5 |
6418 | #define regBIF_BX1_VF_DOORBELL_EN 0x8e45 |
6419 | #define regBIF_BX1_VF_DOORBELL_EN_BASE_IDX 5 |
6420 | #define regBIF_BX1_VF_FB_EN 0x8e46 |
6421 | #define regBIF_BX1_VF_FB_EN_BASE_IDX 5 |
6422 | #define regBIF_BX1_VF_REGWR_STATUS 0x8e47 |
6423 | #define regBIF_BX1_VF_REGWR_STATUS_BASE_IDX 5 |
6424 | #define regBIF_BX1_VF_DOORBELL_STATUS 0x8e48 |
6425 | #define regBIF_BX1_VF_DOORBELL_STATUS_BASE_IDX 5 |
6426 | #define regBIF_BX1_VF_FB_STATUS 0x8e49 |
6427 | #define regBIF_BX1_VF_FB_STATUS_BASE_IDX 5 |
6428 | #define regBIF_BX1_REMAP_HDP_MEM_FLUSH_CNTL 0x8e4d |
6429 | #define regBIF_BX1_REMAP_HDP_MEM_FLUSH_CNTL_BASE_IDX 5 |
6430 | #define regBIF_BX1_REMAP_HDP_REG_FLUSH_CNTL 0x8e4e |
6431 | #define regBIF_BX1_REMAP_HDP_REG_FLUSH_CNTL_BASE_IDX 5 |
6432 | #define regBIF_BX1_BIF_RB_CNTL 0x8e4f |
6433 | #define regBIF_BX1_BIF_RB_CNTL_BASE_IDX 5 |
6434 | #define regBIF_BX1_BIF_RB_BASE 0x8e50 |
6435 | #define regBIF_BX1_BIF_RB_BASE_BASE_IDX 5 |
6436 | #define regBIF_BX1_BIF_RB_RPTR 0x8e51 |
6437 | #define regBIF_BX1_BIF_RB_RPTR_BASE_IDX 5 |
6438 | #define regBIF_BX1_BIF_RB_WPTR 0x8e52 |
6439 | #define regBIF_BX1_BIF_RB_WPTR_BASE_IDX 5 |
6440 | #define regBIF_BX1_BIF_RB_WPTR_ADDR_HI 0x8e53 |
6441 | #define regBIF_BX1_BIF_RB_WPTR_ADDR_HI_BASE_IDX 5 |
6442 | #define regBIF_BX1_BIF_RB_WPTR_ADDR_LO 0x8e54 |
6443 | #define regBIF_BX1_BIF_RB_WPTR_ADDR_LO_BASE_IDX 5 |
6444 | #define regBIF_BX1_MAILBOX_INDEX 0x8e55 |
6445 | #define regBIF_BX1_MAILBOX_INDEX_BASE_IDX 5 |
6446 | #define regBIF_BX1_BIF_VCN0_GPUIOV_CFG_SIZE 0x8e63 |
6447 | #define regBIF_BX1_BIF_VCN0_GPUIOV_CFG_SIZE_BASE_IDX 5 |
6448 | #define regBIF_BX1_BIF_VCN1_GPUIOV_CFG_SIZE 0x8e64 |
6449 | #define regBIF_BX1_BIF_VCN1_GPUIOV_CFG_SIZE_BASE_IDX 5 |
6450 | #define regBIF_BX1_BIF_GFX_SDMA_GPUIOV_CFG_SIZE 0x8e65 |
6451 | #define regBIF_BX1_BIF_GFX_SDMA_GPUIOV_CFG_SIZE_BASE_IDX 5 |
6452 | #define regBIF_BX1_BIF_PERSTB_PAD_CNTL 0x8e68 |
6453 | #define regBIF_BX1_BIF_PERSTB_PAD_CNTL_BASE_IDX 5 |
6454 | #define regBIF_BX1_BIF_PX_EN_PAD_CNTL 0x8e69 |
6455 | #define regBIF_BX1_BIF_PX_EN_PAD_CNTL_BASE_IDX 5 |
6456 | #define regBIF_BX1_BIF_REFPADKIN_PAD_CNTL 0x8e6a |
6457 | #define regBIF_BX1_BIF_REFPADKIN_PAD_CNTL_BASE_IDX 5 |
6458 | #define regBIF_BX1_BIF_CLKREQB_PAD_CNTL 0x8e6b |
6459 | #define regBIF_BX1_BIF_CLKREQB_PAD_CNTL_BASE_IDX 5 |
6460 | #define regBIF_BX1_BIF_PWRBRK_PAD_CNTL 0x8e6c |
6461 | #define regBIF_BX1_BIF_PWRBRK_PAD_CNTL_BASE_IDX 5 |
6462 | #define regBIF_BX1_BIF_WAKEB_PAD_CNTL 0x8e6d |
6463 | #define regBIF_BX1_BIF_WAKEB_PAD_CNTL_BASE_IDX 5 |
6464 | #define regBIF_BX1_BIF_VAUX_PRESENT_PAD_CNTL 0x8e6e |
6465 | #define regBIF_BX1_BIF_VAUX_PRESENT_PAD_CNTL_BASE_IDX 5 |
6466 | #define regBIF_BX1_PCIE_PAR_SAVE_RESTORE_CNTL 0x8e70 |
6467 | #define regBIF_BX1_PCIE_PAR_SAVE_RESTORE_CNTL_BASE_IDX 5 |
6468 | #define regBIF_BX1_BIF_S5_MEM_POWER_CTRL0 0x8e71 |
6469 | #define regBIF_BX1_BIF_S5_MEM_POWER_CTRL0_BASE_IDX 5 |
6470 | #define regBIF_BX1_BIF_S5_MEM_POWER_CTRL1 0x8e72 |
6471 | #define regBIF_BX1_BIF_S5_MEM_POWER_CTRL1_BASE_IDX 5 |
6472 | #define regBIF_BX1_BIF_S5_DUMMY_REGS 0x8e73 |
6473 | #define regBIF_BX1_BIF_S5_DUMMY_REGS_BASE_IDX 5 |
6474 | |
6475 | |
6476 | // addressBlock: nbio_nbif0_bif_bx_pf_BIFPFVFDEC1 |
6477 | // base address: 0x10120000 |
6478 | #define regBIF_BX_PF1_BIF_BME_STATUS 0x8e0b |
6479 | #define regBIF_BX_PF1_BIF_BME_STATUS_BASE_IDX 5 |
6480 | #define regBIF_BX_PF1_BIF_ATOMIC_ERR_LOG 0x8e0c |
6481 | #define regBIF_BX_PF1_BIF_ATOMIC_ERR_LOG_BASE_IDX 5 |
6482 | #define regBIF_BX_PF1_DOORBELL_SELFRING_GPA_APER_BASE_HIGH 0x8e13 |
6483 | #define regBIF_BX_PF1_DOORBELL_SELFRING_GPA_APER_BASE_HIGH_BASE_IDX 5 |
6484 | #define regBIF_BX_PF1_DOORBELL_SELFRING_GPA_APER_BASE_LOW 0x8e14 |
6485 | #define regBIF_BX_PF1_DOORBELL_SELFRING_GPA_APER_BASE_LOW_BASE_IDX 5 |
6486 | #define regBIF_BX_PF1_DOORBELL_SELFRING_GPA_APER_CNTL 0x8e15 |
6487 | #define regBIF_BX_PF1_DOORBELL_SELFRING_GPA_APER_CNTL_BASE_IDX 5 |
6488 | #define regBIF_BX_PF1_HDP_REG_COHERENCY_FLUSH_CNTL 0x8e16 |
6489 | #define regBIF_BX_PF1_HDP_REG_COHERENCY_FLUSH_CNTL_BASE_IDX 5 |
6490 | #define regBIF_BX_PF1_HDP_MEM_COHERENCY_FLUSH_CNTL 0x8e17 |
6491 | #define regBIF_BX_PF1_HDP_MEM_COHERENCY_FLUSH_CNTL_BASE_IDX 5 |
6492 | #define regBIF_BX_PF1_HDP_MEM_COHERENCY_FLUSH_ONLY_CNTL 0x8e19 |
6493 | #define regBIF_BX_PF1_HDP_MEM_COHERENCY_FLUSH_ONLY_CNTL_BASE_IDX 5 |
6494 | #define regBIF_BX_PF1_HDP_MEM_COHERENCY_INVALIDATE_ONLY_CNTL 0x8e1a |
6495 | #define regBIF_BX_PF1_HDP_MEM_COHERENCY_INVALIDATE_ONLY_CNTL_BASE_IDX 5 |
6496 | #define regBIF_BX_PF1_GPU_HDP_FLUSH_ONLY_REQ 0x8e24 |
6497 | #define regBIF_BX_PF1_GPU_HDP_FLUSH_ONLY_REQ_BASE_IDX 5 |
6498 | #define regBIF_BX_PF1_GPU_HDP_INVALIDATE_ONLY_REQ 0x8e25 |
6499 | #define regBIF_BX_PF1_GPU_HDP_INVALIDATE_ONLY_REQ_BASE_IDX 5 |
6500 | #define regBIF_BX_PF1_GPU_HDP_FLUSH_REQ 0x8e26 |
6501 | #define regBIF_BX_PF1_GPU_HDP_FLUSH_REQ_BASE_IDX 5 |
6502 | #define regBIF_BX_PF1_GPU_HDP_FLUSH_DONE 0x8e27 |
6503 | #define regBIF_BX_PF1_GPU_HDP_FLUSH_DONE_BASE_IDX 5 |
6504 | #define regBIF_BX_PF1_BIF_TRANS_PENDING 0x8e28 |
6505 | #define regBIF_BX_PF1_BIF_TRANS_PENDING_BASE_IDX 5 |
6506 | #define regBIF_BX_PF1_NBIF_GFX_ADDR_LUT_BYPASS 0x8e32 |
6507 | #define regBIF_BX_PF1_NBIF_GFX_ADDR_LUT_BYPASS_BASE_IDX 5 |
6508 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_TRN_DW0 0x8e56 |
6509 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_TRN_DW0_BASE_IDX 5 |
6510 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_TRN_DW1 0x8e57 |
6511 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_TRN_DW1_BASE_IDX 5 |
6512 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_TRN_DW2 0x8e58 |
6513 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_TRN_DW2_BASE_IDX 5 |
6514 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_TRN_DW3 0x8e59 |
6515 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_TRN_DW3_BASE_IDX 5 |
6516 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_RCV_DW0 0x8e5a |
6517 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_RCV_DW0_BASE_IDX 5 |
6518 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_RCV_DW1 0x8e5b |
6519 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_RCV_DW1_BASE_IDX 5 |
6520 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_RCV_DW2 0x8e5c |
6521 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_RCV_DW2_BASE_IDX 5 |
6522 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_RCV_DW3 0x8e5d |
6523 | #define regBIF_BX_PF1_MAILBOX_MSGBUF_RCV_DW3_BASE_IDX 5 |
6524 | #define regBIF_BX_PF1_MAILBOX_CONTROL 0x8e5e |
6525 | #define regBIF_BX_PF1_MAILBOX_CONTROL_BASE_IDX 5 |
6526 | #define regBIF_BX_PF1_MAILBOX_INT_CNTL 0x8e5f |
6527 | #define regBIF_BX_PF1_MAILBOX_INT_CNTL_BASE_IDX 5 |
6528 | #define regBIF_BX_PF1_BIF_VMHV_MAILBOX 0x8e60 |
6529 | #define regBIF_BX_PF1_BIF_VMHV_MAILBOX_BASE_IDX 5 |
6530 | |
6531 | |
6532 | // addressBlock: nbio_nbif0_rcc_strap_rcc_strap_internal |
6533 | // base address: 0x10100000 |
6534 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP0 0xc400 |
6535 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP0_BASE_IDX 5 |
6536 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP1 0xc401 |
6537 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP1_BASE_IDX 5 |
6538 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP2 0xc402 |
6539 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP2_BASE_IDX 5 |
6540 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP3 0xc403 |
6541 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP3_BASE_IDX 5 |
6542 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP4 0xc404 |
6543 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP4_BASE_IDX 5 |
6544 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP5 0xc405 |
6545 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP5_BASE_IDX 5 |
6546 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP6 0xc406 |
6547 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP6_BASE_IDX 5 |
6548 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP7 0xc407 |
6549 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP7_BASE_IDX 5 |
6550 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP8 0xc408 |
6551 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP8_BASE_IDX 5 |
6552 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP9 0xc409 |
6553 | #define regRCC_STRAP2_RCC_DEV0_PORT_STRAP9_BASE_IDX 5 |
6554 | #define regRCC_DEV1_PORT_STRAP0 0xc480 |
6555 | #define regRCC_DEV1_PORT_STRAP0_BASE_IDX 5 |
6556 | #define regRCC_DEV1_PORT_STRAP1 0xc481 |
6557 | #define regRCC_DEV1_PORT_STRAP1_BASE_IDX 5 |
6558 | #define regRCC_DEV1_PORT_STRAP2 0xc482 |
6559 | #define regRCC_DEV1_PORT_STRAP2_BASE_IDX 5 |
6560 | #define regRCC_DEV1_PORT_STRAP3 0xc483 |
6561 | #define regRCC_DEV1_PORT_STRAP3_BASE_IDX 5 |
6562 | #define regRCC_DEV1_PORT_STRAP4 0xc484 |
6563 | #define regRCC_DEV1_PORT_STRAP4_BASE_IDX 5 |
6564 | #define regRCC_DEV1_PORT_STRAP5 0xc485 |
6565 | #define regRCC_DEV1_PORT_STRAP5_BASE_IDX 5 |
6566 | #define regRCC_DEV1_PORT_STRAP6 0xc486 |
6567 | #define regRCC_DEV1_PORT_STRAP6_BASE_IDX 5 |
6568 | #define regRCC_DEV1_PORT_STRAP7 0xc487 |
6569 | #define regRCC_DEV1_PORT_STRAP7_BASE_IDX 5 |
6570 | #define regRCC_DEV1_PORT_STRAP8 0xc488 |
6571 | #define regRCC_DEV1_PORT_STRAP8_BASE_IDX 5 |
6572 | #define regRCC_DEV1_PORT_STRAP9 0xc489 |
6573 | #define regRCC_DEV1_PORT_STRAP9_BASE_IDX 5 |
6574 | #define regRCC_DEV2_PORT_STRAP0 0xc500 |
6575 | #define regRCC_DEV2_PORT_STRAP0_BASE_IDX 5 |
6576 | #define regRCC_DEV2_PORT_STRAP1 0xc501 |
6577 | #define regRCC_DEV2_PORT_STRAP1_BASE_IDX 5 |
6578 | #define regRCC_DEV2_PORT_STRAP2 0xc502 |
6579 | #define regRCC_DEV2_PORT_STRAP2_BASE_IDX 5 |
6580 | #define regRCC_DEV2_PORT_STRAP3 0xc503 |
6581 | #define regRCC_DEV2_PORT_STRAP3_BASE_IDX 5 |
6582 | #define regRCC_DEV2_PORT_STRAP4 0xc504 |
6583 | #define regRCC_DEV2_PORT_STRAP4_BASE_IDX 5 |
6584 | #define regRCC_DEV2_PORT_STRAP5 0xc505 |
6585 | #define regRCC_DEV2_PORT_STRAP5_BASE_IDX 5 |
6586 | #define regRCC_DEV2_PORT_STRAP6 0xc506 |
6587 | #define regRCC_DEV2_PORT_STRAP6_BASE_IDX 5 |
6588 | #define regRCC_DEV2_PORT_STRAP7 0xc507 |
6589 | #define regRCC_DEV2_PORT_STRAP7_BASE_IDX 5 |
6590 | #define regRCC_DEV2_PORT_STRAP8 0xc508 |
6591 | #define regRCC_DEV2_PORT_STRAP8_BASE_IDX 5 |
6592 | #define regRCC_DEV2_PORT_STRAP9 0xc509 |
6593 | #define regRCC_DEV2_PORT_STRAP9_BASE_IDX 5 |
6594 | #define regRCC_STRAP2_RCC_BIF_STRAP0 0xc600 |
6595 | #define regRCC_STRAP2_RCC_BIF_STRAP0_BASE_IDX 5 |
6596 | #define regRCC_STRAP2_RCC_BIF_STRAP1 0xc601 |
6597 | #define regRCC_STRAP2_RCC_BIF_STRAP1_BASE_IDX 5 |
6598 | #define regRCC_STRAP2_RCC_BIF_STRAP2 0xc602 |
6599 | #define regRCC_STRAP2_RCC_BIF_STRAP2_BASE_IDX 5 |
6600 | #define regRCC_STRAP2_RCC_BIF_STRAP3 0xc603 |
6601 | #define regRCC_STRAP2_RCC_BIF_STRAP3_BASE_IDX 5 |
6602 | #define regRCC_STRAP2_RCC_BIF_STRAP4 0xc604 |
6603 | #define regRCC_STRAP2_RCC_BIF_STRAP4_BASE_IDX 5 |
6604 | #define regRCC_STRAP2_RCC_BIF_STRAP5 0xc605 |
6605 | #define regRCC_STRAP2_RCC_BIF_STRAP5_BASE_IDX 5 |
6606 | #define regRCC_STRAP2_RCC_BIF_STRAP6 0xc606 |
6607 | #define regRCC_STRAP2_RCC_BIF_STRAP6_BASE_IDX 5 |
6608 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP0 0xd000 |
6609 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP0_BASE_IDX 5 |
6610 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP1 0xd001 |
6611 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP1_BASE_IDX 5 |
6612 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP2 0xd002 |
6613 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP2_BASE_IDX 5 |
6614 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP3 0xd003 |
6615 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP3_BASE_IDX 5 |
6616 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP4 0xd004 |
6617 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP4_BASE_IDX 5 |
6618 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP5 0xd005 |
6619 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP5_BASE_IDX 5 |
6620 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP8 0xd008 |
6621 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP8_BASE_IDX 5 |
6622 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP9 0xd009 |
6623 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP9_BASE_IDX 5 |
6624 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP13 0xd00d |
6625 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP13_BASE_IDX 5 |
6626 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP14 0xd00e |
6627 | #define regRCC_STRAP2_RCC_DEV0_EPF0_STRAP14_BASE_IDX 5 |
6628 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP0 0xd080 |
6629 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP0_BASE_IDX 5 |
6630 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP2 0xd082 |
6631 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP2_BASE_IDX 5 |
6632 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP3 0xd083 |
6633 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP3_BASE_IDX 5 |
6634 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP4 0xd084 |
6635 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP4_BASE_IDX 5 |
6636 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP5 0xd085 |
6637 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP5_BASE_IDX 5 |
6638 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP6 0xd086 |
6639 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP6_BASE_IDX 5 |
6640 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP7 0xd087 |
6641 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP7_BASE_IDX 5 |
6642 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP10 0xd08a |
6643 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP10_BASE_IDX 5 |
6644 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP11 0xd08b |
6645 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP11_BASE_IDX 5 |
6646 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP12 0xd08c |
6647 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP12_BASE_IDX 5 |
6648 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP13 0xd08d |
6649 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP13_BASE_IDX 5 |
6650 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP14 0xd08e |
6651 | #define regRCC_STRAP2_RCC_DEV0_EPF1_STRAP14_BASE_IDX 5 |
6652 | #define regRCC_DEV0_EPF2_STRAP0 0xd100 |
6653 | #define regRCC_DEV0_EPF2_STRAP0_BASE_IDX 5 |
6654 | #define regRCC_DEV0_EPF2_STRAP2 0xd102 |
6655 | #define regRCC_DEV0_EPF2_STRAP2_BASE_IDX 5 |
6656 | #define regRCC_DEV0_EPF2_STRAP3 0xd103 |
6657 | #define regRCC_DEV0_EPF2_STRAP3_BASE_IDX 5 |
6658 | #define regRCC_DEV0_EPF2_STRAP4 0xd104 |
6659 | #define regRCC_DEV0_EPF2_STRAP4_BASE_IDX 5 |
6660 | #define regRCC_DEV0_EPF2_STRAP5 0xd105 |
6661 | #define regRCC_DEV0_EPF2_STRAP5_BASE_IDX 5 |
6662 | #define regRCC_DEV0_EPF2_STRAP6 0xd106 |
6663 | #define regRCC_DEV0_EPF2_STRAP6_BASE_IDX 5 |
6664 | #define regRCC_DEV0_EPF2_STRAP7 0xd107 |
6665 | #define regRCC_DEV0_EPF2_STRAP7_BASE_IDX 5 |
6666 | #define regRCC_DEV0_EPF2_STRAP10 0xd10a |
6667 | #define regRCC_DEV0_EPF2_STRAP10_BASE_IDX 5 |
6668 | #define regRCC_DEV0_EPF2_STRAP11 0xd10b |
6669 | #define regRCC_DEV0_EPF2_STRAP11_BASE_IDX 5 |
6670 | #define regRCC_DEV0_EPF2_STRAP12 0xd10c |
6671 | #define regRCC_DEV0_EPF2_STRAP12_BASE_IDX 5 |
6672 | #define regRCC_DEV0_EPF2_STRAP13 0xd10d |
6673 | #define regRCC_DEV0_EPF2_STRAP13_BASE_IDX 5 |
6674 | #define regRCC_DEV0_EPF2_STRAP14 0xd10e |
6675 | #define regRCC_DEV0_EPF2_STRAP14_BASE_IDX 5 |
6676 | #define regRCC_DEV0_EPF3_STRAP0 0xd180 |
6677 | #define regRCC_DEV0_EPF3_STRAP0_BASE_IDX 5 |
6678 | #define regRCC_DEV0_EPF3_STRAP2 0xd182 |
6679 | #define regRCC_DEV0_EPF3_STRAP2_BASE_IDX 5 |
6680 | #define regRCC_DEV0_EPF3_STRAP3 0xd183 |
6681 | #define regRCC_DEV0_EPF3_STRAP3_BASE_IDX 5 |
6682 | #define regRCC_DEV0_EPF3_STRAP4 0xd184 |
6683 | #define regRCC_DEV0_EPF3_STRAP4_BASE_IDX 5 |
6684 | #define regRCC_DEV0_EPF3_STRAP5 0xd185 |
6685 | #define regRCC_DEV0_EPF3_STRAP5_BASE_IDX 5 |
6686 | #define regRCC_DEV0_EPF3_STRAP6 0xd186 |
6687 | #define regRCC_DEV0_EPF3_STRAP6_BASE_IDX 5 |
6688 | #define regRCC_DEV0_EPF3_STRAP7 0xd187 |
6689 | #define regRCC_DEV0_EPF3_STRAP7_BASE_IDX 5 |
6690 | #define regRCC_DEV0_EPF3_STRAP10 0xd18a |
6691 | #define regRCC_DEV0_EPF3_STRAP10_BASE_IDX 5 |
6692 | #define regRCC_DEV0_EPF3_STRAP11 0xd18b |
6693 | #define regRCC_DEV0_EPF3_STRAP11_BASE_IDX 5 |
6694 | #define regRCC_DEV0_EPF3_STRAP12 0xd18c |
6695 | #define regRCC_DEV0_EPF3_STRAP12_BASE_IDX 5 |
6696 | #define regRCC_DEV0_EPF3_STRAP13 0xd18d |
6697 | #define regRCC_DEV0_EPF3_STRAP13_BASE_IDX 5 |
6698 | #define regRCC_DEV0_EPF3_STRAP14 0xd18e |
6699 | #define regRCC_DEV0_EPF3_STRAP14_BASE_IDX 5 |
6700 | #define regRCC_DEV0_EPF4_STRAP0 0xd200 |
6701 | #define regRCC_DEV0_EPF4_STRAP0_BASE_IDX 5 |
6702 | #define regRCC_DEV0_EPF4_STRAP2 0xd202 |
6703 | #define regRCC_DEV0_EPF4_STRAP2_BASE_IDX 5 |
6704 | #define regRCC_DEV0_EPF4_STRAP3 0xd203 |
6705 | #define regRCC_DEV0_EPF4_STRAP3_BASE_IDX 5 |
6706 | #define regRCC_DEV0_EPF4_STRAP4 0xd204 |
6707 | #define regRCC_DEV0_EPF4_STRAP4_BASE_IDX 5 |
6708 | #define regRCC_DEV0_EPF4_STRAP5 0xd205 |
6709 | #define regRCC_DEV0_EPF4_STRAP5_BASE_IDX 5 |
6710 | #define regRCC_DEV0_EPF4_STRAP6 0xd206 |
6711 | #define regRCC_DEV0_EPF4_STRAP6_BASE_IDX 5 |
6712 | #define regRCC_DEV0_EPF4_STRAP7 0xd207 |
6713 | #define regRCC_DEV0_EPF4_STRAP7_BASE_IDX 5 |
6714 | #define regRCC_DEV0_EPF4_STRAP13 0xd20d |
6715 | #define regRCC_DEV0_EPF4_STRAP13_BASE_IDX 5 |
6716 | #define regRCC_DEV0_EPF4_STRAP14 0xd20e |
6717 | #define regRCC_DEV0_EPF4_STRAP14_BASE_IDX 5 |
6718 | #define regRCC_DEV0_EPF5_STRAP0 0xd280 |
6719 | #define regRCC_DEV0_EPF5_STRAP0_BASE_IDX 5 |
6720 | #define regRCC_DEV0_EPF5_STRAP2 0xd282 |
6721 | #define regRCC_DEV0_EPF5_STRAP2_BASE_IDX 5 |
6722 | #define regRCC_DEV0_EPF5_STRAP3 0xd283 |
6723 | #define regRCC_DEV0_EPF5_STRAP3_BASE_IDX 5 |
6724 | #define regRCC_DEV0_EPF5_STRAP4 0xd284 |
6725 | #define regRCC_DEV0_EPF5_STRAP4_BASE_IDX 5 |
6726 | #define regRCC_DEV0_EPF5_STRAP5 0xd285 |
6727 | #define regRCC_DEV0_EPF5_STRAP5_BASE_IDX 5 |
6728 | #define regRCC_DEV0_EPF5_STRAP6 0xd286 |
6729 | #define regRCC_DEV0_EPF5_STRAP6_BASE_IDX 5 |
6730 | #define regRCC_DEV0_EPF5_STRAP7 0xd287 |
6731 | #define regRCC_DEV0_EPF5_STRAP7_BASE_IDX 5 |
6732 | #define regRCC_DEV0_EPF5_STRAP13 0xd28d |
6733 | #define regRCC_DEV0_EPF5_STRAP13_BASE_IDX 5 |
6734 | #define regRCC_DEV0_EPF5_STRAP14 0xd28e |
6735 | #define regRCC_DEV0_EPF5_STRAP14_BASE_IDX 5 |
6736 | #define regRCC_DEV0_EPF6_STRAP0 0xd300 |
6737 | #define regRCC_DEV0_EPF6_STRAP0_BASE_IDX 5 |
6738 | #define regRCC_DEV0_EPF6_STRAP2 0xd302 |
6739 | #define regRCC_DEV0_EPF6_STRAP2_BASE_IDX 5 |
6740 | #define regRCC_DEV0_EPF6_STRAP3 0xd303 |
6741 | #define regRCC_DEV0_EPF6_STRAP3_BASE_IDX 5 |
6742 | #define regRCC_DEV0_EPF6_STRAP4 0xd304 |
6743 | #define regRCC_DEV0_EPF6_STRAP4_BASE_IDX 5 |
6744 | #define regRCC_DEV0_EPF6_STRAP5 0xd305 |
6745 | #define regRCC_DEV0_EPF6_STRAP5_BASE_IDX 5 |
6746 | #define regRCC_DEV0_EPF6_STRAP6 0xd306 |
6747 | #define regRCC_DEV0_EPF6_STRAP6_BASE_IDX 5 |
6748 | #define regRCC_DEV0_EPF6_STRAP7 0xd307 |
6749 | #define regRCC_DEV0_EPF6_STRAP7_BASE_IDX 5 |
6750 | #define regRCC_DEV0_EPF6_STRAP13 0xd30d |
6751 | #define regRCC_DEV0_EPF6_STRAP13_BASE_IDX 5 |
6752 | #define regRCC_DEV0_EPF6_STRAP14 0xd30e |
6753 | #define regRCC_DEV0_EPF6_STRAP14_BASE_IDX 5 |
6754 | #define regRCC_DEV0_EPF7_STRAP0 0xd380 |
6755 | #define regRCC_DEV0_EPF7_STRAP0_BASE_IDX 5 |
6756 | #define regRCC_DEV0_EPF7_STRAP2 0xd382 |
6757 | #define regRCC_DEV0_EPF7_STRAP2_BASE_IDX 5 |
6758 | #define regRCC_DEV0_EPF7_STRAP3 0xd383 |
6759 | #define regRCC_DEV0_EPF7_STRAP3_BASE_IDX 5 |
6760 | #define regRCC_DEV0_EPF7_STRAP4 0xd384 |
6761 | #define regRCC_DEV0_EPF7_STRAP4_BASE_IDX 5 |
6762 | #define regRCC_DEV0_EPF7_STRAP5 0xd385 |
6763 | #define regRCC_DEV0_EPF7_STRAP5_BASE_IDX 5 |
6764 | #define regRCC_DEV0_EPF7_STRAP6 0xd386 |
6765 | #define regRCC_DEV0_EPF7_STRAP6_BASE_IDX 5 |
6766 | #define regRCC_DEV0_EPF7_STRAP7 0xd387 |
6767 | #define regRCC_DEV0_EPF7_STRAP7_BASE_IDX 5 |
6768 | #define regRCC_DEV0_EPF7_STRAP13 0xd38d |
6769 | #define regRCC_DEV0_EPF7_STRAP13_BASE_IDX 5 |
6770 | #define regRCC_DEV0_EPF7_STRAP14 0xd38e |
6771 | #define regRCC_DEV0_EPF7_STRAP14_BASE_IDX 5 |
6772 | #define regRCC_DEV1_EPF0_STRAP0 0xd400 |
6773 | #define regRCC_DEV1_EPF0_STRAP0_BASE_IDX 5 |
6774 | #define regRCC_DEV1_EPF0_STRAP2 0xd402 |
6775 | #define regRCC_DEV1_EPF0_STRAP2_BASE_IDX 5 |
6776 | #define regRCC_DEV1_EPF0_STRAP3 0xd403 |
6777 | #define regRCC_DEV1_EPF0_STRAP3_BASE_IDX 5 |
6778 | #define regRCC_DEV1_EPF0_STRAP4 0xd404 |
6779 | #define regRCC_DEV1_EPF0_STRAP4_BASE_IDX 5 |
6780 | #define regRCC_DEV1_EPF0_STRAP5 0xd405 |
6781 | #define regRCC_DEV1_EPF0_STRAP5_BASE_IDX 5 |
6782 | #define regRCC_DEV1_EPF0_STRAP6 0xd406 |
6783 | #define regRCC_DEV1_EPF0_STRAP6_BASE_IDX 5 |
6784 | #define regRCC_DEV1_EPF0_STRAP7 0xd407 |
6785 | #define regRCC_DEV1_EPF0_STRAP7_BASE_IDX 5 |
6786 | #define regRCC_DEV1_EPF0_STRAP13 0xd40d |
6787 | #define regRCC_DEV1_EPF0_STRAP13_BASE_IDX 5 |
6788 | #define regRCC_DEV1_EPF0_STRAP14 0xd40e |
6789 | #define regRCC_DEV1_EPF0_STRAP14_BASE_IDX 5 |
6790 | #define regRCC_DEV1_EPF1_STRAP0 0xd480 |
6791 | #define regRCC_DEV1_EPF1_STRAP0_BASE_IDX 5 |
6792 | #define regRCC_DEV1_EPF1_STRAP2 0xd482 |
6793 | #define regRCC_DEV1_EPF1_STRAP2_BASE_IDX 5 |
6794 | #define regRCC_DEV1_EPF1_STRAP3 0xd483 |
6795 | #define regRCC_DEV1_EPF1_STRAP3_BASE_IDX 5 |
6796 | #define regRCC_DEV1_EPF1_STRAP4 0xd484 |
6797 | #define regRCC_DEV1_EPF1_STRAP4_BASE_IDX 5 |
6798 | #define regRCC_DEV1_EPF1_STRAP5 0xd485 |
6799 | #define regRCC_DEV1_EPF1_STRAP5_BASE_IDX 5 |
6800 | #define regRCC_DEV1_EPF1_STRAP6 0xd486 |
6801 | #define regRCC_DEV1_EPF1_STRAP6_BASE_IDX 5 |
6802 | #define regRCC_DEV1_EPF1_STRAP7 0xd487 |
6803 | #define regRCC_DEV1_EPF1_STRAP7_BASE_IDX 5 |
6804 | #define regRCC_DEV1_EPF1_STRAP13 0xd48d |
6805 | #define regRCC_DEV1_EPF1_STRAP13_BASE_IDX 5 |
6806 | #define regRCC_DEV1_EPF1_STRAP14 0xd48e |
6807 | #define regRCC_DEV1_EPF1_STRAP14_BASE_IDX 5 |
6808 | #define regRCC_DEV1_EPF2_STRAP0 0xd500 |
6809 | #define regRCC_DEV1_EPF2_STRAP0_BASE_IDX 5 |
6810 | #define regRCC_DEV1_EPF2_STRAP2 0xd502 |
6811 | #define regRCC_DEV1_EPF2_STRAP2_BASE_IDX 5 |
6812 | #define regRCC_DEV1_EPF2_STRAP3 0xd503 |
6813 | #define regRCC_DEV1_EPF2_STRAP3_BASE_IDX 5 |
6814 | #define regRCC_DEV1_EPF2_STRAP4 0xd504 |
6815 | #define regRCC_DEV1_EPF2_STRAP4_BASE_IDX 5 |
6816 | #define regRCC_DEV1_EPF2_STRAP5 0xd505 |
6817 | #define regRCC_DEV1_EPF2_STRAP5_BASE_IDX 5 |
6818 | #define regRCC_DEV1_EPF2_STRAP6 0xd506 |
6819 | #define regRCC_DEV1_EPF2_STRAP6_BASE_IDX 5 |
6820 | #define regRCC_DEV1_EPF2_STRAP13 0xd50d |
6821 | #define regRCC_DEV1_EPF2_STRAP13_BASE_IDX 5 |
6822 | #define regRCC_DEV1_EPF2_STRAP14 0xd50e |
6823 | #define regRCC_DEV1_EPF2_STRAP14_BASE_IDX 5 |
6824 | #define regRCC_DEV1_EPF3_STRAP0 0xd580 |
6825 | #define regRCC_DEV1_EPF3_STRAP0_BASE_IDX 5 |
6826 | #define regRCC_DEV1_EPF3_STRAP2 0xd582 |
6827 | #define regRCC_DEV1_EPF3_STRAP2_BASE_IDX 5 |
6828 | #define regRCC_DEV1_EPF3_STRAP3 0xd583 |
6829 | #define regRCC_DEV1_EPF3_STRAP3_BASE_IDX 5 |
6830 | #define regRCC_DEV1_EPF3_STRAP4 0xd584 |
6831 | #define regRCC_DEV1_EPF3_STRAP4_BASE_IDX 5 |
6832 | #define regRCC_DEV1_EPF3_STRAP5 0xd585 |
6833 | #define regRCC_DEV1_EPF3_STRAP5_BASE_IDX 5 |
6834 | #define regRCC_DEV1_EPF3_STRAP6 0xd586 |
6835 | #define regRCC_DEV1_EPF3_STRAP6_BASE_IDX 5 |
6836 | #define regRCC_DEV1_EPF3_STRAP13 0xd58d |
6837 | #define regRCC_DEV1_EPF3_STRAP13_BASE_IDX 5 |
6838 | #define regRCC_DEV1_EPF3_STRAP14 0xd58e |
6839 | #define regRCC_DEV1_EPF3_STRAP14_BASE_IDX 5 |
6840 | #define regRCC_DEV1_EPF4_STRAP0 0xd600 |
6841 | #define regRCC_DEV1_EPF4_STRAP0_BASE_IDX 5 |
6842 | #define regRCC_DEV1_EPF4_STRAP2 0xd602 |
6843 | #define regRCC_DEV1_EPF4_STRAP2_BASE_IDX 5 |
6844 | #define regRCC_DEV1_EPF4_STRAP3 0xd603 |
6845 | #define regRCC_DEV1_EPF4_STRAP3_BASE_IDX 5 |
6846 | #define regRCC_DEV1_EPF4_STRAP4 0xd604 |
6847 | #define regRCC_DEV1_EPF4_STRAP4_BASE_IDX 5 |
6848 | #define regRCC_DEV1_EPF4_STRAP5 0xd605 |
6849 | #define regRCC_DEV1_EPF4_STRAP5_BASE_IDX 5 |
6850 | #define regRCC_DEV1_EPF4_STRAP6 0xd606 |
6851 | #define regRCC_DEV1_EPF4_STRAP6_BASE_IDX 5 |
6852 | #define regRCC_DEV1_EPF4_STRAP13 0xd60d |
6853 | #define regRCC_DEV1_EPF4_STRAP13_BASE_IDX 5 |
6854 | #define regRCC_DEV1_EPF4_STRAP14 0xd60e |
6855 | #define regRCC_DEV1_EPF4_STRAP14_BASE_IDX 5 |
6856 | #define regRCC_DEV1_EPF5_STRAP0 0xd680 |
6857 | #define regRCC_DEV1_EPF5_STRAP0_BASE_IDX 5 |
6858 | #define regRCC_DEV1_EPF5_STRAP2 0xd682 |
6859 | #define regRCC_DEV1_EPF5_STRAP2_BASE_IDX 5 |
6860 | #define regRCC_DEV1_EPF5_STRAP3 0xd683 |
6861 | #define regRCC_DEV1_EPF5_STRAP3_BASE_IDX 5 |
6862 | #define regRCC_DEV1_EPF5_STRAP4 0xd684 |
6863 | #define regRCC_DEV1_EPF5_STRAP4_BASE_IDX 5 |
6864 | #define regRCC_DEV1_EPF5_STRAP5 0xd685 |
6865 | #define regRCC_DEV1_EPF5_STRAP5_BASE_IDX 5 |
6866 | #define regRCC_DEV1_EPF5_STRAP6 0xd686 |
6867 | #define regRCC_DEV1_EPF5_STRAP6_BASE_IDX 5 |
6868 | #define regRCC_DEV1_EPF5_STRAP13 0xd68d |
6869 | #define regRCC_DEV1_EPF5_STRAP13_BASE_IDX 5 |
6870 | #define regRCC_DEV1_EPF5_STRAP14 0xd68e |
6871 | #define regRCC_DEV1_EPF5_STRAP14_BASE_IDX 5 |
6872 | #define regRCC_DEV2_EPF0_STRAP0 0xd800 |
6873 | #define regRCC_DEV2_EPF0_STRAP0_BASE_IDX 5 |
6874 | #define regRCC_DEV2_EPF0_STRAP2 0xd802 |
6875 | #define regRCC_DEV2_EPF0_STRAP2_BASE_IDX 5 |
6876 | #define regRCC_DEV2_EPF0_STRAP3 0xd803 |
6877 | #define regRCC_DEV2_EPF0_STRAP3_BASE_IDX 5 |
6878 | #define regRCC_DEV2_EPF0_STRAP4 0xd804 |
6879 | #define regRCC_DEV2_EPF0_STRAP4_BASE_IDX 5 |
6880 | #define regRCC_DEV2_EPF0_STRAP5 0xd805 |
6881 | #define regRCC_DEV2_EPF0_STRAP5_BASE_IDX 5 |
6882 | #define regRCC_DEV2_EPF0_STRAP6 0xd806 |
6883 | #define regRCC_DEV2_EPF0_STRAP6_BASE_IDX 5 |
6884 | #define regRCC_DEV2_EPF0_STRAP7 0xd807 |
6885 | #define regRCC_DEV2_EPF0_STRAP7_BASE_IDX 5 |
6886 | #define regRCC_DEV2_EPF0_STRAP13 0xd80d |
6887 | #define regRCC_DEV2_EPF0_STRAP13_BASE_IDX 5 |
6888 | #define regRCC_DEV2_EPF0_STRAP14 0xd80e |
6889 | #define regRCC_DEV2_EPF0_STRAP14_BASE_IDX 5 |
6890 | #define regRCC_DEV2_EPF1_STRAP0 0xd880 |
6891 | #define regRCC_DEV2_EPF1_STRAP0_BASE_IDX 5 |
6892 | #define regRCC_DEV2_EPF1_STRAP2 0xd882 |
6893 | #define regRCC_DEV2_EPF1_STRAP2_BASE_IDX 5 |
6894 | #define regRCC_DEV2_EPF1_STRAP3 0xd883 |
6895 | #define regRCC_DEV2_EPF1_STRAP3_BASE_IDX 5 |
6896 | #define regRCC_DEV2_EPF1_STRAP4 0xd884 |
6897 | #define regRCC_DEV2_EPF1_STRAP4_BASE_IDX 5 |
6898 | #define regRCC_DEV2_EPF1_STRAP5 0xd885 |
6899 | #define regRCC_DEV2_EPF1_STRAP5_BASE_IDX 5 |
6900 | #define regRCC_DEV2_EPF1_STRAP6 0xd886 |
6901 | #define regRCC_DEV2_EPF1_STRAP6_BASE_IDX 5 |
6902 | #define regRCC_DEV2_EPF1_STRAP13 0xd88d |
6903 | #define regRCC_DEV2_EPF1_STRAP13_BASE_IDX 5 |
6904 | #define regRCC_DEV2_EPF1_STRAP14 0xd88e |
6905 | #define regRCC_DEV2_EPF1_STRAP14_BASE_IDX 5 |
6906 | #define regRCC_DEV2_EPF2_STRAP0 0xd900 |
6907 | #define regRCC_DEV2_EPF2_STRAP0_BASE_IDX 5 |
6908 | #define regRCC_DEV2_EPF2_STRAP2 0xd902 |
6909 | #define regRCC_DEV2_EPF2_STRAP2_BASE_IDX 5 |
6910 | #define regRCC_DEV2_EPF2_STRAP3 0xd903 |
6911 | #define regRCC_DEV2_EPF2_STRAP3_BASE_IDX 5 |
6912 | #define regRCC_DEV2_EPF2_STRAP4 0xd904 |
6913 | #define regRCC_DEV2_EPF2_STRAP4_BASE_IDX 5 |
6914 | #define regRCC_DEV2_EPF2_STRAP5 0xd905 |
6915 | #define regRCC_DEV2_EPF2_STRAP5_BASE_IDX 5 |
6916 | #define regRCC_DEV2_EPF2_STRAP6 0xd906 |
6917 | #define regRCC_DEV2_EPF2_STRAP6_BASE_IDX 5 |
6918 | #define regRCC_DEV2_EPF2_STRAP13 0xd90d |
6919 | #define regRCC_DEV2_EPF2_STRAP13_BASE_IDX 5 |
6920 | #define regRCC_DEV2_EPF2_STRAP14 0xd90e |
6921 | #define regRCC_DEV2_EPF2_STRAP14_BASE_IDX 5 |
6922 | |
6923 | |
6924 | // addressBlock: nbio_nbif0_rcc_dev0_RCCPORTDEC |
6925 | // base address: 0x10131000 |
6926 | #define regRCC_DEV0_2_RCC_VDM_SUPPORT 0xc440 |
6927 | #define regRCC_DEV0_2_RCC_VDM_SUPPORT_BASE_IDX 5 |
6928 | #define regRCC_DEV0_2_RCC_BUS_CNTL 0xc441 |
6929 | #define regRCC_DEV0_2_RCC_BUS_CNTL_BASE_IDX 5 |
6930 | #define regRCC_DEV0_2_RCC_FEATURES_CONTROL_MISC 0xc442 |
6931 | #define regRCC_DEV0_2_RCC_FEATURES_CONTROL_MISC_BASE_IDX 5 |
6932 | #define regRCC_DEV0_2_RCC_DEV0_LINK_CNTL 0xc443 |
6933 | #define regRCC_DEV0_2_RCC_DEV0_LINK_CNTL_BASE_IDX 5 |
6934 | #define regRCC_DEV0_2_RCC_CMN_LINK_CNTL 0xc444 |
6935 | #define regRCC_DEV0_2_RCC_CMN_LINK_CNTL_BASE_IDX 5 |
6936 | #define regRCC_DEV0_2_RCC_EP_REQUESTERID_RESTORE 0xc445 |
6937 | #define regRCC_DEV0_2_RCC_EP_REQUESTERID_RESTORE_BASE_IDX 5 |
6938 | #define regRCC_DEV0_2_RCC_LTR_LSWITCH_CNTL 0xc446 |
6939 | #define regRCC_DEV0_2_RCC_LTR_LSWITCH_CNTL_BASE_IDX 5 |
6940 | #define regRCC_DEV0_2_RCC_MH_ARB_CNTL 0xc447 |
6941 | #define regRCC_DEV0_2_RCC_MH_ARB_CNTL_BASE_IDX 5 |
6942 | #define regRCC_DEV0_2_RCC_MARGIN_PARAM_CNTL0 0xc448 |
6943 | #define regRCC_DEV0_2_RCC_MARGIN_PARAM_CNTL0_BASE_IDX 5 |
6944 | #define regRCC_DEV0_2_RCC_MARGIN_PARAM_CNTL1 0xc449 |
6945 | #define regRCC_DEV0_2_RCC_MARGIN_PARAM_CNTL1_BASE_IDX 5 |
6946 | |
6947 | |
6948 | // addressBlock: nbio_nbif0_rcc_ep_dev0_RCCPORTDEC |
6949 | // base address: 0x10131000 |
6950 | #define regRCC_EP_DEV0_2_EP_PCIE_SCRATCH 0xc44c |
6951 | #define regRCC_EP_DEV0_2_EP_PCIE_SCRATCH_BASE_IDX 5 |
6952 | #define regRCC_EP_DEV0_2_EP_PCIE_CNTL 0xc44e |
6953 | #define regRCC_EP_DEV0_2_EP_PCIE_CNTL_BASE_IDX 5 |
6954 | #define regRCC_EP_DEV0_2_EP_PCIE_INT_CNTL 0xc44f |
6955 | #define regRCC_EP_DEV0_2_EP_PCIE_INT_CNTL_BASE_IDX 5 |
6956 | #define regRCC_EP_DEV0_2_EP_PCIE_INT_STATUS 0xc450 |
6957 | #define regRCC_EP_DEV0_2_EP_PCIE_INT_STATUS_BASE_IDX 5 |
6958 | #define regRCC_EP_DEV0_2_EP_PCIE_RX_CNTL2 0xc451 |
6959 | #define regRCC_EP_DEV0_2_EP_PCIE_RX_CNTL2_BASE_IDX 5 |
6960 | #define regRCC_EP_DEV0_2_EP_PCIE_BUS_CNTL 0xc452 |
6961 | #define regRCC_EP_DEV0_2_EP_PCIE_BUS_CNTL_BASE_IDX 5 |
6962 | #define regRCC_EP_DEV0_2_EP_PCIE_CFG_CNTL 0xc453 |
6963 | #define regRCC_EP_DEV0_2_EP_PCIE_CFG_CNTL_BASE_IDX 5 |
6964 | #define regRCC_EP_DEV0_2_EP_PCIE_TX_LTR_CNTL 0xc454 |
6965 | #define regRCC_EP_DEV0_2_EP_PCIE_TX_LTR_CNTL_BASE_IDX 5 |
6966 | #define regRCC_EP_DEV0_2_EP_PCIE_STRAP_MISC 0xc455 |
6967 | #define regRCC_EP_DEV0_2_EP_PCIE_STRAP_MISC_BASE_IDX 5 |
6968 | #define regRCC_EP_DEV0_2_EP_PCIE_STRAP_MISC2 0xc456 |
6969 | #define regRCC_EP_DEV0_2_EP_PCIE_STRAP_MISC2_BASE_IDX 5 |
6970 | #define regRCC_EP_DEV0_2_EP_PCIE_F0_DPA_CAP 0xc457 |
6971 | #define regRCC_EP_DEV0_2_EP_PCIE_F0_DPA_CAP_BASE_IDX 5 |
6972 | #define regRCC_EP_DEV0_2_EP_PCIE_F0_DPA_LATENCY_INDICATOR 0xc458 |
6973 | #define regRCC_EP_DEV0_2_EP_PCIE_F0_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
6974 | #define regRCC_EP_DEV0_2_EP_PCIE_F0_DPA_CNTL 0xc458 |
6975 | #define regRCC_EP_DEV0_2_EP_PCIE_F0_DPA_CNTL_BASE_IDX 5 |
6976 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_0 0xc458 |
6977 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
6978 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_1 0xc459 |
6979 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
6980 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_2 0xc459 |
6981 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
6982 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_3 0xc459 |
6983 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
6984 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_4 0xc459 |
6985 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
6986 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_5 0xc45a |
6987 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
6988 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_6 0xc45a |
6989 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
6990 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_7 0xc45a |
6991 | #define regRCC_EP_DEV0_2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
6992 | #define regRCC_EP_DEV0_2_EP_PCIE_PME_CONTROL 0xc45c |
6993 | #define regRCC_EP_DEV0_2_EP_PCIE_PME_CONTROL_BASE_IDX 5 |
6994 | #define regRCC_EP_DEV0_2_EP_PCIEP_RESERVED 0xc45d |
6995 | #define regRCC_EP_DEV0_2_EP_PCIEP_RESERVED_BASE_IDX 5 |
6996 | #define regRCC_EP_DEV0_2_EP_PCIE_TX_CNTL 0xc45f |
6997 | #define regRCC_EP_DEV0_2_EP_PCIE_TX_CNTL_BASE_IDX 5 |
6998 | #define regRCC_EP_DEV0_2_EP_PCIE_TX_REQUESTER_ID 0xc460 |
6999 | #define regRCC_EP_DEV0_2_EP_PCIE_TX_REQUESTER_ID_BASE_IDX 5 |
7000 | #define regRCC_EP_DEV0_2_EP_PCIE_ERR_CNTL 0xc461 |
7001 | #define regRCC_EP_DEV0_2_EP_PCIE_ERR_CNTL_BASE_IDX 5 |
7002 | #define regRCC_EP_DEV0_2_EP_PCIE_RX_CNTL 0xc462 |
7003 | #define regRCC_EP_DEV0_2_EP_PCIE_RX_CNTL_BASE_IDX 5 |
7004 | #define regRCC_EP_DEV0_2_EP_PCIE_LC_SPEED_CNTL 0xc463 |
7005 | #define regRCC_EP_DEV0_2_EP_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
7006 | |
7007 | |
7008 | // addressBlock: nbio_nbif0_rcc_dwn_dev0_RCCPORTDEC |
7009 | // base address: 0x10131000 |
7010 | #define regRCC_DWN_DEV0_2_DN_PCIE_RESERVED 0xc468 |
7011 | #define regRCC_DWN_DEV0_2_DN_PCIE_RESERVED_BASE_IDX 5 |
7012 | #define regRCC_DWN_DEV0_2_DN_PCIE_SCRATCH 0xc469 |
7013 | #define regRCC_DWN_DEV0_2_DN_PCIE_SCRATCH_BASE_IDX 5 |
7014 | #define regRCC_DWN_DEV0_2_DN_PCIE_CNTL 0xc46b |
7015 | #define regRCC_DWN_DEV0_2_DN_PCIE_CNTL_BASE_IDX 5 |
7016 | #define regRCC_DWN_DEV0_2_DN_PCIE_CONFIG_CNTL 0xc46c |
7017 | #define regRCC_DWN_DEV0_2_DN_PCIE_CONFIG_CNTL_BASE_IDX 5 |
7018 | #define regRCC_DWN_DEV0_2_DN_PCIE_RX_CNTL2 0xc46d |
7019 | #define regRCC_DWN_DEV0_2_DN_PCIE_RX_CNTL2_BASE_IDX 5 |
7020 | #define regRCC_DWN_DEV0_2_DN_PCIE_BUS_CNTL 0xc46e |
7021 | #define regRCC_DWN_DEV0_2_DN_PCIE_BUS_CNTL_BASE_IDX 5 |
7022 | #define regRCC_DWN_DEV0_2_DN_PCIE_CFG_CNTL 0xc46f |
7023 | #define regRCC_DWN_DEV0_2_DN_PCIE_CFG_CNTL_BASE_IDX 5 |
7024 | #define regRCC_DWN_DEV0_2_DN_PCIE_STRAP_F0 0xc470 |
7025 | #define regRCC_DWN_DEV0_2_DN_PCIE_STRAP_F0_BASE_IDX 5 |
7026 | #define regRCC_DWN_DEV0_2_DN_PCIE_STRAP_MISC 0xc471 |
7027 | #define regRCC_DWN_DEV0_2_DN_PCIE_STRAP_MISC_BASE_IDX 5 |
7028 | #define regRCC_DWN_DEV0_2_DN_PCIE_STRAP_MISC2 0xc472 |
7029 | #define regRCC_DWN_DEV0_2_DN_PCIE_STRAP_MISC2_BASE_IDX 5 |
7030 | |
7031 | |
7032 | // addressBlock: nbio_nbif0_rcc_dwnp_dev0_RCCPORTDEC |
7033 | // base address: 0x10131000 |
7034 | #define regRCC_DWNP_DEV0_2_PCIE_ERR_CNTL 0xc475 |
7035 | #define regRCC_DWNP_DEV0_2_PCIE_ERR_CNTL_BASE_IDX 5 |
7036 | #define regRCC_DWNP_DEV0_2_PCIE_RX_CNTL 0xc476 |
7037 | #define regRCC_DWNP_DEV0_2_PCIE_RX_CNTL_BASE_IDX 5 |
7038 | #define regRCC_DWNP_DEV0_2_PCIE_LC_SPEED_CNTL 0xc477 |
7039 | #define regRCC_DWNP_DEV0_2_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
7040 | #define regRCC_DWNP_DEV0_2_PCIE_LC_CNTL2 0xc478 |
7041 | #define regRCC_DWNP_DEV0_2_PCIE_LC_CNTL2_BASE_IDX 5 |
7042 | #define regRCC_DWNP_DEV0_2_PCIEP_STRAP_MISC 0xc479 |
7043 | #define regRCC_DWNP_DEV0_2_PCIEP_STRAP_MISC_BASE_IDX 5 |
7044 | #define regRCC_DWNP_DEV0_2_LTR_MSG_INFO_FROM_EP 0xc47a |
7045 | #define regRCC_DWNP_DEV0_2_LTR_MSG_INFO_FROM_EP_BASE_IDX 5 |
7046 | |
7047 | |
7048 | // addressBlock: nbio_nbif0_rcc_dev1_RCCPORTDEC |
7049 | // base address: 0x10131200 |
7050 | #define regRCC_DEV1_RCC_VDM_SUPPORT 0xc4c0 |
7051 | #define regRCC_DEV1_RCC_VDM_SUPPORT_BASE_IDX 5 |
7052 | #define regRCC_DEV1_RCC_BUS_CNTL 0xc4c1 |
7053 | #define regRCC_DEV1_RCC_BUS_CNTL_BASE_IDX 5 |
7054 | #define regRCC_DEV1_RCC_FEATURES_CONTROL_MISC 0xc4c2 |
7055 | #define regRCC_DEV1_RCC_FEATURES_CONTROL_MISC_BASE_IDX 5 |
7056 | #define regRCC_DEV1_RCC_DEV0_LINK_CNTL 0xc4c3 |
7057 | #define regRCC_DEV1_RCC_DEV0_LINK_CNTL_BASE_IDX 5 |
7058 | #define regRCC_DEV1_RCC_CMN_LINK_CNTL 0xc4c4 |
7059 | #define regRCC_DEV1_RCC_CMN_LINK_CNTL_BASE_IDX 5 |
7060 | #define regRCC_DEV1_RCC_EP_REQUESTERID_RESTORE 0xc4c5 |
7061 | #define regRCC_DEV1_RCC_EP_REQUESTERID_RESTORE_BASE_IDX 5 |
7062 | #define regRCC_DEV1_RCC_LTR_LSWITCH_CNTL 0xc4c6 |
7063 | #define regRCC_DEV1_RCC_LTR_LSWITCH_CNTL_BASE_IDX 5 |
7064 | #define regRCC_DEV1_RCC_MH_ARB_CNTL 0xc4c7 |
7065 | #define regRCC_DEV1_RCC_MH_ARB_CNTL_BASE_IDX 5 |
7066 | #define regRCC_DEV1_RCC_MARGIN_PARAM_CNTL0 0xc4c8 |
7067 | #define regRCC_DEV1_RCC_MARGIN_PARAM_CNTL0_BASE_IDX 5 |
7068 | #define regRCC_DEV1_RCC_MARGIN_PARAM_CNTL1 0xc4c9 |
7069 | #define regRCC_DEV1_RCC_MARGIN_PARAM_CNTL1_BASE_IDX 5 |
7070 | |
7071 | |
7072 | // addressBlock: nbio_nbif0_rcc_ep_dev1_RCCPORTDEC |
7073 | // base address: 0x10131200 |
7074 | #define regRCC_EP_DEV1_EP_PCIE_SCRATCH 0xc4cc |
7075 | #define regRCC_EP_DEV1_EP_PCIE_SCRATCH_BASE_IDX 5 |
7076 | #define regRCC_EP_DEV1_EP_PCIE_CNTL 0xc4ce |
7077 | #define regRCC_EP_DEV1_EP_PCIE_CNTL_BASE_IDX 5 |
7078 | #define regRCC_EP_DEV1_EP_PCIE_INT_CNTL 0xc4cf |
7079 | #define regRCC_EP_DEV1_EP_PCIE_INT_CNTL_BASE_IDX 5 |
7080 | #define regRCC_EP_DEV1_EP_PCIE_INT_STATUS 0xc4d0 |
7081 | #define regRCC_EP_DEV1_EP_PCIE_INT_STATUS_BASE_IDX 5 |
7082 | #define regRCC_EP_DEV1_EP_PCIE_RX_CNTL2 0xc4d1 |
7083 | #define regRCC_EP_DEV1_EP_PCIE_RX_CNTL2_BASE_IDX 5 |
7084 | #define regRCC_EP_DEV1_EP_PCIE_BUS_CNTL 0xc4d2 |
7085 | #define regRCC_EP_DEV1_EP_PCIE_BUS_CNTL_BASE_IDX 5 |
7086 | #define regRCC_EP_DEV1_EP_PCIE_CFG_CNTL 0xc4d3 |
7087 | #define regRCC_EP_DEV1_EP_PCIE_CFG_CNTL_BASE_IDX 5 |
7088 | #define regRCC_EP_DEV1_EP_PCIE_TX_LTR_CNTL 0xc4d4 |
7089 | #define regRCC_EP_DEV1_EP_PCIE_TX_LTR_CNTL_BASE_IDX 5 |
7090 | #define regRCC_EP_DEV1_EP_PCIE_STRAP_MISC 0xc4d5 |
7091 | #define regRCC_EP_DEV1_EP_PCIE_STRAP_MISC_BASE_IDX 5 |
7092 | #define regRCC_EP_DEV1_EP_PCIE_STRAP_MISC2 0xc4d6 |
7093 | #define regRCC_EP_DEV1_EP_PCIE_STRAP_MISC2_BASE_IDX 5 |
7094 | #define regRCC_EP_DEV1_EP_PCIE_F0_DPA_CAP 0xc4d7 |
7095 | #define regRCC_EP_DEV1_EP_PCIE_F0_DPA_CAP_BASE_IDX 5 |
7096 | #define regRCC_EP_DEV1_EP_PCIE_F0_DPA_LATENCY_INDICATOR 0xc4d8 |
7097 | #define regRCC_EP_DEV1_EP_PCIE_F0_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
7098 | #define regRCC_EP_DEV1_EP_PCIE_F0_DPA_CNTL 0xc4d8 |
7099 | #define regRCC_EP_DEV1_EP_PCIE_F0_DPA_CNTL_BASE_IDX 5 |
7100 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_0 0xc4d8 |
7101 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
7102 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_1 0xc4d9 |
7103 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
7104 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_2 0xc4d9 |
7105 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
7106 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_3 0xc4d9 |
7107 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
7108 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_4 0xc4d9 |
7109 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
7110 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_5 0xc4da |
7111 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
7112 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_6 0xc4da |
7113 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
7114 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_7 0xc4da |
7115 | #define regRCC_EP_DEV1_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
7116 | #define regRCC_EP_DEV1_EP_PCIE_PME_CONTROL 0xc4dc |
7117 | #define regRCC_EP_DEV1_EP_PCIE_PME_CONTROL_BASE_IDX 5 |
7118 | #define regRCC_EP_DEV1_EP_PCIEP_RESERVED 0xc4dd |
7119 | #define regRCC_EP_DEV1_EP_PCIEP_RESERVED_BASE_IDX 5 |
7120 | #define regRCC_EP_DEV1_EP_PCIE_TX_CNTL 0xc4df |
7121 | #define regRCC_EP_DEV1_EP_PCIE_TX_CNTL_BASE_IDX 5 |
7122 | #define regRCC_EP_DEV1_EP_PCIE_TX_REQUESTER_ID 0xc4e0 |
7123 | #define regRCC_EP_DEV1_EP_PCIE_TX_REQUESTER_ID_BASE_IDX 5 |
7124 | #define regRCC_EP_DEV1_EP_PCIE_ERR_CNTL 0xc4e1 |
7125 | #define regRCC_EP_DEV1_EP_PCIE_ERR_CNTL_BASE_IDX 5 |
7126 | #define regRCC_EP_DEV1_EP_PCIE_RX_CNTL 0xc4e2 |
7127 | #define regRCC_EP_DEV1_EP_PCIE_RX_CNTL_BASE_IDX 5 |
7128 | #define regRCC_EP_DEV1_EP_PCIE_LC_SPEED_CNTL 0xc4e3 |
7129 | #define regRCC_EP_DEV1_EP_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
7130 | |
7131 | |
7132 | // addressBlock: nbio_nbif0_rcc_dwn_dev1_RCCPORTDEC |
7133 | // base address: 0x10131200 |
7134 | #define regRCC_DWN_DEV1_DN_PCIE_RESERVED 0xc4e8 |
7135 | #define regRCC_DWN_DEV1_DN_PCIE_RESERVED_BASE_IDX 5 |
7136 | #define regRCC_DWN_DEV1_DN_PCIE_SCRATCH 0xc4e9 |
7137 | #define regRCC_DWN_DEV1_DN_PCIE_SCRATCH_BASE_IDX 5 |
7138 | #define regRCC_DWN_DEV1_DN_PCIE_CNTL 0xc4eb |
7139 | #define regRCC_DWN_DEV1_DN_PCIE_CNTL_BASE_IDX 5 |
7140 | #define regRCC_DWN_DEV1_DN_PCIE_CONFIG_CNTL 0xc4ec |
7141 | #define regRCC_DWN_DEV1_DN_PCIE_CONFIG_CNTL_BASE_IDX 5 |
7142 | #define regRCC_DWN_DEV1_DN_PCIE_RX_CNTL2 0xc4ed |
7143 | #define regRCC_DWN_DEV1_DN_PCIE_RX_CNTL2_BASE_IDX 5 |
7144 | #define regRCC_DWN_DEV1_DN_PCIE_BUS_CNTL 0xc4ee |
7145 | #define regRCC_DWN_DEV1_DN_PCIE_BUS_CNTL_BASE_IDX 5 |
7146 | #define regRCC_DWN_DEV1_DN_PCIE_CFG_CNTL 0xc4ef |
7147 | #define regRCC_DWN_DEV1_DN_PCIE_CFG_CNTL_BASE_IDX 5 |
7148 | #define regRCC_DWN_DEV1_DN_PCIE_STRAP_F0 0xc4f0 |
7149 | #define regRCC_DWN_DEV1_DN_PCIE_STRAP_F0_BASE_IDX 5 |
7150 | #define regRCC_DWN_DEV1_DN_PCIE_STRAP_MISC 0xc4f1 |
7151 | #define regRCC_DWN_DEV1_DN_PCIE_STRAP_MISC_BASE_IDX 5 |
7152 | #define regRCC_DWN_DEV1_DN_PCIE_STRAP_MISC2 0xc4f2 |
7153 | #define regRCC_DWN_DEV1_DN_PCIE_STRAP_MISC2_BASE_IDX 5 |
7154 | |
7155 | |
7156 | // addressBlock: nbio_nbif0_rcc_dwnp_dev1_RCCPORTDEC |
7157 | // base address: 0x10131200 |
7158 | #define regRCC_DWNP_DEV1_PCIE_ERR_CNTL 0xc4f5 |
7159 | #define regRCC_DWNP_DEV1_PCIE_ERR_CNTL_BASE_IDX 5 |
7160 | #define regRCC_DWNP_DEV1_PCIE_RX_CNTL 0xc4f6 |
7161 | #define regRCC_DWNP_DEV1_PCIE_RX_CNTL_BASE_IDX 5 |
7162 | #define regRCC_DWNP_DEV1_PCIE_LC_SPEED_CNTL 0xc4f7 |
7163 | #define regRCC_DWNP_DEV1_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
7164 | #define regRCC_DWNP_DEV1_PCIE_LC_CNTL2 0xc4f8 |
7165 | #define regRCC_DWNP_DEV1_PCIE_LC_CNTL2_BASE_IDX 5 |
7166 | #define regRCC_DWNP_DEV1_PCIEP_STRAP_MISC 0xc4f9 |
7167 | #define regRCC_DWNP_DEV1_PCIEP_STRAP_MISC_BASE_IDX 5 |
7168 | #define regRCC_DWNP_DEV1_LTR_MSG_INFO_FROM_EP 0xc4fa |
7169 | #define regRCC_DWNP_DEV1_LTR_MSG_INFO_FROM_EP_BASE_IDX 5 |
7170 | |
7171 | |
7172 | // addressBlock: nbio_nbif0_rcc_dev2_RCCPORTDEC |
7173 | // base address: 0x10131400 |
7174 | #define regRCC_DEV2_RCC_VDM_SUPPORT 0xc540 |
7175 | #define regRCC_DEV2_RCC_VDM_SUPPORT_BASE_IDX 5 |
7176 | #define regRCC_DEV2_RCC_BUS_CNTL 0xc541 |
7177 | #define regRCC_DEV2_RCC_BUS_CNTL_BASE_IDX 5 |
7178 | #define regRCC_DEV2_RCC_FEATURES_CONTROL_MISC 0xc542 |
7179 | #define regRCC_DEV2_RCC_FEATURES_CONTROL_MISC_BASE_IDX 5 |
7180 | #define regRCC_DEV2_RCC_DEV0_LINK_CNTL 0xc543 |
7181 | #define regRCC_DEV2_RCC_DEV0_LINK_CNTL_BASE_IDX 5 |
7182 | #define regRCC_DEV2_RCC_CMN_LINK_CNTL 0xc544 |
7183 | #define regRCC_DEV2_RCC_CMN_LINK_CNTL_BASE_IDX 5 |
7184 | #define regRCC_DEV2_RCC_EP_REQUESTERID_RESTORE 0xc545 |
7185 | #define regRCC_DEV2_RCC_EP_REQUESTERID_RESTORE_BASE_IDX 5 |
7186 | #define regRCC_DEV2_RCC_LTR_LSWITCH_CNTL 0xc546 |
7187 | #define regRCC_DEV2_RCC_LTR_LSWITCH_CNTL_BASE_IDX 5 |
7188 | #define regRCC_DEV2_RCC_MH_ARB_CNTL 0xc547 |
7189 | #define regRCC_DEV2_RCC_MH_ARB_CNTL_BASE_IDX 5 |
7190 | #define regRCC_DEV2_RCC_MARGIN_PARAM_CNTL0 0xc548 |
7191 | #define regRCC_DEV2_RCC_MARGIN_PARAM_CNTL0_BASE_IDX 5 |
7192 | #define regRCC_DEV2_RCC_MARGIN_PARAM_CNTL1 0xc549 |
7193 | #define regRCC_DEV2_RCC_MARGIN_PARAM_CNTL1_BASE_IDX 5 |
7194 | |
7195 | |
7196 | // addressBlock: nbio_nbif0_rcc_ep_dev2_RCCPORTDEC |
7197 | // base address: 0x10131400 |
7198 | #define regRCC_EP_DEV2_EP_PCIE_SCRATCH 0xc54c |
7199 | #define regRCC_EP_DEV2_EP_PCIE_SCRATCH_BASE_IDX 5 |
7200 | #define regRCC_EP_DEV2_EP_PCIE_CNTL 0xc54e |
7201 | #define regRCC_EP_DEV2_EP_PCIE_CNTL_BASE_IDX 5 |
7202 | #define regRCC_EP_DEV2_EP_PCIE_INT_CNTL 0xc54f |
7203 | #define regRCC_EP_DEV2_EP_PCIE_INT_CNTL_BASE_IDX 5 |
7204 | #define regRCC_EP_DEV2_EP_PCIE_INT_STATUS 0xc550 |
7205 | #define regRCC_EP_DEV2_EP_PCIE_INT_STATUS_BASE_IDX 5 |
7206 | #define regRCC_EP_DEV2_EP_PCIE_RX_CNTL2 0xc551 |
7207 | #define regRCC_EP_DEV2_EP_PCIE_RX_CNTL2_BASE_IDX 5 |
7208 | #define regRCC_EP_DEV2_EP_PCIE_BUS_CNTL 0xc552 |
7209 | #define regRCC_EP_DEV2_EP_PCIE_BUS_CNTL_BASE_IDX 5 |
7210 | #define regRCC_EP_DEV2_EP_PCIE_CFG_CNTL 0xc553 |
7211 | #define regRCC_EP_DEV2_EP_PCIE_CFG_CNTL_BASE_IDX 5 |
7212 | #define regRCC_EP_DEV2_EP_PCIE_TX_LTR_CNTL 0xc554 |
7213 | #define regRCC_EP_DEV2_EP_PCIE_TX_LTR_CNTL_BASE_IDX 5 |
7214 | #define regRCC_EP_DEV2_EP_PCIE_STRAP_MISC 0xc555 |
7215 | #define regRCC_EP_DEV2_EP_PCIE_STRAP_MISC_BASE_IDX 5 |
7216 | #define regRCC_EP_DEV2_EP_PCIE_STRAP_MISC2 0xc556 |
7217 | #define regRCC_EP_DEV2_EP_PCIE_STRAP_MISC2_BASE_IDX 5 |
7218 | #define regRCC_EP_DEV2_EP_PCIE_F0_DPA_CAP 0xc557 |
7219 | #define regRCC_EP_DEV2_EP_PCIE_F0_DPA_CAP_BASE_IDX 5 |
7220 | #define regRCC_EP_DEV2_EP_PCIE_F0_DPA_LATENCY_INDICATOR 0xc558 |
7221 | #define regRCC_EP_DEV2_EP_PCIE_F0_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
7222 | #define regRCC_EP_DEV2_EP_PCIE_F0_DPA_CNTL 0xc558 |
7223 | #define regRCC_EP_DEV2_EP_PCIE_F0_DPA_CNTL_BASE_IDX 5 |
7224 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_0 0xc558 |
7225 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
7226 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_1 0xc559 |
7227 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
7228 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_2 0xc559 |
7229 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
7230 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_3 0xc559 |
7231 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
7232 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_4 0xc559 |
7233 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
7234 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_5 0xc55a |
7235 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
7236 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_6 0xc55a |
7237 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
7238 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_7 0xc55a |
7239 | #define regRCC_EP_DEV2_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
7240 | #define regRCC_EP_DEV2_EP_PCIE_PME_CONTROL 0xc55c |
7241 | #define regRCC_EP_DEV2_EP_PCIE_PME_CONTROL_BASE_IDX 5 |
7242 | #define regRCC_EP_DEV2_EP_PCIEP_RESERVED 0xc55d |
7243 | #define regRCC_EP_DEV2_EP_PCIEP_RESERVED_BASE_IDX 5 |
7244 | #define regRCC_EP_DEV2_EP_PCIE_TX_CNTL 0xc55f |
7245 | #define regRCC_EP_DEV2_EP_PCIE_TX_CNTL_BASE_IDX 5 |
7246 | #define regRCC_EP_DEV2_EP_PCIE_TX_REQUESTER_ID 0xc560 |
7247 | #define regRCC_EP_DEV2_EP_PCIE_TX_REQUESTER_ID_BASE_IDX 5 |
7248 | #define regRCC_EP_DEV2_EP_PCIE_ERR_CNTL 0xc561 |
7249 | #define regRCC_EP_DEV2_EP_PCIE_ERR_CNTL_BASE_IDX 5 |
7250 | #define regRCC_EP_DEV2_EP_PCIE_RX_CNTL 0xc562 |
7251 | #define regRCC_EP_DEV2_EP_PCIE_RX_CNTL_BASE_IDX 5 |
7252 | #define regRCC_EP_DEV2_EP_PCIE_LC_SPEED_CNTL 0xc563 |
7253 | #define regRCC_EP_DEV2_EP_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
7254 | |
7255 | |
7256 | // addressBlock: nbio_nbif0_rcc_dwn_dev2_RCCPORTDEC |
7257 | // base address: 0x10131400 |
7258 | #define regRCC_DWN_DEV2_DN_PCIE_RESERVED 0xc568 |
7259 | #define regRCC_DWN_DEV2_DN_PCIE_RESERVED_BASE_IDX 5 |
7260 | #define regRCC_DWN_DEV2_DN_PCIE_SCRATCH 0xc569 |
7261 | #define regRCC_DWN_DEV2_DN_PCIE_SCRATCH_BASE_IDX 5 |
7262 | #define regRCC_DWN_DEV2_DN_PCIE_CNTL 0xc56b |
7263 | #define regRCC_DWN_DEV2_DN_PCIE_CNTL_BASE_IDX 5 |
7264 | #define regRCC_DWN_DEV2_DN_PCIE_CONFIG_CNTL 0xc56c |
7265 | #define regRCC_DWN_DEV2_DN_PCIE_CONFIG_CNTL_BASE_IDX 5 |
7266 | #define regRCC_DWN_DEV2_DN_PCIE_RX_CNTL2 0xc56d |
7267 | #define regRCC_DWN_DEV2_DN_PCIE_RX_CNTL2_BASE_IDX 5 |
7268 | #define regRCC_DWN_DEV2_DN_PCIE_BUS_CNTL 0xc56e |
7269 | #define regRCC_DWN_DEV2_DN_PCIE_BUS_CNTL_BASE_IDX 5 |
7270 | #define regRCC_DWN_DEV2_DN_PCIE_CFG_CNTL 0xc56f |
7271 | #define regRCC_DWN_DEV2_DN_PCIE_CFG_CNTL_BASE_IDX 5 |
7272 | #define regRCC_DWN_DEV2_DN_PCIE_STRAP_F0 0xc570 |
7273 | #define regRCC_DWN_DEV2_DN_PCIE_STRAP_F0_BASE_IDX 5 |
7274 | #define regRCC_DWN_DEV2_DN_PCIE_STRAP_MISC 0xc571 |
7275 | #define regRCC_DWN_DEV2_DN_PCIE_STRAP_MISC_BASE_IDX 5 |
7276 | #define regRCC_DWN_DEV2_DN_PCIE_STRAP_MISC2 0xc572 |
7277 | #define regRCC_DWN_DEV2_DN_PCIE_STRAP_MISC2_BASE_IDX 5 |
7278 | |
7279 | |
7280 | // addressBlock: nbio_nbif0_rcc_dwnp_dev2_RCCPORTDEC |
7281 | // base address: 0x10131400 |
7282 | #define regRCC_DWNP_DEV2_PCIE_ERR_CNTL 0xc575 |
7283 | #define regRCC_DWNP_DEV2_PCIE_ERR_CNTL_BASE_IDX 5 |
7284 | #define regRCC_DWNP_DEV2_PCIE_RX_CNTL 0xc576 |
7285 | #define regRCC_DWNP_DEV2_PCIE_RX_CNTL_BASE_IDX 5 |
7286 | #define regRCC_DWNP_DEV2_PCIE_LC_SPEED_CNTL 0xc577 |
7287 | #define regRCC_DWNP_DEV2_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
7288 | #define regRCC_DWNP_DEV2_PCIE_LC_CNTL2 0xc578 |
7289 | #define regRCC_DWNP_DEV2_PCIE_LC_CNTL2_BASE_IDX 5 |
7290 | #define regRCC_DWNP_DEV2_PCIEP_STRAP_MISC 0xc579 |
7291 | #define regRCC_DWNP_DEV2_PCIEP_STRAP_MISC_BASE_IDX 5 |
7292 | #define regRCC_DWNP_DEV2_LTR_MSG_INFO_FROM_EP 0xc57a |
7293 | #define regRCC_DWNP_DEV2_LTR_MSG_INFO_FROM_EP_BASE_IDX 5 |
7294 | |
7295 | |
7296 | // addressBlock: nbio_nbif0_bif_misc_bif_misc_regblk |
7297 | // base address: 0x10100000 |
7298 | #define regNBIF_STRAP_BIOS_CNTL 0xcc81 |
7299 | #define regNBIF_STRAP_BIOS_CNTL_BASE_IDX 5 |
7300 | #define regMISC_SCRATCH 0xe800 |
7301 | #define regMISC_SCRATCH_BASE_IDX 5 |
7302 | #define regINTR_LINE_POLARITY 0xe801 |
7303 | #define regINTR_LINE_POLARITY_BASE_IDX 5 |
7304 | #define regINTR_LINE_ENABLE 0xe802 |
7305 | #define regINTR_LINE_ENABLE_BASE_IDX 5 |
7306 | #define regOUTSTANDING_VC_ALLOC 0xe803 |
7307 | #define regOUTSTANDING_VC_ALLOC_BASE_IDX 5 |
7308 | #define regBIFC_MISC_CTRL0 0xe804 |
7309 | #define regBIFC_MISC_CTRL0_BASE_IDX 5 |
7310 | #define regBIFC_MISC_CTRL1 0xe805 |
7311 | #define regBIFC_MISC_CTRL1_BASE_IDX 5 |
7312 | #define regBIFC_BME_ERR_LOG 0xe806 |
7313 | #define regBIFC_BME_ERR_LOG_BASE_IDX 5 |
7314 | #define regBIFC_LC_TIMER_CTRL 0xe807 |
7315 | #define regBIFC_LC_TIMER_CTRL_BASE_IDX 5 |
7316 | #define regBIFC_RCCBIH_BME_ERR_LOG0 0xe808 |
7317 | #define regBIFC_RCCBIH_BME_ERR_LOG0_BASE_IDX 5 |
7318 | #define regBIFC_RCCBIH_BME_ERR_LOG1 0xe809 |
7319 | #define regBIFC_RCCBIH_BME_ERR_LOG1_BASE_IDX 5 |
7320 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV0_F0_F1 0xe80a |
7321 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV0_F0_F1_BASE_IDX 5 |
7322 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV0_F2_F3 0xe80b |
7323 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV0_F2_F3_BASE_IDX 5 |
7324 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV0_F4_F5 0xe80c |
7325 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV0_F4_F5_BASE_IDX 5 |
7326 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV0_F6_F7 0xe80d |
7327 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV0_F6_F7_BASE_IDX 5 |
7328 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV1_F0_F1 0xe80e |
7329 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV1_F0_F1_BASE_IDX 5 |
7330 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV1_F2_F3 0xe80f |
7331 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV1_F2_F3_BASE_IDX 5 |
7332 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV1_F4_F5 0xe810 |
7333 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV1_F4_F5_BASE_IDX 5 |
7334 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV1_F6_F7 0xe811 |
7335 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV1_F6_F7_BASE_IDX 5 |
7336 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV2_F0_F1 0xe812 |
7337 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV2_F0_F1_BASE_IDX 5 |
7338 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV2_F2_F3 0xe813 |
7339 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV2_F2_F3_BASE_IDX 5 |
7340 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV2_F4_F5 0xe814 |
7341 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV2_F4_F5_BASE_IDX 5 |
7342 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV2_F6_F7 0xe815 |
7343 | #define regBIFC_DMA_ATTR_OVERRIDE_DEV2_F6_F7_BASE_IDX 5 |
7344 | #define regBIFC_DMA_ATTR_CNTL2_DEV0 0xe81a |
7345 | #define regBIFC_DMA_ATTR_CNTL2_DEV0_BASE_IDX 5 |
7346 | #define regBIFC_DMA_ATTR_CNTL2_DEV1 0xe81b |
7347 | #define regBIFC_DMA_ATTR_CNTL2_DEV1_BASE_IDX 5 |
7348 | #define regBIFC_DMA_ATTR_CNTL2_DEV2 0xe81c |
7349 | #define regBIFC_DMA_ATTR_CNTL2_DEV2_BASE_IDX 5 |
7350 | #define regBME_DUMMY_CNTL_0 0xe825 |
7351 | #define regBME_DUMMY_CNTL_0_BASE_IDX 5 |
7352 | #define regBME_DUMMY_CNTL_1 0xe826 |
7353 | #define regBME_DUMMY_CNTL_1_BASE_IDX 5 |
7354 | #define regBIFC_HSTARB_CNTL 0xe828 |
7355 | #define regBIFC_HSTARB_CNTL_BASE_IDX 5 |
7356 | #define regBIFC_GSI_CNTL 0xe829 |
7357 | #define regBIFC_GSI_CNTL_BASE_IDX 5 |
7358 | #define regBIFC_PCIEFUNC_CNTL 0xe82a |
7359 | #define regBIFC_PCIEFUNC_CNTL_BASE_IDX 5 |
7360 | #define regBIFC_PASID_CHECK_DIS 0xe82b |
7361 | #define regBIFC_PASID_CHECK_DIS_BASE_IDX 5 |
7362 | #define regBIFC_SDP_CNTL_0 0xe82c |
7363 | #define regBIFC_SDP_CNTL_0_BASE_IDX 5 |
7364 | #define regBIFC_SDP_CNTL_1 0xe82d |
7365 | #define regBIFC_SDP_CNTL_1_BASE_IDX 5 |
7366 | #define regBIFC_PASID_STS 0xe82e |
7367 | #define regBIFC_PASID_STS_BASE_IDX 5 |
7368 | #define regBIFC_ATHUB_ACT_CNTL 0xe82f |
7369 | #define regBIFC_ATHUB_ACT_CNTL_BASE_IDX 5 |
7370 | #define regBIFC_PERF_CNTL_0 0xe830 |
7371 | #define regBIFC_PERF_CNTL_0_BASE_IDX 5 |
7372 | #define regBIFC_PERF_CNTL_1 0xe831 |
7373 | #define regBIFC_PERF_CNTL_1_BASE_IDX 5 |
7374 | #define regBIFC_PERF_CNT_MMIO_RD 0xe832 |
7375 | #define regBIFC_PERF_CNT_MMIO_RD_BASE_IDX 5 |
7376 | #define regBIFC_PERF_CNT_MMIO_WR 0xe833 |
7377 | #define regBIFC_PERF_CNT_MMIO_WR_BASE_IDX 5 |
7378 | #define regBIFC_PERF_CNT_DMA_RD 0xe834 |
7379 | #define regBIFC_PERF_CNT_DMA_RD_BASE_IDX 5 |
7380 | #define regBIFC_PERF_CNT_DMA_WR 0xe835 |
7381 | #define regBIFC_PERF_CNT_DMA_WR_BASE_IDX 5 |
7382 | #define regNBIF_REGIF_ERRSET_CTRL 0xe836 |
7383 | #define regNBIF_REGIF_ERRSET_CTRL_BASE_IDX 5 |
7384 | #define regBIFC_SDP_CNTL_2 0xe837 |
7385 | #define regBIFC_SDP_CNTL_2_BASE_IDX 5 |
7386 | #define regNBIF_PGMST_CTRL 0xe838 |
7387 | #define regNBIF_PGMST_CTRL_BASE_IDX 5 |
7388 | #define regNBIF_PGSLV_CTRL 0xe839 |
7389 | #define regNBIF_PGSLV_CTRL_BASE_IDX 5 |
7390 | #define regNBIF_PG_MISC_CTRL 0xe83a |
7391 | #define regNBIF_PG_MISC_CTRL_BASE_IDX 5 |
7392 | #define regNBIF_HST_MISC_CTRL 0xe83b |
7393 | #define regNBIF_HST_MISC_CTRL_BASE_IDX 5 |
7394 | #define regSMN_MST_EP_CNTL3 0xe83c |
7395 | #define regSMN_MST_EP_CNTL3_BASE_IDX 5 |
7396 | #define regSMN_MST_EP_CNTL4 0xe83d |
7397 | #define regSMN_MST_EP_CNTL4_BASE_IDX 5 |
7398 | #define regSMN_MST_CNTL1 0xe83e |
7399 | #define regSMN_MST_CNTL1_BASE_IDX 5 |
7400 | #define regSMN_MST_EP_CNTL5 0xe83f |
7401 | #define regSMN_MST_EP_CNTL5_BASE_IDX 5 |
7402 | #define regBIF_SELFRING_BUFFER_VID 0xe840 |
7403 | #define regBIF_SELFRING_BUFFER_VID_BASE_IDX 5 |
7404 | #define regBIF_SELFRING_VECTOR_CNTL 0xe841 |
7405 | #define regBIF_SELFRING_VECTOR_CNTL_BASE_IDX 5 |
7406 | #define regNBIF_STRAP_WRITE_CTRL 0xe845 |
7407 | #define regNBIF_STRAP_WRITE_CTRL_BASE_IDX 5 |
7408 | #define regNBIF_INTX_DSTATE_MISC_CNTL 0xe846 |
7409 | #define regNBIF_INTX_DSTATE_MISC_CNTL_BASE_IDX 5 |
7410 | #define regNBIF_PENDING_MISC_CNTL 0xe847 |
7411 | #define regNBIF_PENDING_MISC_CNTL_BASE_IDX 5 |
7412 | #define regBIF_GMI_WRR_WEIGHT 0xe848 |
7413 | #define regBIF_GMI_WRR_WEIGHT_BASE_IDX 5 |
7414 | #define regBIF_GMI_WRR_WEIGHT2 0xe849 |
7415 | #define regBIF_GMI_WRR_WEIGHT2_BASE_IDX 5 |
7416 | #define regBIF_GMI_WRR_WEIGHT3 0xe84a |
7417 | #define regBIF_GMI_WRR_WEIGHT3_BASE_IDX 5 |
7418 | #define regNBIF_PWRBRK_REQUEST 0xe84c |
7419 | #define regNBIF_PWRBRK_REQUEST_BASE_IDX 5 |
7420 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F0 0xe850 |
7421 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F0_BASE_IDX 5 |
7422 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F1 0xe851 |
7423 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F1_BASE_IDX 5 |
7424 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F2 0xe852 |
7425 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F2_BASE_IDX 5 |
7426 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F3 0xe853 |
7427 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F3_BASE_IDX 5 |
7428 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F4 0xe854 |
7429 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F4_BASE_IDX 5 |
7430 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F5 0xe855 |
7431 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F5_BASE_IDX 5 |
7432 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F6 0xe856 |
7433 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F6_BASE_IDX 5 |
7434 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F7 0xe857 |
7435 | #define regBIF_ATOMIC_ERR_LOG_DEV0_F7_BASE_IDX 5 |
7436 | #define regBIF_ATOMIC_ERR_LOG_DEV1_F0 0xe858 |
7437 | #define regBIF_ATOMIC_ERR_LOG_DEV1_F0_BASE_IDX 5 |
7438 | #define regBIF_ATOMIC_ERR_LOG_DEV1_F1 0xe859 |
7439 | #define regBIF_ATOMIC_ERR_LOG_DEV1_F1_BASE_IDX 5 |
7440 | #define regBIF_ATOMIC_ERR_LOG_DEV2_F0 0xe85a |
7441 | #define regBIF_ATOMIC_ERR_LOG_DEV2_F0_BASE_IDX 5 |
7442 | #define regBIF_ATOMIC_ERR_LOG_DEV2_F1 0xe85b |
7443 | #define regBIF_ATOMIC_ERR_LOG_DEV2_F1_BASE_IDX 5 |
7444 | #define regBIF_ATOMIC_ERR_LOG_DEV2_F2 0xe85c |
7445 | #define regBIF_ATOMIC_ERR_LOG_DEV2_F2_BASE_IDX 5 |
7446 | #define regBIF_DMA_MP4_ERR_LOG 0xe870 |
7447 | #define regBIF_DMA_MP4_ERR_LOG_BASE_IDX 5 |
7448 | #define regBIF_PASID_ERR_LOG 0xe871 |
7449 | #define regBIF_PASID_ERR_LOG_BASE_IDX 5 |
7450 | #define regBIF_PASID_ERR_CLR 0xe872 |
7451 | #define regBIF_PASID_ERR_CLR_BASE_IDX 5 |
7452 | #define regOBFF_EMU_CFG 0xe874 |
7453 | #define regOBFF_EMU_CFG_BASE_IDX 5 |
7454 | #define regEP0_INTR_URGENT_CAP 0xe875 |
7455 | #define regEP0_INTR_URGENT_CAP_BASE_IDX 5 |
7456 | #define regEP1_INTR_URGENT_CAP 0xe876 |
7457 | #define regEP1_INTR_URGENT_CAP_BASE_IDX 5 |
7458 | #define regEP2_INTR_URGENT_CAP 0xe877 |
7459 | #define regEP2_INTR_URGENT_CAP_BASE_IDX 5 |
7460 | #define regEP_PEND_BLOCK_MSK 0xe87c |
7461 | #define regEP_PEND_BLOCK_MSK_BASE_IDX 5 |
7462 | #define regNBIF_VWIRE_CTRL 0xe880 |
7463 | #define regNBIF_VWIRE_CTRL_BASE_IDX 5 |
7464 | #define regNBIF_SMN_VWR_VCHG_DIS_CTRL 0xe881 |
7465 | #define regNBIF_SMN_VWR_VCHG_DIS_CTRL_BASE_IDX 5 |
7466 | #define regNBIF_SMN_VWR_VCHG_RST_CTRL0 0xe882 |
7467 | #define regNBIF_SMN_VWR_VCHG_RST_CTRL0_BASE_IDX 5 |
7468 | #define regNBIF_SMN_VWR_VCHG_TRIG 0xe884 |
7469 | #define regNBIF_SMN_VWR_VCHG_TRIG_BASE_IDX 5 |
7470 | #define regNBIF_SMN_VWR_WTRIG_CNTL 0xe885 |
7471 | #define regNBIF_SMN_VWR_WTRIG_CNTL_BASE_IDX 5 |
7472 | #define regNBIF_SMN_VWR_VCHG_DIS_CTRL_1 0xe886 |
7473 | #define regNBIF_SMN_VWR_VCHG_DIS_CTRL_1_BASE_IDX 5 |
7474 | #define regNBIF_MGCG_CTRL_LCLK 0xe887 |
7475 | #define regNBIF_MGCG_CTRL_LCLK_BASE_IDX 5 |
7476 | #define regNBIF_DS_CTRL_LCLK 0xe888 |
7477 | #define regNBIF_DS_CTRL_LCLK_BASE_IDX 5 |
7478 | #define regSMN_MST_CNTL0 0xe889 |
7479 | #define regSMN_MST_CNTL0_BASE_IDX 5 |
7480 | #define regSMN_MST_EP_CNTL1 0xe88a |
7481 | #define regSMN_MST_EP_CNTL1_BASE_IDX 5 |
7482 | #define regSMN_MST_EP_CNTL2 0xe88b |
7483 | #define regSMN_MST_EP_CNTL2_BASE_IDX 5 |
7484 | #define regNBIF_SDP_VWR_VCHG_DIS_CTRL 0xe88c |
7485 | #define regNBIF_SDP_VWR_VCHG_DIS_CTRL_BASE_IDX 5 |
7486 | #define regNBIF_SDP_VWR_VCHG_RST_CTRL0 0xe88d |
7487 | #define regNBIF_SDP_VWR_VCHG_RST_CTRL0_BASE_IDX 5 |
7488 | #define regNBIF_SDP_VWR_VCHG_RST_CTRL1 0xe88e |
7489 | #define regNBIF_SDP_VWR_VCHG_RST_CTRL1_BASE_IDX 5 |
7490 | #define regNBIF_SDP_VWR_VCHG_TRIG 0xe88f |
7491 | #define regNBIF_SDP_VWR_VCHG_TRIG_BASE_IDX 5 |
7492 | #define regNBIF_SHUB_TODET_CTRL 0xe898 |
7493 | #define regNBIF_SHUB_TODET_CTRL_BASE_IDX 5 |
7494 | #define regNBIF_SHUB_TODET_CLIENT_CTRL 0xe899 |
7495 | #define regNBIF_SHUB_TODET_CLIENT_CTRL_BASE_IDX 5 |
7496 | #define regNBIF_SHUB_TODET_CLIENT_STATUS 0xe89a |
7497 | #define regNBIF_SHUB_TODET_CLIENT_STATUS_BASE_IDX 5 |
7498 | #define regNBIF_SHUB_TODET_SYNCFLOOD_CTRL 0xe89b |
7499 | #define regNBIF_SHUB_TODET_SYNCFLOOD_CTRL_BASE_IDX 5 |
7500 | #define regBIFC_HRP_SDP_WRRSP_POOLCRED_ALLOC 0xe8c0 |
7501 | #define regBIFC_HRP_SDP_WRRSP_POOLCRED_ALLOC_BASE_IDX 5 |
7502 | #define regBIFC_HRP_SDP_RDRSP_POOLCRED_ALLOC 0xe8c1 |
7503 | #define regBIFC_HRP_SDP_RDRSP_POOLCRED_ALLOC_BASE_IDX 5 |
7504 | #define regBIFC_GMI_SDP_REQ_POOLCRED_ALLOC 0xe8c2 |
7505 | #define regBIFC_GMI_SDP_REQ_POOLCRED_ALLOC_BASE_IDX 5 |
7506 | #define regBIFC_GMI_SDP_DAT_POOLCRED_ALLOC 0xe8c3 |
7507 | #define regBIFC_GMI_SDP_DAT_POOLCRED_ALLOC_BASE_IDX 5 |
7508 | #define regBIFC_GMI_SST_RDRSP_POOLCRED_ALLOC 0xe8c4 |
7509 | #define regBIFC_GMI_SST_RDRSP_POOLCRED_ALLOC_BASE_IDX 5 |
7510 | #define regBIFC_GMI_SST_WRRSP_POOLCRED_ALLOC 0xe8c5 |
7511 | #define regBIFC_GMI_SST_WRRSP_POOLCRED_ALLOC_BASE_IDX 5 |
7512 | #define regDISCON_HYSTERESIS_HEAD_CTRL 0xe8c6 |
7513 | #define regDISCON_HYSTERESIS_HEAD_CTRL_BASE_IDX 5 |
7514 | #define regBIFC_PCIE_BDF_CNTL0 0xe8d0 |
7515 | #define regBIFC_PCIE_BDF_CNTL0_BASE_IDX 5 |
7516 | #define regBIFC_PCIE_BDF_CNTL1 0xe8d1 |
7517 | #define regBIFC_PCIE_BDF_CNTL1_BASE_IDX 5 |
7518 | #define regBIFC_EARLY_WAKEUP_CNTL 0xe8d2 |
7519 | #define regBIFC_EARLY_WAKEUP_CNTL_BASE_IDX 5 |
7520 | |
7521 | |
7522 | // addressBlock: nbio_nbif0_bif_rst_bif_rst_regblk |
7523 | // base address: 0x10100000 |
7524 | #define regHARD_RST_CTRL 0xe000 |
7525 | #define regHARD_RST_CTRL_BASE_IDX 5 |
7526 | #define regSELF_SOFT_RST 0xe002 |
7527 | #define regSELF_SOFT_RST_BASE_IDX 5 |
7528 | #define regBIF_GFX_DRV_VPU_RST 0xe003 |
7529 | #define regBIF_GFX_DRV_VPU_RST_BASE_IDX 5 |
7530 | #define regBIF_RST_MISC_CTRL 0xe004 |
7531 | #define regBIF_RST_MISC_CTRL_BASE_IDX 5 |
7532 | #define regBIF_RST_MISC_CTRL2 0xe005 |
7533 | #define regBIF_RST_MISC_CTRL2_BASE_IDX 5 |
7534 | #define regBIF_RST_MISC_CTRL3 0xe006 |
7535 | #define regBIF_RST_MISC_CTRL3_BASE_IDX 5 |
7536 | #define regDEV0_PF0_FLR_RST_CTRL 0xe008 |
7537 | #define regDEV0_PF0_FLR_RST_CTRL_BASE_IDX 5 |
7538 | #define regDEV0_PF1_FLR_RST_CTRL 0xe009 |
7539 | #define regDEV0_PF1_FLR_RST_CTRL_BASE_IDX 5 |
7540 | #define regDEV0_PF2_FLR_RST_CTRL 0xe00a |
7541 | #define regDEV0_PF2_FLR_RST_CTRL_BASE_IDX 5 |
7542 | #define regDEV0_PF3_FLR_RST_CTRL 0xe00b |
7543 | #define regDEV0_PF3_FLR_RST_CTRL_BASE_IDX 5 |
7544 | #define regDEV0_PF4_FLR_RST_CTRL 0xe00c |
7545 | #define regDEV0_PF4_FLR_RST_CTRL_BASE_IDX 5 |
7546 | #define regDEV0_PF5_FLR_RST_CTRL 0xe00d |
7547 | #define regDEV0_PF5_FLR_RST_CTRL_BASE_IDX 5 |
7548 | #define regDEV0_PF6_FLR_RST_CTRL 0xe00e |
7549 | #define regDEV0_PF6_FLR_RST_CTRL_BASE_IDX 5 |
7550 | #define regDEV0_PF7_FLR_RST_CTRL 0xe00f |
7551 | #define regDEV0_PF7_FLR_RST_CTRL_BASE_IDX 5 |
7552 | #define regBIF_INST_RESET_INTR_STS 0xe010 |
7553 | #define regBIF_INST_RESET_INTR_STS_BASE_IDX 5 |
7554 | #define regBIF_PF_FLR_INTR_STS 0xe011 |
7555 | #define regBIF_PF_FLR_INTR_STS_BASE_IDX 5 |
7556 | #define regBIF_D3HOTD0_INTR_STS 0xe012 |
7557 | #define regBIF_D3HOTD0_INTR_STS_BASE_IDX 5 |
7558 | #define regBIF_POWER_INTR_STS 0xe014 |
7559 | #define regBIF_POWER_INTR_STS_BASE_IDX 5 |
7560 | #define regBIF_PF_DSTATE_INTR_STS 0xe015 |
7561 | #define regBIF_PF_DSTATE_INTR_STS_BASE_IDX 5 |
7562 | #define regSELF_SOFT_RST_2 0xe016 |
7563 | #define regSELF_SOFT_RST_2_BASE_IDX 5 |
7564 | #define regBIF_INST_RESET_INTR_MASK 0xe020 |
7565 | #define regBIF_INST_RESET_INTR_MASK_BASE_IDX 5 |
7566 | #define regBIF_PF_FLR_INTR_MASK 0xe021 |
7567 | #define regBIF_PF_FLR_INTR_MASK_BASE_IDX 5 |
7568 | #define regBIF_D3HOTD0_INTR_MASK 0xe022 |
7569 | #define regBIF_D3HOTD0_INTR_MASK_BASE_IDX 5 |
7570 | #define regBIF_POWER_INTR_MASK 0xe024 |
7571 | #define regBIF_POWER_INTR_MASK_BASE_IDX 5 |
7572 | #define regBIF_PF_DSTATE_INTR_MASK 0xe025 |
7573 | #define regBIF_PF_DSTATE_INTR_MASK_BASE_IDX 5 |
7574 | #define regBIF_PF_FLR_RST 0xe040 |
7575 | #define regBIF_PF_FLR_RST_BASE_IDX 5 |
7576 | #define regBIF_DEV0_PF0_DSTATE_VALUE 0xe050 |
7577 | #define regBIF_DEV0_PF0_DSTATE_VALUE_BASE_IDX 5 |
7578 | #define regBIF_DEV0_PF1_DSTATE_VALUE 0xe051 |
7579 | #define regBIF_DEV0_PF1_DSTATE_VALUE_BASE_IDX 5 |
7580 | #define regBIF_DEV0_PF2_DSTATE_VALUE 0xe052 |
7581 | #define regBIF_DEV0_PF2_DSTATE_VALUE_BASE_IDX 5 |
7582 | #define regBIF_DEV0_PF3_DSTATE_VALUE 0xe053 |
7583 | #define regBIF_DEV0_PF3_DSTATE_VALUE_BASE_IDX 5 |
7584 | #define regBIF_DEV0_PF4_DSTATE_VALUE 0xe054 |
7585 | #define regBIF_DEV0_PF4_DSTATE_VALUE_BASE_IDX 5 |
7586 | #define regBIF_DEV0_PF5_DSTATE_VALUE 0xe055 |
7587 | #define regBIF_DEV0_PF5_DSTATE_VALUE_BASE_IDX 5 |
7588 | #define regBIF_DEV0_PF6_DSTATE_VALUE 0xe056 |
7589 | #define regBIF_DEV0_PF6_DSTATE_VALUE_BASE_IDX 5 |
7590 | #define regBIF_DEV0_PF7_DSTATE_VALUE 0xe057 |
7591 | #define regBIF_DEV0_PF7_DSTATE_VALUE_BASE_IDX 5 |
7592 | #define regDEV0_PF0_D3HOTD0_RST_CTRL 0xe078 |
7593 | #define regDEV0_PF0_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7594 | #define regDEV0_PF1_D3HOTD0_RST_CTRL 0xe079 |
7595 | #define regDEV0_PF1_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7596 | #define regDEV0_PF2_D3HOTD0_RST_CTRL 0xe07a |
7597 | #define regDEV0_PF2_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7598 | #define regDEV0_PF3_D3HOTD0_RST_CTRL 0xe07b |
7599 | #define regDEV0_PF3_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7600 | #define regDEV0_PF4_D3HOTD0_RST_CTRL 0xe07c |
7601 | #define regDEV0_PF4_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7602 | #define regDEV0_PF5_D3HOTD0_RST_CTRL 0xe07d |
7603 | #define regDEV0_PF5_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7604 | #define regDEV0_PF6_D3HOTD0_RST_CTRL 0xe07e |
7605 | #define regDEV0_PF6_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7606 | #define regDEV0_PF7_D3HOTD0_RST_CTRL 0xe07f |
7607 | #define regDEV0_PF7_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7608 | #define regDEV1_PF0_FLR_RST_CTRL 0xe200 |
7609 | #define regDEV1_PF0_FLR_RST_CTRL_BASE_IDX 5 |
7610 | #define regDEV1_PF1_FLR_RST_CTRL 0xe201 |
7611 | #define regDEV1_PF1_FLR_RST_CTRL_BASE_IDX 5 |
7612 | #define regDEV1_PF2_FLR_RST_CTRL 0xe202 |
7613 | #define regDEV1_PF2_FLR_RST_CTRL_BASE_IDX 5 |
7614 | #define regDEV1_PF3_FLR_RST_CTRL 0xe203 |
7615 | #define regDEV1_PF3_FLR_RST_CTRL_BASE_IDX 5 |
7616 | #define regDEV1_PF4_FLR_RST_CTRL 0xe204 |
7617 | #define regDEV1_PF4_FLR_RST_CTRL_BASE_IDX 5 |
7618 | #define regDEV1_PF5_FLR_RST_CTRL 0xe205 |
7619 | #define regDEV1_PF5_FLR_RST_CTRL_BASE_IDX 5 |
7620 | #define regDEV1_PF6_FLR_RST_CTRL 0xe206 |
7621 | #define regDEV1_PF6_FLR_RST_CTRL_BASE_IDX 5 |
7622 | #define regDEV1_PF7_FLR_RST_CTRL 0xe207 |
7623 | #define regDEV1_PF7_FLR_RST_CTRL_BASE_IDX 5 |
7624 | #define regBIF_DEV1_PF0_DSTATE_VALUE 0xe208 |
7625 | #define regBIF_DEV1_PF0_DSTATE_VALUE_BASE_IDX 5 |
7626 | #define regBIF_DEV1_PF1_DSTATE_VALUE 0xe209 |
7627 | #define regBIF_DEV1_PF1_DSTATE_VALUE_BASE_IDX 5 |
7628 | #define regBIF_DEV1_PF2_DSTATE_VALUE 0xe20a |
7629 | #define regBIF_DEV1_PF2_DSTATE_VALUE_BASE_IDX 5 |
7630 | #define regBIF_DEV1_PF3_DSTATE_VALUE 0xe20b |
7631 | #define regBIF_DEV1_PF3_DSTATE_VALUE_BASE_IDX 5 |
7632 | #define regBIF_DEV1_PF4_DSTATE_VALUE 0xe20c |
7633 | #define regBIF_DEV1_PF4_DSTATE_VALUE_BASE_IDX 5 |
7634 | #define regBIF_DEV1_PF5_DSTATE_VALUE 0xe20d |
7635 | #define regBIF_DEV1_PF5_DSTATE_VALUE_BASE_IDX 5 |
7636 | #define regBIF_DEV1_PF6_DSTATE_VALUE 0xe20e |
7637 | #define regBIF_DEV1_PF6_DSTATE_VALUE_BASE_IDX 5 |
7638 | #define regBIF_DEV1_PF7_DSTATE_VALUE 0xe20f |
7639 | #define regBIF_DEV1_PF7_DSTATE_VALUE_BASE_IDX 5 |
7640 | #define regDEV1_PF0_D3HOTD0_RST_CTRL 0xe210 |
7641 | #define regDEV1_PF0_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7642 | #define regDEV1_PF1_D3HOTD0_RST_CTRL 0xe211 |
7643 | #define regDEV1_PF1_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7644 | #define regDEV1_PF2_D3HOTD0_RST_CTRL 0xe212 |
7645 | #define regDEV1_PF2_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7646 | #define regDEV1_PF3_D3HOTD0_RST_CTRL 0xe213 |
7647 | #define regDEV1_PF3_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7648 | #define regDEV1_PF4_D3HOTD0_RST_CTRL 0xe214 |
7649 | #define regDEV1_PF4_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7650 | #define regDEV1_PF5_D3HOTD0_RST_CTRL 0xe215 |
7651 | #define regDEV1_PF5_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7652 | #define regDEV1_PF6_D3HOTD0_RST_CTRL 0xe216 |
7653 | #define regDEV1_PF6_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7654 | #define regDEV1_PF7_D3HOTD0_RST_CTRL 0xe217 |
7655 | #define regDEV1_PF7_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7656 | #define regDEV2_PF0_FLR_RST_CTRL 0xe218 |
7657 | #define regDEV2_PF0_FLR_RST_CTRL_BASE_IDX 5 |
7658 | #define regDEV2_PF1_FLR_RST_CTRL 0xe219 |
7659 | #define regDEV2_PF1_FLR_RST_CTRL_BASE_IDX 5 |
7660 | #define regDEV2_PF2_FLR_RST_CTRL 0xe21a |
7661 | #define regDEV2_PF2_FLR_RST_CTRL_BASE_IDX 5 |
7662 | #define regDEV2_PF3_FLR_RST_CTRL 0xe21b |
7663 | #define regDEV2_PF3_FLR_RST_CTRL_BASE_IDX 5 |
7664 | #define regDEV2_PF4_FLR_RST_CTRL 0xe21c |
7665 | #define regDEV2_PF4_FLR_RST_CTRL_BASE_IDX 5 |
7666 | #define regDEV2_PF5_FLR_RST_CTRL 0xe21d |
7667 | #define regDEV2_PF5_FLR_RST_CTRL_BASE_IDX 5 |
7668 | #define regDEV2_PF6_FLR_RST_CTRL 0xe21e |
7669 | #define regDEV2_PF6_FLR_RST_CTRL_BASE_IDX 5 |
7670 | #define regDEV2_PF7_FLR_RST_CTRL 0xe21f |
7671 | #define regDEV2_PF7_FLR_RST_CTRL_BASE_IDX 5 |
7672 | #define regBIF_DEV2_PF0_DSTATE_VALUE 0xe220 |
7673 | #define regBIF_DEV2_PF0_DSTATE_VALUE_BASE_IDX 5 |
7674 | #define regBIF_DEV2_PF1_DSTATE_VALUE 0xe221 |
7675 | #define regBIF_DEV2_PF1_DSTATE_VALUE_BASE_IDX 5 |
7676 | #define regBIF_DEV2_PF2_DSTATE_VALUE 0xe222 |
7677 | #define regBIF_DEV2_PF2_DSTATE_VALUE_BASE_IDX 5 |
7678 | #define regBIF_DEV2_PF3_DSTATE_VALUE 0xe223 |
7679 | #define regBIF_DEV2_PF3_DSTATE_VALUE_BASE_IDX 5 |
7680 | #define regBIF_DEV2_PF4_DSTATE_VALUE 0xe224 |
7681 | #define regBIF_DEV2_PF4_DSTATE_VALUE_BASE_IDX 5 |
7682 | #define regBIF_DEV2_PF5_DSTATE_VALUE 0xe225 |
7683 | #define regBIF_DEV2_PF5_DSTATE_VALUE_BASE_IDX 5 |
7684 | #define regBIF_DEV2_PF6_DSTATE_VALUE 0xe226 |
7685 | #define regBIF_DEV2_PF6_DSTATE_VALUE_BASE_IDX 5 |
7686 | #define regBIF_DEV2_PF7_DSTATE_VALUE 0xe227 |
7687 | #define regBIF_DEV2_PF7_DSTATE_VALUE_BASE_IDX 5 |
7688 | #define regDEV2_PF0_D3HOTD0_RST_CTRL 0xe228 |
7689 | #define regDEV2_PF0_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7690 | #define regDEV2_PF1_D3HOTD0_RST_CTRL 0xe229 |
7691 | #define regDEV2_PF1_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7692 | #define regDEV2_PF2_D3HOTD0_RST_CTRL 0xe22a |
7693 | #define regDEV2_PF2_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7694 | #define regDEV2_PF3_D3HOTD0_RST_CTRL 0xe22b |
7695 | #define regDEV2_PF3_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7696 | #define regDEV2_PF4_D3HOTD0_RST_CTRL 0xe22c |
7697 | #define regDEV2_PF4_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7698 | #define regDEV2_PF5_D3HOTD0_RST_CTRL 0xe22d |
7699 | #define regDEV2_PF5_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7700 | #define regDEV2_PF6_D3HOTD0_RST_CTRL 0xe22e |
7701 | #define regDEV2_PF6_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7702 | #define regDEV2_PF7_D3HOTD0_RST_CTRL 0xe22f |
7703 | #define regDEV2_PF7_D3HOTD0_RST_CTRL_BASE_IDX 5 |
7704 | #define regBIF_PORT0_DSTATE_VALUE 0xe230 |
7705 | #define regBIF_PORT0_DSTATE_VALUE_BASE_IDX 5 |
7706 | #define regBIF_PORT1_DSTATE_VALUE 0xe231 |
7707 | #define regBIF_PORT1_DSTATE_VALUE_BASE_IDX 5 |
7708 | #define regBIF_PORT2_DSTATE_VALUE 0xe232 |
7709 | #define regBIF_PORT2_DSTATE_VALUE_BASE_IDX 5 |
7710 | |
7711 | |
7712 | // addressBlock: nbio_nbif0_bif_ras_bif_ras_regblk |
7713 | // base address: 0x10100000 |
7714 | #define regBIFL_RAS_CENTRAL_CNTL 0xe400 |
7715 | #define regBIFL_RAS_CENTRAL_CNTL_BASE_IDX 5 |
7716 | #define regBIFL_RAS_CENTRAL_STATUS 0xe410 |
7717 | #define regBIFL_RAS_CENTRAL_STATUS_BASE_IDX 5 |
7718 | #define regBIFL_RAS_LEAF0_CTRL 0xe420 |
7719 | #define regBIFL_RAS_LEAF0_CTRL_BASE_IDX 5 |
7720 | #define regBIFL_RAS_LEAF1_CTRL 0xe421 |
7721 | #define regBIFL_RAS_LEAF1_CTRL_BASE_IDX 5 |
7722 | #define regBIFL_RAS_LEAF2_CTRL 0xe422 |
7723 | #define regBIFL_RAS_LEAF2_CTRL_BASE_IDX 5 |
7724 | #define regBIFL_RAS_LEAF3_CTRL 0xe423 |
7725 | #define regBIFL_RAS_LEAF3_CTRL_BASE_IDX 5 |
7726 | #define regBIFL_RAS_LEAF0_STATUS 0xe430 |
7727 | #define regBIFL_RAS_LEAF0_STATUS_BASE_IDX 5 |
7728 | #define regBIFL_RAS_LEAF1_STATUS 0xe431 |
7729 | #define regBIFL_RAS_LEAF1_STATUS_BASE_IDX 5 |
7730 | #define regBIFL_RAS_LEAF2_STATUS 0xe432 |
7731 | #define regBIFL_RAS_LEAF2_STATUS_BASE_IDX 5 |
7732 | #define regBIFL_RAS_LEAF3_STATUS 0xe433 |
7733 | #define regBIFL_RAS_LEAF3_STATUS_BASE_IDX 5 |
7734 | #define regBIFL_IOHUB_RAS_IH_CNTL 0xe7fe |
7735 | #define regBIFL_IOHUB_RAS_IH_CNTL_BASE_IDX 5 |
7736 | #define regBIFL_RAS_VWR_FROM_IOHUB 0xe7ff |
7737 | #define regBIFL_RAS_VWR_FROM_IOHUB_BASE_IDX 5 |
7738 | |
7739 | |
7740 | // addressBlock: nbio_nbif0_nbif_sion_SIONDEC |
7741 | // base address: 0x10100000 |
7742 | #define regSION_CL0_RdRsp_BurstTarget_REG0 0xe900 |
7743 | #define regSION_CL0_RdRsp_BurstTarget_REG0_BASE_IDX 5 |
7744 | #define regSION_CL0_RdRsp_BurstTarget_REG1 0xe901 |
7745 | #define regSION_CL0_RdRsp_BurstTarget_REG1_BASE_IDX 5 |
7746 | #define regSION_CL0_RdRsp_TimeSlot_REG0 0xe902 |
7747 | #define regSION_CL0_RdRsp_TimeSlot_REG0_BASE_IDX 5 |
7748 | #define regSION_CL0_RdRsp_TimeSlot_REG1 0xe903 |
7749 | #define regSION_CL0_RdRsp_TimeSlot_REG1_BASE_IDX 5 |
7750 | #define regSION_CL0_WrRsp_BurstTarget_REG0 0xe904 |
7751 | #define regSION_CL0_WrRsp_BurstTarget_REG0_BASE_IDX 5 |
7752 | #define regSION_CL0_WrRsp_BurstTarget_REG1 0xe905 |
7753 | #define regSION_CL0_WrRsp_BurstTarget_REG1_BASE_IDX 5 |
7754 | #define regSION_CL0_WrRsp_TimeSlot_REG0 0xe906 |
7755 | #define regSION_CL0_WrRsp_TimeSlot_REG0_BASE_IDX 5 |
7756 | #define regSION_CL0_WrRsp_TimeSlot_REG1 0xe907 |
7757 | #define regSION_CL0_WrRsp_TimeSlot_REG1_BASE_IDX 5 |
7758 | #define regSION_CL0_Req_BurstTarget_REG0 0xe908 |
7759 | #define regSION_CL0_Req_BurstTarget_REG0_BASE_IDX 5 |
7760 | #define regSION_CL0_Req_BurstTarget_REG1 0xe909 |
7761 | #define regSION_CL0_Req_BurstTarget_REG1_BASE_IDX 5 |
7762 | #define regSION_CL0_Req_TimeSlot_REG0 0xe90a |
7763 | #define regSION_CL0_Req_TimeSlot_REG0_BASE_IDX 5 |
7764 | #define regSION_CL0_Req_TimeSlot_REG1 0xe90b |
7765 | #define regSION_CL0_Req_TimeSlot_REG1_BASE_IDX 5 |
7766 | #define regSION_CL0_ReqPoolCredit_Alloc_REG0 0xe90c |
7767 | #define regSION_CL0_ReqPoolCredit_Alloc_REG0_BASE_IDX 5 |
7768 | #define regSION_CL0_ReqPoolCredit_Alloc_REG1 0xe90d |
7769 | #define regSION_CL0_ReqPoolCredit_Alloc_REG1_BASE_IDX 5 |
7770 | #define regSION_CL0_DataPoolCredit_Alloc_REG0 0xe90e |
7771 | #define regSION_CL0_DataPoolCredit_Alloc_REG0_BASE_IDX 5 |
7772 | #define regSION_CL0_DataPoolCredit_Alloc_REG1 0xe90f |
7773 | #define regSION_CL0_DataPoolCredit_Alloc_REG1_BASE_IDX 5 |
7774 | #define regSION_CL0_RdRspPoolCredit_Alloc_REG0 0xe910 |
7775 | #define regSION_CL0_RdRspPoolCredit_Alloc_REG0_BASE_IDX 5 |
7776 | #define regSION_CL0_RdRspPoolCredit_Alloc_REG1 0xe911 |
7777 | #define regSION_CL0_RdRspPoolCredit_Alloc_REG1_BASE_IDX 5 |
7778 | #define regSION_CL0_WrRspPoolCredit_Alloc_REG0 0xe912 |
7779 | #define regSION_CL0_WrRspPoolCredit_Alloc_REG0_BASE_IDX 5 |
7780 | #define regSION_CL0_WrRspPoolCredit_Alloc_REG1 0xe913 |
7781 | #define regSION_CL0_WrRspPoolCredit_Alloc_REG1_BASE_IDX 5 |
7782 | #define regSION_CL1_RdRsp_BurstTarget_REG0 0xe914 |
7783 | #define regSION_CL1_RdRsp_BurstTarget_REG0_BASE_IDX 5 |
7784 | #define regSION_CL1_RdRsp_BurstTarget_REG1 0xe915 |
7785 | #define regSION_CL1_RdRsp_BurstTarget_REG1_BASE_IDX 5 |
7786 | #define regSION_CL1_RdRsp_TimeSlot_REG0 0xe916 |
7787 | #define regSION_CL1_RdRsp_TimeSlot_REG0_BASE_IDX 5 |
7788 | #define regSION_CL1_RdRsp_TimeSlot_REG1 0xe917 |
7789 | #define regSION_CL1_RdRsp_TimeSlot_REG1_BASE_IDX 5 |
7790 | #define regSION_CL1_WrRsp_BurstTarget_REG0 0xe918 |
7791 | #define regSION_CL1_WrRsp_BurstTarget_REG0_BASE_IDX 5 |
7792 | #define regSION_CL1_WrRsp_BurstTarget_REG1 0xe919 |
7793 | #define regSION_CL1_WrRsp_BurstTarget_REG1_BASE_IDX 5 |
7794 | #define regSION_CL1_WrRsp_TimeSlot_REG0 0xe91a |
7795 | #define regSION_CL1_WrRsp_TimeSlot_REG0_BASE_IDX 5 |
7796 | #define regSION_CL1_WrRsp_TimeSlot_REG1 0xe91b |
7797 | #define regSION_CL1_WrRsp_TimeSlot_REG1_BASE_IDX 5 |
7798 | #define regSION_CL1_Req_BurstTarget_REG0 0xe91c |
7799 | #define regSION_CL1_Req_BurstTarget_REG0_BASE_IDX 5 |
7800 | #define regSION_CL1_Req_BurstTarget_REG1 0xe91d |
7801 | #define regSION_CL1_Req_BurstTarget_REG1_BASE_IDX 5 |
7802 | #define regSION_CL1_Req_TimeSlot_REG0 0xe91e |
7803 | #define regSION_CL1_Req_TimeSlot_REG0_BASE_IDX 5 |
7804 | #define regSION_CL1_Req_TimeSlot_REG1 0xe91f |
7805 | #define regSION_CL1_Req_TimeSlot_REG1_BASE_IDX 5 |
7806 | #define regSION_CL1_ReqPoolCredit_Alloc_REG0 0xe920 |
7807 | #define regSION_CL1_ReqPoolCredit_Alloc_REG0_BASE_IDX 5 |
7808 | #define regSION_CL1_ReqPoolCredit_Alloc_REG1 0xe921 |
7809 | #define regSION_CL1_ReqPoolCredit_Alloc_REG1_BASE_IDX 5 |
7810 | #define regSION_CL1_DataPoolCredit_Alloc_REG0 0xe922 |
7811 | #define regSION_CL1_DataPoolCredit_Alloc_REG0_BASE_IDX 5 |
7812 | #define regSION_CL1_DataPoolCredit_Alloc_REG1 0xe923 |
7813 | #define regSION_CL1_DataPoolCredit_Alloc_REG1_BASE_IDX 5 |
7814 | #define regSION_CL1_RdRspPoolCredit_Alloc_REG0 0xe924 |
7815 | #define regSION_CL1_RdRspPoolCredit_Alloc_REG0_BASE_IDX 5 |
7816 | #define regSION_CL1_RdRspPoolCredit_Alloc_REG1 0xe925 |
7817 | #define regSION_CL1_RdRspPoolCredit_Alloc_REG1_BASE_IDX 5 |
7818 | #define regSION_CL1_WrRspPoolCredit_Alloc_REG0 0xe926 |
7819 | #define regSION_CL1_WrRspPoolCredit_Alloc_REG0_BASE_IDX 5 |
7820 | #define regSION_CL1_WrRspPoolCredit_Alloc_REG1 0xe927 |
7821 | #define regSION_CL1_WrRspPoolCredit_Alloc_REG1_BASE_IDX 5 |
7822 | #define regSION_CL2_RdRsp_BurstTarget_REG0 0xe928 |
7823 | #define regSION_CL2_RdRsp_BurstTarget_REG0_BASE_IDX 5 |
7824 | #define regSION_CL2_RdRsp_BurstTarget_REG1 0xe929 |
7825 | #define regSION_CL2_RdRsp_BurstTarget_REG1_BASE_IDX 5 |
7826 | #define regSION_CL2_RdRsp_TimeSlot_REG0 0xe92a |
7827 | #define regSION_CL2_RdRsp_TimeSlot_REG0_BASE_IDX 5 |
7828 | #define regSION_CL2_RdRsp_TimeSlot_REG1 0xe92b |
7829 | #define regSION_CL2_RdRsp_TimeSlot_REG1_BASE_IDX 5 |
7830 | #define regSION_CL2_WrRsp_BurstTarget_REG0 0xe92c |
7831 | #define regSION_CL2_WrRsp_BurstTarget_REG0_BASE_IDX 5 |
7832 | #define regSION_CL2_WrRsp_BurstTarget_REG1 0xe92d |
7833 | #define regSION_CL2_WrRsp_BurstTarget_REG1_BASE_IDX 5 |
7834 | #define regSION_CL2_WrRsp_TimeSlot_REG0 0xe92e |
7835 | #define regSION_CL2_WrRsp_TimeSlot_REG0_BASE_IDX 5 |
7836 | #define regSION_CL2_WrRsp_TimeSlot_REG1 0xe92f |
7837 | #define regSION_CL2_WrRsp_TimeSlot_REG1_BASE_IDX 5 |
7838 | #define regSION_CL2_Req_BurstTarget_REG0 0xe930 |
7839 | #define regSION_CL2_Req_BurstTarget_REG0_BASE_IDX 5 |
7840 | #define regSION_CL2_Req_BurstTarget_REG1 0xe931 |
7841 | #define regSION_CL2_Req_BurstTarget_REG1_BASE_IDX 5 |
7842 | #define regSION_CL2_Req_TimeSlot_REG0 0xe932 |
7843 | #define regSION_CL2_Req_TimeSlot_REG0_BASE_IDX 5 |
7844 | #define regSION_CL2_Req_TimeSlot_REG1 0xe933 |
7845 | #define regSION_CL2_Req_TimeSlot_REG1_BASE_IDX 5 |
7846 | #define regSION_CL2_ReqPoolCredit_Alloc_REG0 0xe934 |
7847 | #define regSION_CL2_ReqPoolCredit_Alloc_REG0_BASE_IDX 5 |
7848 | #define regSION_CL2_ReqPoolCredit_Alloc_REG1 0xe935 |
7849 | #define regSION_CL2_ReqPoolCredit_Alloc_REG1_BASE_IDX 5 |
7850 | #define regSION_CL2_DataPoolCredit_Alloc_REG0 0xe936 |
7851 | #define regSION_CL2_DataPoolCredit_Alloc_REG0_BASE_IDX 5 |
7852 | #define regSION_CL2_DataPoolCredit_Alloc_REG1 0xe937 |
7853 | #define regSION_CL2_DataPoolCredit_Alloc_REG1_BASE_IDX 5 |
7854 | #define regSION_CL2_RdRspPoolCredit_Alloc_REG0 0xe938 |
7855 | #define regSION_CL2_RdRspPoolCredit_Alloc_REG0_BASE_IDX 5 |
7856 | #define regSION_CL2_RdRspPoolCredit_Alloc_REG1 0xe939 |
7857 | #define regSION_CL2_RdRspPoolCredit_Alloc_REG1_BASE_IDX 5 |
7858 | #define regSION_CL2_WrRspPoolCredit_Alloc_REG0 0xe93a |
7859 | #define regSION_CL2_WrRspPoolCredit_Alloc_REG0_BASE_IDX 5 |
7860 | #define regSION_CL2_WrRspPoolCredit_Alloc_REG1 0xe93b |
7861 | #define regSION_CL2_WrRspPoolCredit_Alloc_REG1_BASE_IDX 5 |
7862 | #define regSION_CNTL_REG0 0xe93c |
7863 | #define regSION_CNTL_REG0_BASE_IDX 5 |
7864 | #define regSION_CNTL_REG1 0xe93d |
7865 | #define regSION_CNTL_REG1_BASE_IDX 5 |
7866 | |
7867 | |
7868 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf0_bifcfgdecp |
7869 | // base address: 0x10140000 |
7870 | #define regBIF_CFG_DEV0_EPF0_0_VENDOR_ID 0x10000 |
7871 | #define regBIF_CFG_DEV0_EPF0_0_VENDOR_ID_BASE_IDX 5 |
7872 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_ID 0x10000 |
7873 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_ID_BASE_IDX 5 |
7874 | #define regBIF_CFG_DEV0_EPF0_0_COMMAND 0x10001 |
7875 | #define regBIF_CFG_DEV0_EPF0_0_COMMAND_BASE_IDX 5 |
7876 | #define regBIF_CFG_DEV0_EPF0_0_STATUS 0x10001 |
7877 | #define regBIF_CFG_DEV0_EPF0_0_STATUS_BASE_IDX 5 |
7878 | #define regBIF_CFG_DEV0_EPF0_0_REVISION_ID 0x10002 |
7879 | #define regBIF_CFG_DEV0_EPF0_0_REVISION_ID_BASE_IDX 5 |
7880 | #define regBIF_CFG_DEV0_EPF0_0_PROG_INTERFACE 0x10002 |
7881 | #define regBIF_CFG_DEV0_EPF0_0_PROG_INTERFACE_BASE_IDX 5 |
7882 | #define regBIF_CFG_DEV0_EPF0_0_SUB_CLASS 0x10002 |
7883 | #define regBIF_CFG_DEV0_EPF0_0_SUB_CLASS_BASE_IDX 5 |
7884 | #define regBIF_CFG_DEV0_EPF0_0_BASE_CLASS 0x10002 |
7885 | #define regBIF_CFG_DEV0_EPF0_0_BASE_CLASS_BASE_IDX 5 |
7886 | #define regBIF_CFG_DEV0_EPF0_0_CACHE_LINE 0x10003 |
7887 | #define regBIF_CFG_DEV0_EPF0_0_CACHE_LINE_BASE_IDX 5 |
7888 | #define regBIF_CFG_DEV0_EPF0_0_LATENCY 0x10003 |
7889 | #define regBIF_CFG_DEV0_EPF0_0_LATENCY_BASE_IDX 5 |
7890 | #define 0x10003 |
7891 | #define 5 |
7892 | #define regBIF_CFG_DEV0_EPF0_0_BIST 0x10003 |
7893 | #define regBIF_CFG_DEV0_EPF0_0_BIST_BASE_IDX 5 |
7894 | #define regBIF_CFG_DEV0_EPF0_0_BASE_ADDR_1 0x10004 |
7895 | #define regBIF_CFG_DEV0_EPF0_0_BASE_ADDR_1_BASE_IDX 5 |
7896 | #define regBIF_CFG_DEV0_EPF0_0_BASE_ADDR_2 0x10005 |
7897 | #define regBIF_CFG_DEV0_EPF0_0_BASE_ADDR_2_BASE_IDX 5 |
7898 | #define regBIF_CFG_DEV0_EPF0_0_BASE_ADDR_3 0x10006 |
7899 | #define regBIF_CFG_DEV0_EPF0_0_BASE_ADDR_3_BASE_IDX 5 |
7900 | #define regBIF_CFG_DEV0_EPF0_0_BASE_ADDR_4 0x10007 |
7901 | #define regBIF_CFG_DEV0_EPF0_0_BASE_ADDR_4_BASE_IDX 5 |
7902 | #define regBIF_CFG_DEV0_EPF0_0_BASE_ADDR_5 0x10008 |
7903 | #define regBIF_CFG_DEV0_EPF0_0_BASE_ADDR_5_BASE_IDX 5 |
7904 | #define regBIF_CFG_DEV0_EPF0_0_BASE_ADDR_6 0x10009 |
7905 | #define regBIF_CFG_DEV0_EPF0_0_BASE_ADDR_6_BASE_IDX 5 |
7906 | #define regBIF_CFG_DEV0_EPF0_0_CARDBUS_CIS_PTR 0x1000a |
7907 | #define regBIF_CFG_DEV0_EPF0_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
7908 | #define regBIF_CFG_DEV0_EPF0_0_ADAPTER_ID 0x1000b |
7909 | #define regBIF_CFG_DEV0_EPF0_0_ADAPTER_ID_BASE_IDX 5 |
7910 | #define regBIF_CFG_DEV0_EPF0_0_ROM_BASE_ADDR 0x1000c |
7911 | #define regBIF_CFG_DEV0_EPF0_0_ROM_BASE_ADDR_BASE_IDX 5 |
7912 | #define regBIF_CFG_DEV0_EPF0_0_CAP_PTR 0x1000d |
7913 | #define regBIF_CFG_DEV0_EPF0_0_CAP_PTR_BASE_IDX 5 |
7914 | #define regBIF_CFG_DEV0_EPF0_0_INTERRUPT_LINE 0x1000f |
7915 | #define regBIF_CFG_DEV0_EPF0_0_INTERRUPT_LINE_BASE_IDX 5 |
7916 | #define regBIF_CFG_DEV0_EPF0_0_INTERRUPT_PIN 0x1000f |
7917 | #define regBIF_CFG_DEV0_EPF0_0_INTERRUPT_PIN_BASE_IDX 5 |
7918 | #define regBIF_CFG_DEV0_EPF0_0_MIN_GRANT 0x1000f |
7919 | #define regBIF_CFG_DEV0_EPF0_0_MIN_GRANT_BASE_IDX 5 |
7920 | #define regBIF_CFG_DEV0_EPF0_0_MAX_LATENCY 0x1000f |
7921 | #define regBIF_CFG_DEV0_EPF0_0_MAX_LATENCY_BASE_IDX 5 |
7922 | #define regBIF_CFG_DEV0_EPF0_0_VENDOR_CAP_LIST 0x10012 |
7923 | #define regBIF_CFG_DEV0_EPF0_0_VENDOR_CAP_LIST_BASE_IDX 5 |
7924 | #define regBIF_CFG_DEV0_EPF0_0_ADAPTER_ID_W 0x10013 |
7925 | #define regBIF_CFG_DEV0_EPF0_0_ADAPTER_ID_W_BASE_IDX 5 |
7926 | #define regBIF_CFG_DEV0_EPF0_0_PMI_CAP_LIST 0x10014 |
7927 | #define regBIF_CFG_DEV0_EPF0_0_PMI_CAP_LIST_BASE_IDX 5 |
7928 | #define regBIF_CFG_DEV0_EPF0_0_PMI_CAP 0x10014 |
7929 | #define regBIF_CFG_DEV0_EPF0_0_PMI_CAP_BASE_IDX 5 |
7930 | #define regBIF_CFG_DEV0_EPF0_0_PMI_STATUS_CNTL 0x10015 |
7931 | #define regBIF_CFG_DEV0_EPF0_0_PMI_STATUS_CNTL_BASE_IDX 5 |
7932 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_CAP_LIST 0x10019 |
7933 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_CAP_LIST_BASE_IDX 5 |
7934 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_CAP 0x10019 |
7935 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_CAP_BASE_IDX 5 |
7936 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_CAP 0x1001a |
7937 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_CAP_BASE_IDX 5 |
7938 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_CNTL 0x1001b |
7939 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_CNTL_BASE_IDX 5 |
7940 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_STATUS 0x1001b |
7941 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_STATUS_BASE_IDX 5 |
7942 | #define regBIF_CFG_DEV0_EPF0_0_LINK_CAP 0x1001c |
7943 | #define regBIF_CFG_DEV0_EPF0_0_LINK_CAP_BASE_IDX 5 |
7944 | #define regBIF_CFG_DEV0_EPF0_0_LINK_CNTL 0x1001d |
7945 | #define regBIF_CFG_DEV0_EPF0_0_LINK_CNTL_BASE_IDX 5 |
7946 | #define regBIF_CFG_DEV0_EPF0_0_LINK_STATUS 0x1001d |
7947 | #define regBIF_CFG_DEV0_EPF0_0_LINK_STATUS_BASE_IDX 5 |
7948 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_CAP2 0x10022 |
7949 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_CAP2_BASE_IDX 5 |
7950 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_CNTL2 0x10023 |
7951 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_CNTL2_BASE_IDX 5 |
7952 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_STATUS2 0x10023 |
7953 | #define regBIF_CFG_DEV0_EPF0_0_DEVICE_STATUS2_BASE_IDX 5 |
7954 | #define regBIF_CFG_DEV0_EPF0_0_LINK_CAP2 0x10024 |
7955 | #define regBIF_CFG_DEV0_EPF0_0_LINK_CAP2_BASE_IDX 5 |
7956 | #define regBIF_CFG_DEV0_EPF0_0_LINK_CNTL2 0x10025 |
7957 | #define regBIF_CFG_DEV0_EPF0_0_LINK_CNTL2_BASE_IDX 5 |
7958 | #define regBIF_CFG_DEV0_EPF0_0_LINK_STATUS2 0x10025 |
7959 | #define regBIF_CFG_DEV0_EPF0_0_LINK_STATUS2_BASE_IDX 5 |
7960 | #define regBIF_CFG_DEV0_EPF0_0_MSI_CAP_LIST 0x10028 |
7961 | #define regBIF_CFG_DEV0_EPF0_0_MSI_CAP_LIST_BASE_IDX 5 |
7962 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MSG_CNTL 0x10028 |
7963 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MSG_CNTL_BASE_IDX 5 |
7964 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MSG_ADDR_LO 0x10029 |
7965 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
7966 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MSG_ADDR_HI 0x1002a |
7967 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
7968 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MSG_DATA 0x1002a |
7969 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MSG_DATA_BASE_IDX 5 |
7970 | #define regBIF_CFG_DEV0_EPF0_0_MSI_EXT_MSG_DATA 0x1002a |
7971 | #define regBIF_CFG_DEV0_EPF0_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
7972 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MASK 0x1002b |
7973 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MASK_BASE_IDX 5 |
7974 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MSG_DATA_64 0x1002b |
7975 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MSG_DATA_64_BASE_IDX 5 |
7976 | #define regBIF_CFG_DEV0_EPF0_0_MSI_EXT_MSG_DATA_64 0x1002b |
7977 | #define regBIF_CFG_DEV0_EPF0_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
7978 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MASK_64 0x1002c |
7979 | #define regBIF_CFG_DEV0_EPF0_0_MSI_MASK_64_BASE_IDX 5 |
7980 | #define regBIF_CFG_DEV0_EPF0_0_MSI_PENDING 0x1002c |
7981 | #define regBIF_CFG_DEV0_EPF0_0_MSI_PENDING_BASE_IDX 5 |
7982 | #define regBIF_CFG_DEV0_EPF0_0_MSI_PENDING_64 0x1002d |
7983 | #define regBIF_CFG_DEV0_EPF0_0_MSI_PENDING_64_BASE_IDX 5 |
7984 | #define regBIF_CFG_DEV0_EPF0_0_MSIX_CAP_LIST 0x10030 |
7985 | #define regBIF_CFG_DEV0_EPF0_0_MSIX_CAP_LIST_BASE_IDX 5 |
7986 | #define regBIF_CFG_DEV0_EPF0_0_MSIX_MSG_CNTL 0x10030 |
7987 | #define regBIF_CFG_DEV0_EPF0_0_MSIX_MSG_CNTL_BASE_IDX 5 |
7988 | #define regBIF_CFG_DEV0_EPF0_0_MSIX_TABLE 0x10031 |
7989 | #define regBIF_CFG_DEV0_EPF0_0_MSIX_TABLE_BASE_IDX 5 |
7990 | #define regBIF_CFG_DEV0_EPF0_0_MSIX_PBA 0x10032 |
7991 | #define regBIF_CFG_DEV0_EPF0_0_MSIX_PBA_BASE_IDX 5 |
7992 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x10040 |
7993 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
7994 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR 0x10041 |
7995 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
7996 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC1 0x10042 |
7997 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
7998 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC2 0x10043 |
7999 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
8000 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC_ENH_CAP_LIST 0x10044 |
8001 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
8002 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PORT_VC_CAP_REG1 0x10045 |
8003 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
8004 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PORT_VC_CAP_REG2 0x10046 |
8005 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
8006 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PORT_VC_CNTL 0x10047 |
8007 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
8008 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PORT_VC_STATUS 0x10047 |
8009 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
8010 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC0_RESOURCE_CAP 0x10048 |
8011 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
8012 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC0_RESOURCE_CNTL 0x10049 |
8013 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
8014 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC0_RESOURCE_STATUS 0x1004a |
8015 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
8016 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC1_RESOURCE_CAP 0x1004b |
8017 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
8018 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC1_RESOURCE_CNTL 0x1004c |
8019 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
8020 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC1_RESOURCE_STATUS 0x1004d |
8021 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
8022 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x10050 |
8023 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
8024 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DEV_SERIAL_NUM_DW1 0x10051 |
8025 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
8026 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DEV_SERIAL_NUM_DW2 0x10052 |
8027 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
8028 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x10054 |
8029 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
8030 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_UNCORR_ERR_STATUS 0x10055 |
8031 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
8032 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_UNCORR_ERR_MASK 0x10056 |
8033 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
8034 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_UNCORR_ERR_SEVERITY 0x10057 |
8035 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
8036 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_CORR_ERR_STATUS 0x10058 |
8037 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
8038 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_CORR_ERR_MASK 0x10059 |
8039 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
8040 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ADV_ERR_CAP_CNTL 0x1005a |
8041 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
8042 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_HDR_LOG0 0x1005b |
8043 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_HDR_LOG0_BASE_IDX 5 |
8044 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_HDR_LOG1 0x1005c |
8045 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_HDR_LOG1_BASE_IDX 5 |
8046 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_HDR_LOG2 0x1005d |
8047 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_HDR_LOG2_BASE_IDX 5 |
8048 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_HDR_LOG3 0x1005e |
8049 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_HDR_LOG3_BASE_IDX 5 |
8050 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TLP_PREFIX_LOG0 0x10062 |
8051 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
8052 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TLP_PREFIX_LOG1 0x10063 |
8053 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
8054 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TLP_PREFIX_LOG2 0x10064 |
8055 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
8056 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TLP_PREFIX_LOG3 0x10065 |
8057 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
8058 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR_ENH_CAP_LIST 0x10080 |
8059 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
8060 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR1_CAP 0x10081 |
8061 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR1_CAP_BASE_IDX 5 |
8062 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR1_CNTL 0x10082 |
8063 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
8064 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR2_CAP 0x10083 |
8065 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR2_CAP_BASE_IDX 5 |
8066 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR2_CNTL 0x10084 |
8067 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
8068 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR3_CAP 0x10085 |
8069 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR3_CAP_BASE_IDX 5 |
8070 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR3_CNTL 0x10086 |
8071 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
8072 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR4_CAP 0x10087 |
8073 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR4_CAP_BASE_IDX 5 |
8074 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR4_CNTL 0x10088 |
8075 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
8076 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR5_CAP 0x10089 |
8077 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR5_CAP_BASE_IDX 5 |
8078 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR5_CNTL 0x1008a |
8079 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
8080 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR6_CAP 0x1008b |
8081 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR6_CAP_BASE_IDX 5 |
8082 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR6_CNTL 0x1008c |
8083 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
8084 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x10090 |
8085 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
8086 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PWR_BUDGET_DATA_SELECT 0x10091 |
8087 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
8088 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PWR_BUDGET_DATA 0x10092 |
8089 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
8090 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PWR_BUDGET_CAP 0x10093 |
8091 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
8092 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_ENH_CAP_LIST 0x10094 |
8093 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
8094 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_CAP 0x10095 |
8095 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_CAP_BASE_IDX 5 |
8096 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_LATENCY_INDICATOR 0x10096 |
8097 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
8098 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_STATUS 0x10097 |
8099 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_STATUS_BASE_IDX 5 |
8100 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_CNTL 0x10097 |
8101 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_CNTL_BASE_IDX 5 |
8102 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x10098 |
8103 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
8104 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x10098 |
8105 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
8106 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x10098 |
8107 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
8108 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x10098 |
8109 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
8110 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x10099 |
8111 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
8112 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x10099 |
8113 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
8114 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x10099 |
8115 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
8116 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x10099 |
8117 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
8118 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SECONDARY_ENH_CAP_LIST 0x1009c |
8119 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
8120 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LINK_CNTL3 0x1009d |
8121 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LINK_CNTL3_BASE_IDX 5 |
8122 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_ERROR_STATUS 0x1009e |
8123 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
8124 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_0_EQUALIZATION_CNTL 0x1009f |
8125 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
8126 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_1_EQUALIZATION_CNTL 0x1009f |
8127 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
8128 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_2_EQUALIZATION_CNTL 0x100a0 |
8129 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
8130 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_3_EQUALIZATION_CNTL 0x100a0 |
8131 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
8132 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_4_EQUALIZATION_CNTL 0x100a1 |
8133 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
8134 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_5_EQUALIZATION_CNTL 0x100a1 |
8135 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
8136 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_6_EQUALIZATION_CNTL 0x100a2 |
8137 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
8138 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_7_EQUALIZATION_CNTL 0x100a2 |
8139 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
8140 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_8_EQUALIZATION_CNTL 0x100a3 |
8141 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
8142 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_9_EQUALIZATION_CNTL 0x100a3 |
8143 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
8144 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_10_EQUALIZATION_CNTL 0x100a4 |
8145 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
8146 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_11_EQUALIZATION_CNTL 0x100a4 |
8147 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
8148 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_12_EQUALIZATION_CNTL 0x100a5 |
8149 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
8150 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_13_EQUALIZATION_CNTL 0x100a5 |
8151 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
8152 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_14_EQUALIZATION_CNTL 0x100a6 |
8153 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
8154 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_15_EQUALIZATION_CNTL 0x100a6 |
8155 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
8156 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ACS_ENH_CAP_LIST 0x100a8 |
8157 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
8158 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ACS_CAP 0x100a9 |
8159 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ACS_CAP_BASE_IDX 5 |
8160 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ACS_CNTL 0x100a9 |
8161 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ACS_CNTL_BASE_IDX 5 |
8162 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ATS_ENH_CAP_LIST 0x100ac |
8163 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ATS_ENH_CAP_LIST_BASE_IDX 5 |
8164 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ATS_CAP 0x100ad |
8165 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ATS_CAP_BASE_IDX 5 |
8166 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ATS_CNTL 0x100ad |
8167 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ATS_CNTL_BASE_IDX 5 |
8168 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PAGE_REQ_ENH_CAP_LIST 0x100b0 |
8169 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PAGE_REQ_ENH_CAP_LIST_BASE_IDX 5 |
8170 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PAGE_REQ_CNTL 0x100b1 |
8171 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PAGE_REQ_CNTL_BASE_IDX 5 |
8172 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PAGE_REQ_STATUS 0x100b1 |
8173 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PAGE_REQ_STATUS_BASE_IDX 5 |
8174 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_OUTSTAND_PAGE_REQ_CAPACITY 0x100b2 |
8175 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_OUTSTAND_PAGE_REQ_CAPACITY_BASE_IDX 5 |
8176 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_OUTSTAND_PAGE_REQ_ALLOC 0x100b3 |
8177 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_OUTSTAND_PAGE_REQ_ALLOC_BASE_IDX 5 |
8178 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PASID_ENH_CAP_LIST 0x100b4 |
8179 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
8180 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PASID_CAP 0x100b5 |
8181 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PASID_CAP_BASE_IDX 5 |
8182 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PASID_CNTL 0x100b5 |
8183 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PASID_CNTL_BASE_IDX 5 |
8184 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_ENH_CAP_LIST 0x100bc |
8185 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
8186 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_CAP 0x100bd |
8187 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_CAP_BASE_IDX 5 |
8188 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_CNTL 0x100bd |
8189 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_CNTL_BASE_IDX 5 |
8190 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_ADDR0 0x100be |
8191 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_ADDR0_BASE_IDX 5 |
8192 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_ADDR1 0x100bf |
8193 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_ADDR1_BASE_IDX 5 |
8194 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_RCV0 0x100c0 |
8195 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_RCV0_BASE_IDX 5 |
8196 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_RCV1 0x100c1 |
8197 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_RCV1_BASE_IDX 5 |
8198 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_BLOCK_ALL0 0x100c2 |
8199 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
8200 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_BLOCK_ALL1 0x100c3 |
8201 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
8202 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_BLOCK_UNTRANSLATED_0 0x100c4 |
8203 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
8204 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_BLOCK_UNTRANSLATED_1 0x100c5 |
8205 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
8206 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LTR_ENH_CAP_LIST 0x100c8 |
8207 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LTR_ENH_CAP_LIST_BASE_IDX 5 |
8208 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LTR_CAP 0x100c9 |
8209 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_LTR_CAP_BASE_IDX 5 |
8210 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ARI_ENH_CAP_LIST 0x100ca |
8211 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
8212 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ARI_CAP 0x100cb |
8213 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ARI_CAP_BASE_IDX 5 |
8214 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ARI_CNTL 0x100cb |
8215 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_ARI_CNTL_BASE_IDX 5 |
8216 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_ENH_CAP_LIST 0x100cc |
8217 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_ENH_CAP_LIST_BASE_IDX 5 |
8218 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_CAP 0x100cd |
8219 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_CAP_BASE_IDX 5 |
8220 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_CONTROL 0x100ce |
8221 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_CONTROL_BASE_IDX 5 |
8222 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_STATUS 0x100ce |
8223 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_STATUS_BASE_IDX 5 |
8224 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_INITIAL_VFS 0x100cf |
8225 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_INITIAL_VFS_BASE_IDX 5 |
8226 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_TOTAL_VFS 0x100cf |
8227 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_TOTAL_VFS_BASE_IDX 5 |
8228 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_NUM_VFS 0x100d0 |
8229 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_NUM_VFS_BASE_IDX 5 |
8230 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_FUNC_DEP_LINK 0x100d0 |
8231 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_FUNC_DEP_LINK_BASE_IDX 5 |
8232 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_FIRST_VF_OFFSET 0x100d1 |
8233 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_FIRST_VF_OFFSET_BASE_IDX 5 |
8234 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_STRIDE 0x100d1 |
8235 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_STRIDE_BASE_IDX 5 |
8236 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_DEVICE_ID 0x100d2 |
8237 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_DEVICE_ID_BASE_IDX 5 |
8238 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_SUPPORTED_PAGE_SIZE 0x100d3 |
8239 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_SUPPORTED_PAGE_SIZE_BASE_IDX 5 |
8240 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_SYSTEM_PAGE_SIZE 0x100d4 |
8241 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_SYSTEM_PAGE_SIZE_BASE_IDX 5 |
8242 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_BASE_ADDR_0 0x100d5 |
8243 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_BASE_ADDR_0_BASE_IDX 5 |
8244 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_BASE_ADDR_1 0x100d6 |
8245 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_BASE_ADDR_1_BASE_IDX 5 |
8246 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_BASE_ADDR_2 0x100d7 |
8247 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_BASE_ADDR_2_BASE_IDX 5 |
8248 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_BASE_ADDR_3 0x100d8 |
8249 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_BASE_ADDR_3_BASE_IDX 5 |
8250 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_BASE_ADDR_4 0x100d9 |
8251 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_BASE_ADDR_4_BASE_IDX 5 |
8252 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_BASE_ADDR_5 0x100da |
8253 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_BASE_ADDR_5_BASE_IDX 5 |
8254 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_MIGRATION_STATE_ARRAY_OFFSET 0x100db |
8255 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_SRIOV_VF_MIGRATION_STATE_ARRAY_OFFSET_BASE_IDX 5 |
8256 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x100dc |
8257 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
8258 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TPH_REQR_CAP 0x100dd |
8259 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
8260 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TPH_REQR_CNTL 0x100de |
8261 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
8262 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DLF_ENH_CAP_LIST 0x10100 |
8263 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
8264 | #define regBIF_CFG_DEV0_EPF0_0_DATA_LINK_FEATURE_CAP 0x10101 |
8265 | #define regBIF_CFG_DEV0_EPF0_0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
8266 | #define regBIF_CFG_DEV0_EPF0_0_DATA_LINK_FEATURE_STATUS 0x10102 |
8267 | #define regBIF_CFG_DEV0_EPF0_0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
8268 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PHY_16GT_ENH_CAP_LIST 0x10104 |
8269 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
8270 | #define regBIF_CFG_DEV0_EPF0_0_LINK_CAP_16GT 0x10105 |
8271 | #define regBIF_CFG_DEV0_EPF0_0_LINK_CAP_16GT_BASE_IDX 5 |
8272 | #define regBIF_CFG_DEV0_EPF0_0_LINK_CNTL_16GT 0x10106 |
8273 | #define regBIF_CFG_DEV0_EPF0_0_LINK_CNTL_16GT_BASE_IDX 5 |
8274 | #define regBIF_CFG_DEV0_EPF0_0_LINK_STATUS_16GT 0x10107 |
8275 | #define regBIF_CFG_DEV0_EPF0_0_LINK_STATUS_16GT_BASE_IDX 5 |
8276 | #define regBIF_CFG_DEV0_EPF0_0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x10108 |
8277 | #define regBIF_CFG_DEV0_EPF0_0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
8278 | #define regBIF_CFG_DEV0_EPF0_0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x10109 |
8279 | #define regBIF_CFG_DEV0_EPF0_0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
8280 | #define regBIF_CFG_DEV0_EPF0_0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x1010a |
8281 | #define regBIF_CFG_DEV0_EPF0_0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
8282 | #define regBIF_CFG_DEV0_EPF0_0_LANE_0_EQUALIZATION_CNTL_16GT 0x1010c |
8283 | #define regBIF_CFG_DEV0_EPF0_0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8284 | #define regBIF_CFG_DEV0_EPF0_0_LANE_1_EQUALIZATION_CNTL_16GT 0x1010c |
8285 | #define regBIF_CFG_DEV0_EPF0_0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8286 | #define regBIF_CFG_DEV0_EPF0_0_LANE_2_EQUALIZATION_CNTL_16GT 0x1010c |
8287 | #define regBIF_CFG_DEV0_EPF0_0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8288 | #define regBIF_CFG_DEV0_EPF0_0_LANE_3_EQUALIZATION_CNTL_16GT 0x1010c |
8289 | #define regBIF_CFG_DEV0_EPF0_0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8290 | #define regBIF_CFG_DEV0_EPF0_0_LANE_4_EQUALIZATION_CNTL_16GT 0x1010d |
8291 | #define regBIF_CFG_DEV0_EPF0_0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8292 | #define regBIF_CFG_DEV0_EPF0_0_LANE_5_EQUALIZATION_CNTL_16GT 0x1010d |
8293 | #define regBIF_CFG_DEV0_EPF0_0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8294 | #define regBIF_CFG_DEV0_EPF0_0_LANE_6_EQUALIZATION_CNTL_16GT 0x1010d |
8295 | #define regBIF_CFG_DEV0_EPF0_0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8296 | #define regBIF_CFG_DEV0_EPF0_0_LANE_7_EQUALIZATION_CNTL_16GT 0x1010d |
8297 | #define regBIF_CFG_DEV0_EPF0_0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8298 | #define regBIF_CFG_DEV0_EPF0_0_LANE_8_EQUALIZATION_CNTL_16GT 0x1010e |
8299 | #define regBIF_CFG_DEV0_EPF0_0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8300 | #define regBIF_CFG_DEV0_EPF0_0_LANE_9_EQUALIZATION_CNTL_16GT 0x1010e |
8301 | #define regBIF_CFG_DEV0_EPF0_0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8302 | #define regBIF_CFG_DEV0_EPF0_0_LANE_10_EQUALIZATION_CNTL_16GT 0x1010e |
8303 | #define regBIF_CFG_DEV0_EPF0_0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8304 | #define regBIF_CFG_DEV0_EPF0_0_LANE_11_EQUALIZATION_CNTL_16GT 0x1010e |
8305 | #define regBIF_CFG_DEV0_EPF0_0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8306 | #define regBIF_CFG_DEV0_EPF0_0_LANE_12_EQUALIZATION_CNTL_16GT 0x1010f |
8307 | #define regBIF_CFG_DEV0_EPF0_0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8308 | #define regBIF_CFG_DEV0_EPF0_0_LANE_13_EQUALIZATION_CNTL_16GT 0x1010f |
8309 | #define regBIF_CFG_DEV0_EPF0_0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8310 | #define regBIF_CFG_DEV0_EPF0_0_LANE_14_EQUALIZATION_CNTL_16GT 0x1010f |
8311 | #define regBIF_CFG_DEV0_EPF0_0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8312 | #define regBIF_CFG_DEV0_EPF0_0_LANE_15_EQUALIZATION_CNTL_16GT 0x1010f |
8313 | #define regBIF_CFG_DEV0_EPF0_0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8314 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MARGINING_ENH_CAP_LIST 0x10110 |
8315 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
8316 | #define regBIF_CFG_DEV0_EPF0_0_MARGINING_PORT_CAP 0x10111 |
8317 | #define regBIF_CFG_DEV0_EPF0_0_MARGINING_PORT_CAP_BASE_IDX 5 |
8318 | #define regBIF_CFG_DEV0_EPF0_0_MARGINING_PORT_STATUS 0x10111 |
8319 | #define regBIF_CFG_DEV0_EPF0_0_MARGINING_PORT_STATUS_BASE_IDX 5 |
8320 | #define regBIF_CFG_DEV0_EPF0_0_LANE_0_MARGINING_LANE_CNTL 0x10112 |
8321 | #define regBIF_CFG_DEV0_EPF0_0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
8322 | #define regBIF_CFG_DEV0_EPF0_0_LANE_0_MARGINING_LANE_STATUS 0x10112 |
8323 | #define regBIF_CFG_DEV0_EPF0_0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
8324 | #define regBIF_CFG_DEV0_EPF0_0_LANE_1_MARGINING_LANE_CNTL 0x10113 |
8325 | #define regBIF_CFG_DEV0_EPF0_0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
8326 | #define regBIF_CFG_DEV0_EPF0_0_LANE_1_MARGINING_LANE_STATUS 0x10113 |
8327 | #define regBIF_CFG_DEV0_EPF0_0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
8328 | #define regBIF_CFG_DEV0_EPF0_0_LANE_2_MARGINING_LANE_CNTL 0x10114 |
8329 | #define regBIF_CFG_DEV0_EPF0_0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
8330 | #define regBIF_CFG_DEV0_EPF0_0_LANE_2_MARGINING_LANE_STATUS 0x10114 |
8331 | #define regBIF_CFG_DEV0_EPF0_0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
8332 | #define regBIF_CFG_DEV0_EPF0_0_LANE_3_MARGINING_LANE_CNTL 0x10115 |
8333 | #define regBIF_CFG_DEV0_EPF0_0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
8334 | #define regBIF_CFG_DEV0_EPF0_0_LANE_3_MARGINING_LANE_STATUS 0x10115 |
8335 | #define regBIF_CFG_DEV0_EPF0_0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
8336 | #define regBIF_CFG_DEV0_EPF0_0_LANE_4_MARGINING_LANE_CNTL 0x10116 |
8337 | #define regBIF_CFG_DEV0_EPF0_0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
8338 | #define regBIF_CFG_DEV0_EPF0_0_LANE_4_MARGINING_LANE_STATUS 0x10116 |
8339 | #define regBIF_CFG_DEV0_EPF0_0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
8340 | #define regBIF_CFG_DEV0_EPF0_0_LANE_5_MARGINING_LANE_CNTL 0x10117 |
8341 | #define regBIF_CFG_DEV0_EPF0_0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
8342 | #define regBIF_CFG_DEV0_EPF0_0_LANE_5_MARGINING_LANE_STATUS 0x10117 |
8343 | #define regBIF_CFG_DEV0_EPF0_0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
8344 | #define regBIF_CFG_DEV0_EPF0_0_LANE_6_MARGINING_LANE_CNTL 0x10118 |
8345 | #define regBIF_CFG_DEV0_EPF0_0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
8346 | #define regBIF_CFG_DEV0_EPF0_0_LANE_6_MARGINING_LANE_STATUS 0x10118 |
8347 | #define regBIF_CFG_DEV0_EPF0_0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
8348 | #define regBIF_CFG_DEV0_EPF0_0_LANE_7_MARGINING_LANE_CNTL 0x10119 |
8349 | #define regBIF_CFG_DEV0_EPF0_0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
8350 | #define regBIF_CFG_DEV0_EPF0_0_LANE_7_MARGINING_LANE_STATUS 0x10119 |
8351 | #define regBIF_CFG_DEV0_EPF0_0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
8352 | #define regBIF_CFG_DEV0_EPF0_0_LANE_8_MARGINING_LANE_CNTL 0x1011a |
8353 | #define regBIF_CFG_DEV0_EPF0_0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
8354 | #define regBIF_CFG_DEV0_EPF0_0_LANE_8_MARGINING_LANE_STATUS 0x1011a |
8355 | #define regBIF_CFG_DEV0_EPF0_0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
8356 | #define regBIF_CFG_DEV0_EPF0_0_LANE_9_MARGINING_LANE_CNTL 0x1011b |
8357 | #define regBIF_CFG_DEV0_EPF0_0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
8358 | #define regBIF_CFG_DEV0_EPF0_0_LANE_9_MARGINING_LANE_STATUS 0x1011b |
8359 | #define regBIF_CFG_DEV0_EPF0_0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
8360 | #define regBIF_CFG_DEV0_EPF0_0_LANE_10_MARGINING_LANE_CNTL 0x1011c |
8361 | #define regBIF_CFG_DEV0_EPF0_0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
8362 | #define regBIF_CFG_DEV0_EPF0_0_LANE_10_MARGINING_LANE_STATUS 0x1011c |
8363 | #define regBIF_CFG_DEV0_EPF0_0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
8364 | #define regBIF_CFG_DEV0_EPF0_0_LANE_11_MARGINING_LANE_CNTL 0x1011d |
8365 | #define regBIF_CFG_DEV0_EPF0_0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
8366 | #define regBIF_CFG_DEV0_EPF0_0_LANE_11_MARGINING_LANE_STATUS 0x1011d |
8367 | #define regBIF_CFG_DEV0_EPF0_0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
8368 | #define regBIF_CFG_DEV0_EPF0_0_LANE_12_MARGINING_LANE_CNTL 0x1011e |
8369 | #define regBIF_CFG_DEV0_EPF0_0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
8370 | #define regBIF_CFG_DEV0_EPF0_0_LANE_12_MARGINING_LANE_STATUS 0x1011e |
8371 | #define regBIF_CFG_DEV0_EPF0_0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
8372 | #define regBIF_CFG_DEV0_EPF0_0_LANE_13_MARGINING_LANE_CNTL 0x1011f |
8373 | #define regBIF_CFG_DEV0_EPF0_0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
8374 | #define regBIF_CFG_DEV0_EPF0_0_LANE_13_MARGINING_LANE_STATUS 0x1011f |
8375 | #define regBIF_CFG_DEV0_EPF0_0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
8376 | #define regBIF_CFG_DEV0_EPF0_0_LANE_14_MARGINING_LANE_CNTL 0x10120 |
8377 | #define regBIF_CFG_DEV0_EPF0_0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
8378 | #define regBIF_CFG_DEV0_EPF0_0_LANE_14_MARGINING_LANE_STATUS 0x10120 |
8379 | #define regBIF_CFG_DEV0_EPF0_0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
8380 | #define regBIF_CFG_DEV0_EPF0_0_LANE_15_MARGINING_LANE_CNTL 0x10121 |
8381 | #define regBIF_CFG_DEV0_EPF0_0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
8382 | #define regBIF_CFG_DEV0_EPF0_0_LANE_15_MARGINING_LANE_STATUS 0x10121 |
8383 | #define regBIF_CFG_DEV0_EPF0_0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
8384 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR_ENH_CAP_LIST 0x10130 |
8385 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
8386 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR1_CAP 0x10131 |
8387 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR1_CAP_BASE_IDX 5 |
8388 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR1_CNTL 0x10132 |
8389 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR1_CNTL_BASE_IDX 5 |
8390 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR2_CAP 0x10133 |
8391 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR2_CAP_BASE_IDX 5 |
8392 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR2_CNTL 0x10134 |
8393 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR2_CNTL_BASE_IDX 5 |
8394 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR3_CAP 0x10135 |
8395 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR3_CAP_BASE_IDX 5 |
8396 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR3_CNTL 0x10136 |
8397 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR3_CNTL_BASE_IDX 5 |
8398 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR4_CAP 0x10137 |
8399 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR4_CAP_BASE_IDX 5 |
8400 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR4_CNTL 0x10138 |
8401 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR4_CNTL_BASE_IDX 5 |
8402 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR5_CAP 0x10139 |
8403 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR5_CAP_BASE_IDX 5 |
8404 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR5_CNTL 0x1013a |
8405 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR5_CNTL_BASE_IDX 5 |
8406 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR6_CAP 0x1013b |
8407 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR6_CAP_BASE_IDX 5 |
8408 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR6_CNTL 0x1013c |
8409 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VF_RESIZE_BAR6_CNTL_BASE_IDX 5 |
8410 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_GPUIOV 0x10140 |
8411 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_GPUIOV_BASE_IDX 5 |
8412 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV 0x10141 |
8413 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_BASE_IDX 5 |
8414 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_SRIOV_SHADOW 0x10142 |
8415 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_SRIOV_SHADOW_BASE_IDX 5 |
8416 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_ENABLE 0x10143 |
8417 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_ENABLE_BASE_IDX 5 |
8418 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_STATUS 0x10144 |
8419 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_STATUS_BASE_IDX 5 |
8420 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_RESET_CONTROL 0x10145 |
8421 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_RESET_CONTROL_BASE_IDX 5 |
8422 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW0 0x10146 |
8423 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW0_BASE_IDX 5 |
8424 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW1 0x10147 |
8425 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW1_BASE_IDX 5 |
8426 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW2 0x10148 |
8427 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW2_BASE_IDX 5 |
8428 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_CONTEXT 0x10149 |
8429 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_CONTEXT_BASE_IDX 5 |
8430 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_TOTAL_FB 0x1014a |
8431 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_TOTAL_FB_BASE_IDX 5 |
8432 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_OFFSETS 0x1014b |
8433 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_OFFSETS_BASE_IDX 5 |
8434 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_REGION 0x1014c |
8435 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_REGION_BASE_IDX 5 |
8436 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_P2P_OVER_XGMI_ENABLE 0x1014d |
8437 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_P2P_OVER_XGMI_ENABLE_BASE_IDX 5 |
8438 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF0_FB 0x1014e |
8439 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF0_FB_BASE_IDX 5 |
8440 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF1_FB 0x1014f |
8441 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF1_FB_BASE_IDX 5 |
8442 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF2_FB 0x10150 |
8443 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF2_FB_BASE_IDX 5 |
8444 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF3_FB 0x10151 |
8445 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF3_FB_BASE_IDX 5 |
8446 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF4_FB 0x10152 |
8447 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF4_FB_BASE_IDX 5 |
8448 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF5_FB 0x10153 |
8449 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF5_FB_BASE_IDX 5 |
8450 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF6_FB 0x10154 |
8451 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF6_FB_BASE_IDX 5 |
8452 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF7_FB 0x10155 |
8453 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF7_FB_BASE_IDX 5 |
8454 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF8_FB 0x10156 |
8455 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF8_FB_BASE_IDX 5 |
8456 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF9_FB 0x10157 |
8457 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF9_FB_BASE_IDX 5 |
8458 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF10_FB 0x10158 |
8459 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF10_FB_BASE_IDX 5 |
8460 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF11_FB 0x10159 |
8461 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF11_FB_BASE_IDX 5 |
8462 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF12_FB 0x1015a |
8463 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF12_FB_BASE_IDX 5 |
8464 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF13_FB 0x1015b |
8465 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF13_FB_BASE_IDX 5 |
8466 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF14_FB 0x1015c |
8467 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF14_FB_BASE_IDX 5 |
8468 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF15_FB 0x1015d |
8469 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF15_FB_BASE_IDX 5 |
8470 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF16_FB 0x1015e |
8471 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF16_FB_BASE_IDX 5 |
8472 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF17_FB 0x1015f |
8473 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF17_FB_BASE_IDX 5 |
8474 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF18_FB 0x10160 |
8475 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF18_FB_BASE_IDX 5 |
8476 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF19_FB 0x10161 |
8477 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF19_FB_BASE_IDX 5 |
8478 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF20_FB 0x10162 |
8479 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF20_FB_BASE_IDX 5 |
8480 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF21_FB 0x10163 |
8481 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF21_FB_BASE_IDX 5 |
8482 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF22_FB 0x10164 |
8483 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF22_FB_BASE_IDX 5 |
8484 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF23_FB 0x10165 |
8485 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF23_FB_BASE_IDX 5 |
8486 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF24_FB 0x10166 |
8487 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF24_FB_BASE_IDX 5 |
8488 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF25_FB 0x10167 |
8489 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF25_FB_BASE_IDX 5 |
8490 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF26_FB 0x10168 |
8491 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF26_FB_BASE_IDX 5 |
8492 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF27_FB 0x10169 |
8493 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF27_FB_BASE_IDX 5 |
8494 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF28_FB 0x1016a |
8495 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF28_FB_BASE_IDX 5 |
8496 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF29_FB 0x1016b |
8497 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF29_FB_BASE_IDX 5 |
8498 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF30_FB 0x1016c |
8499 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF30_FB_BASE_IDX 5 |
8500 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW0 0x10170 |
8501 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW0_BASE_IDX 5 |
8502 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW1 0x10171 |
8503 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW1_BASE_IDX 5 |
8504 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW2 0x10172 |
8505 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW2_BASE_IDX 5 |
8506 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW3 0x10173 |
8507 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW3_BASE_IDX 5 |
8508 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW4 0x10174 |
8509 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW4_BASE_IDX 5 |
8510 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW5 0x10175 |
8511 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW5_BASE_IDX 5 |
8512 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW6 0x10176 |
8513 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW6_BASE_IDX 5 |
8514 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW7 0x10177 |
8515 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW7_BASE_IDX 5 |
8516 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW8 0x10178 |
8517 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW8_BASE_IDX 5 |
8518 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW0 0x1017c |
8519 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW0_BASE_IDX 5 |
8520 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW1 0x1017d |
8521 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW1_BASE_IDX 5 |
8522 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW2 0x1017e |
8523 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW2_BASE_IDX 5 |
8524 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW3 0x1017f |
8525 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW3_BASE_IDX 5 |
8526 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW4 0x10180 |
8527 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW4_BASE_IDX 5 |
8528 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW5 0x10181 |
8529 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW5_BASE_IDX 5 |
8530 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW6 0x10182 |
8531 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW6_BASE_IDX 5 |
8532 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW7 0x10183 |
8533 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW7_BASE_IDX 5 |
8534 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW8 0x10184 |
8535 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW8_BASE_IDX 5 |
8536 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW0 0x10188 |
8537 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW0_BASE_IDX 5 |
8538 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW1 0x10189 |
8539 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW1_BASE_IDX 5 |
8540 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW2 0x1018a |
8541 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW2_BASE_IDX 5 |
8542 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW3 0x1018b |
8543 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW3_BASE_IDX 5 |
8544 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW4 0x1018c |
8545 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW4_BASE_IDX 5 |
8546 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW5 0x1018d |
8547 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW5_BASE_IDX 5 |
8548 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW6 0x1018e |
8549 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW6_BASE_IDX 5 |
8550 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW7 0x1018f |
8551 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW7_BASE_IDX 5 |
8552 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW8 0x10190 |
8553 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW8_BASE_IDX 5 |
8554 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW0 0x10194 |
8555 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW0_BASE_IDX 5 |
8556 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW1 0x10195 |
8557 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW1_BASE_IDX 5 |
8558 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW2 0x10196 |
8559 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW2_BASE_IDX 5 |
8560 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW3 0x10197 |
8561 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW3_BASE_IDX 5 |
8562 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW4 0x10198 |
8563 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW4_BASE_IDX 5 |
8564 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW5 0x10199 |
8565 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW5_BASE_IDX 5 |
8566 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW6 0x1019a |
8567 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW6_BASE_IDX 5 |
8568 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW7 0x1019b |
8569 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW7_BASE_IDX 5 |
8570 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW8 0x1019c |
8571 | #define regBIF_CFG_DEV0_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW8_BASE_IDX 5 |
8572 | |
8573 | |
8574 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf1_bifcfgdecp |
8575 | // base address: 0x10141000 |
8576 | #define regBIF_CFG_DEV0_EPF1_0_VENDOR_ID 0x10400 |
8577 | #define regBIF_CFG_DEV0_EPF1_0_VENDOR_ID_BASE_IDX 5 |
8578 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_ID 0x10400 |
8579 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_ID_BASE_IDX 5 |
8580 | #define regBIF_CFG_DEV0_EPF1_0_COMMAND 0x10401 |
8581 | #define regBIF_CFG_DEV0_EPF1_0_COMMAND_BASE_IDX 5 |
8582 | #define regBIF_CFG_DEV0_EPF1_0_STATUS 0x10401 |
8583 | #define regBIF_CFG_DEV0_EPF1_0_STATUS_BASE_IDX 5 |
8584 | #define regBIF_CFG_DEV0_EPF1_0_REVISION_ID 0x10402 |
8585 | #define regBIF_CFG_DEV0_EPF1_0_REVISION_ID_BASE_IDX 5 |
8586 | #define regBIF_CFG_DEV0_EPF1_0_PROG_INTERFACE 0x10402 |
8587 | #define regBIF_CFG_DEV0_EPF1_0_PROG_INTERFACE_BASE_IDX 5 |
8588 | #define regBIF_CFG_DEV0_EPF1_0_SUB_CLASS 0x10402 |
8589 | #define regBIF_CFG_DEV0_EPF1_0_SUB_CLASS_BASE_IDX 5 |
8590 | #define regBIF_CFG_DEV0_EPF1_0_BASE_CLASS 0x10402 |
8591 | #define regBIF_CFG_DEV0_EPF1_0_BASE_CLASS_BASE_IDX 5 |
8592 | #define regBIF_CFG_DEV0_EPF1_0_CACHE_LINE 0x10403 |
8593 | #define regBIF_CFG_DEV0_EPF1_0_CACHE_LINE_BASE_IDX 5 |
8594 | #define regBIF_CFG_DEV0_EPF1_0_LATENCY 0x10403 |
8595 | #define regBIF_CFG_DEV0_EPF1_0_LATENCY_BASE_IDX 5 |
8596 | #define 0x10403 |
8597 | #define 5 |
8598 | #define regBIF_CFG_DEV0_EPF1_0_BIST 0x10403 |
8599 | #define regBIF_CFG_DEV0_EPF1_0_BIST_BASE_IDX 5 |
8600 | #define regBIF_CFG_DEV0_EPF1_0_BASE_ADDR_1 0x10404 |
8601 | #define regBIF_CFG_DEV0_EPF1_0_BASE_ADDR_1_BASE_IDX 5 |
8602 | #define regBIF_CFG_DEV0_EPF1_0_BASE_ADDR_2 0x10405 |
8603 | #define regBIF_CFG_DEV0_EPF1_0_BASE_ADDR_2_BASE_IDX 5 |
8604 | #define regBIF_CFG_DEV0_EPF1_0_BASE_ADDR_3 0x10406 |
8605 | #define regBIF_CFG_DEV0_EPF1_0_BASE_ADDR_3_BASE_IDX 5 |
8606 | #define regBIF_CFG_DEV0_EPF1_0_BASE_ADDR_4 0x10407 |
8607 | #define regBIF_CFG_DEV0_EPF1_0_BASE_ADDR_4_BASE_IDX 5 |
8608 | #define regBIF_CFG_DEV0_EPF1_0_BASE_ADDR_5 0x10408 |
8609 | #define regBIF_CFG_DEV0_EPF1_0_BASE_ADDR_5_BASE_IDX 5 |
8610 | #define regBIF_CFG_DEV0_EPF1_0_BASE_ADDR_6 0x10409 |
8611 | #define regBIF_CFG_DEV0_EPF1_0_BASE_ADDR_6_BASE_IDX 5 |
8612 | #define regBIF_CFG_DEV0_EPF1_0_CARDBUS_CIS_PTR 0x1040a |
8613 | #define regBIF_CFG_DEV0_EPF1_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
8614 | #define regBIF_CFG_DEV0_EPF1_0_ADAPTER_ID 0x1040b |
8615 | #define regBIF_CFG_DEV0_EPF1_0_ADAPTER_ID_BASE_IDX 5 |
8616 | #define regBIF_CFG_DEV0_EPF1_0_ROM_BASE_ADDR 0x1040c |
8617 | #define regBIF_CFG_DEV0_EPF1_0_ROM_BASE_ADDR_BASE_IDX 5 |
8618 | #define regBIF_CFG_DEV0_EPF1_0_CAP_PTR 0x1040d |
8619 | #define regBIF_CFG_DEV0_EPF1_0_CAP_PTR_BASE_IDX 5 |
8620 | #define regBIF_CFG_DEV0_EPF1_0_INTERRUPT_LINE 0x1040f |
8621 | #define regBIF_CFG_DEV0_EPF1_0_INTERRUPT_LINE_BASE_IDX 5 |
8622 | #define regBIF_CFG_DEV0_EPF1_0_INTERRUPT_PIN 0x1040f |
8623 | #define regBIF_CFG_DEV0_EPF1_0_INTERRUPT_PIN_BASE_IDX 5 |
8624 | #define regBIF_CFG_DEV0_EPF1_0_MIN_GRANT 0x1040f |
8625 | #define regBIF_CFG_DEV0_EPF1_0_MIN_GRANT_BASE_IDX 5 |
8626 | #define regBIF_CFG_DEV0_EPF1_0_MAX_LATENCY 0x1040f |
8627 | #define regBIF_CFG_DEV0_EPF1_0_MAX_LATENCY_BASE_IDX 5 |
8628 | #define regBIF_CFG_DEV0_EPF1_0_VENDOR_CAP_LIST 0x10412 |
8629 | #define regBIF_CFG_DEV0_EPF1_0_VENDOR_CAP_LIST_BASE_IDX 5 |
8630 | #define regBIF_CFG_DEV0_EPF1_0_ADAPTER_ID_W 0x10413 |
8631 | #define regBIF_CFG_DEV0_EPF1_0_ADAPTER_ID_W_BASE_IDX 5 |
8632 | #define regBIF_CFG_DEV0_EPF1_0_PMI_CAP_LIST 0x10414 |
8633 | #define regBIF_CFG_DEV0_EPF1_0_PMI_CAP_LIST_BASE_IDX 5 |
8634 | #define regBIF_CFG_DEV0_EPF1_0_PMI_CAP 0x10414 |
8635 | #define regBIF_CFG_DEV0_EPF1_0_PMI_CAP_BASE_IDX 5 |
8636 | #define regBIF_CFG_DEV0_EPF1_0_PMI_STATUS_CNTL 0x10415 |
8637 | #define regBIF_CFG_DEV0_EPF1_0_PMI_STATUS_CNTL_BASE_IDX 5 |
8638 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_CAP_LIST 0x10419 |
8639 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_CAP_LIST_BASE_IDX 5 |
8640 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_CAP 0x10419 |
8641 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_CAP_BASE_IDX 5 |
8642 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_CAP 0x1041a |
8643 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_CAP_BASE_IDX 5 |
8644 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_CNTL 0x1041b |
8645 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_CNTL_BASE_IDX 5 |
8646 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_STATUS 0x1041b |
8647 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_STATUS_BASE_IDX 5 |
8648 | #define regBIF_CFG_DEV0_EPF1_0_LINK_CAP 0x1041c |
8649 | #define regBIF_CFG_DEV0_EPF1_0_LINK_CAP_BASE_IDX 5 |
8650 | #define regBIF_CFG_DEV0_EPF1_0_LINK_CNTL 0x1041d |
8651 | #define regBIF_CFG_DEV0_EPF1_0_LINK_CNTL_BASE_IDX 5 |
8652 | #define regBIF_CFG_DEV0_EPF1_0_LINK_STATUS 0x1041d |
8653 | #define regBIF_CFG_DEV0_EPF1_0_LINK_STATUS_BASE_IDX 5 |
8654 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_CAP2 0x10422 |
8655 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_CAP2_BASE_IDX 5 |
8656 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_CNTL2 0x10423 |
8657 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_CNTL2_BASE_IDX 5 |
8658 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_STATUS2 0x10423 |
8659 | #define regBIF_CFG_DEV0_EPF1_0_DEVICE_STATUS2_BASE_IDX 5 |
8660 | #define regBIF_CFG_DEV0_EPF1_0_LINK_CAP2 0x10424 |
8661 | #define regBIF_CFG_DEV0_EPF1_0_LINK_CAP2_BASE_IDX 5 |
8662 | #define regBIF_CFG_DEV0_EPF1_0_LINK_CNTL2 0x10425 |
8663 | #define regBIF_CFG_DEV0_EPF1_0_LINK_CNTL2_BASE_IDX 5 |
8664 | #define regBIF_CFG_DEV0_EPF1_0_LINK_STATUS2 0x10425 |
8665 | #define regBIF_CFG_DEV0_EPF1_0_LINK_STATUS2_BASE_IDX 5 |
8666 | #define regBIF_CFG_DEV0_EPF1_0_MSI_CAP_LIST 0x10428 |
8667 | #define regBIF_CFG_DEV0_EPF1_0_MSI_CAP_LIST_BASE_IDX 5 |
8668 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MSG_CNTL 0x10428 |
8669 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MSG_CNTL_BASE_IDX 5 |
8670 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MSG_ADDR_LO 0x10429 |
8671 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
8672 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MSG_ADDR_HI 0x1042a |
8673 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
8674 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MSG_DATA 0x1042a |
8675 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MSG_DATA_BASE_IDX 5 |
8676 | #define regBIF_CFG_DEV0_EPF1_0_MSI_EXT_MSG_DATA 0x1042a |
8677 | #define regBIF_CFG_DEV0_EPF1_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
8678 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MASK 0x1042b |
8679 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MASK_BASE_IDX 5 |
8680 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MSG_DATA_64 0x1042b |
8681 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MSG_DATA_64_BASE_IDX 5 |
8682 | #define regBIF_CFG_DEV0_EPF1_0_MSI_EXT_MSG_DATA_64 0x1042b |
8683 | #define regBIF_CFG_DEV0_EPF1_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
8684 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MASK_64 0x1042c |
8685 | #define regBIF_CFG_DEV0_EPF1_0_MSI_MASK_64_BASE_IDX 5 |
8686 | #define regBIF_CFG_DEV0_EPF1_0_MSI_PENDING 0x1042c |
8687 | #define regBIF_CFG_DEV0_EPF1_0_MSI_PENDING_BASE_IDX 5 |
8688 | #define regBIF_CFG_DEV0_EPF1_0_MSI_PENDING_64 0x1042d |
8689 | #define regBIF_CFG_DEV0_EPF1_0_MSI_PENDING_64_BASE_IDX 5 |
8690 | #define regBIF_CFG_DEV0_EPF1_0_MSIX_CAP_LIST 0x10430 |
8691 | #define regBIF_CFG_DEV0_EPF1_0_MSIX_CAP_LIST_BASE_IDX 5 |
8692 | #define regBIF_CFG_DEV0_EPF1_0_MSIX_MSG_CNTL 0x10430 |
8693 | #define regBIF_CFG_DEV0_EPF1_0_MSIX_MSG_CNTL_BASE_IDX 5 |
8694 | #define regBIF_CFG_DEV0_EPF1_0_MSIX_TABLE 0x10431 |
8695 | #define regBIF_CFG_DEV0_EPF1_0_MSIX_TABLE_BASE_IDX 5 |
8696 | #define regBIF_CFG_DEV0_EPF1_0_MSIX_PBA 0x10432 |
8697 | #define regBIF_CFG_DEV0_EPF1_0_MSIX_PBA_BASE_IDX 5 |
8698 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x10440 |
8699 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
8700 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR 0x10441 |
8701 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
8702 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC1 0x10442 |
8703 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
8704 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC2 0x10443 |
8705 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
8706 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC_ENH_CAP_LIST 0x10444 |
8707 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
8708 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PORT_VC_CAP_REG1 0x10445 |
8709 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
8710 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PORT_VC_CAP_REG2 0x10446 |
8711 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
8712 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PORT_VC_CNTL 0x10447 |
8713 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
8714 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PORT_VC_STATUS 0x10447 |
8715 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
8716 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC0_RESOURCE_CAP 0x10448 |
8717 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
8718 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC0_RESOURCE_CNTL 0x10449 |
8719 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
8720 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC0_RESOURCE_STATUS 0x1044a |
8721 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
8722 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC1_RESOURCE_CAP 0x1044b |
8723 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
8724 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC1_RESOURCE_CNTL 0x1044c |
8725 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
8726 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC1_RESOURCE_STATUS 0x1044d |
8727 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
8728 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x10450 |
8729 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
8730 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DEV_SERIAL_NUM_DW1 0x10451 |
8731 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
8732 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DEV_SERIAL_NUM_DW2 0x10452 |
8733 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
8734 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x10454 |
8735 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
8736 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_UNCORR_ERR_STATUS 0x10455 |
8737 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
8738 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_UNCORR_ERR_MASK 0x10456 |
8739 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
8740 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_UNCORR_ERR_SEVERITY 0x10457 |
8741 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
8742 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_CORR_ERR_STATUS 0x10458 |
8743 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
8744 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_CORR_ERR_MASK 0x10459 |
8745 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
8746 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ADV_ERR_CAP_CNTL 0x1045a |
8747 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
8748 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_HDR_LOG0 0x1045b |
8749 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_HDR_LOG0_BASE_IDX 5 |
8750 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_HDR_LOG1 0x1045c |
8751 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_HDR_LOG1_BASE_IDX 5 |
8752 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_HDR_LOG2 0x1045d |
8753 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_HDR_LOG2_BASE_IDX 5 |
8754 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_HDR_LOG3 0x1045e |
8755 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_HDR_LOG3_BASE_IDX 5 |
8756 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TLP_PREFIX_LOG0 0x10462 |
8757 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
8758 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TLP_PREFIX_LOG1 0x10463 |
8759 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
8760 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TLP_PREFIX_LOG2 0x10464 |
8761 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
8762 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TLP_PREFIX_LOG3 0x10465 |
8763 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
8764 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR_ENH_CAP_LIST 0x10480 |
8765 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
8766 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR1_CAP 0x10481 |
8767 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR1_CAP_BASE_IDX 5 |
8768 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR1_CNTL 0x10482 |
8769 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
8770 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR2_CAP 0x10483 |
8771 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR2_CAP_BASE_IDX 5 |
8772 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR2_CNTL 0x10484 |
8773 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
8774 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR3_CAP 0x10485 |
8775 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR3_CAP_BASE_IDX 5 |
8776 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR3_CNTL 0x10486 |
8777 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
8778 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR4_CAP 0x10487 |
8779 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR4_CAP_BASE_IDX 5 |
8780 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR4_CNTL 0x10488 |
8781 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
8782 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR5_CAP 0x10489 |
8783 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR5_CAP_BASE_IDX 5 |
8784 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR5_CNTL 0x1048a |
8785 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
8786 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR6_CAP 0x1048b |
8787 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR6_CAP_BASE_IDX 5 |
8788 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR6_CNTL 0x1048c |
8789 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
8790 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x10490 |
8791 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
8792 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PWR_BUDGET_DATA_SELECT 0x10491 |
8793 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
8794 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PWR_BUDGET_DATA 0x10492 |
8795 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
8796 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PWR_BUDGET_CAP 0x10493 |
8797 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
8798 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_ENH_CAP_LIST 0x10494 |
8799 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
8800 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_CAP 0x10495 |
8801 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_CAP_BASE_IDX 5 |
8802 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_LATENCY_INDICATOR 0x10496 |
8803 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
8804 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_STATUS 0x10497 |
8805 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_STATUS_BASE_IDX 5 |
8806 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_CNTL 0x10497 |
8807 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_CNTL_BASE_IDX 5 |
8808 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x10498 |
8809 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
8810 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x10498 |
8811 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
8812 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x10498 |
8813 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
8814 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x10498 |
8815 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
8816 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x10499 |
8817 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
8818 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x10499 |
8819 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
8820 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x10499 |
8821 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
8822 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x10499 |
8823 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
8824 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SECONDARY_ENH_CAP_LIST 0x1049c |
8825 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
8826 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LINK_CNTL3 0x1049d |
8827 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LINK_CNTL3_BASE_IDX 5 |
8828 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_ERROR_STATUS 0x1049e |
8829 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
8830 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_0_EQUALIZATION_CNTL 0x1049f |
8831 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
8832 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_1_EQUALIZATION_CNTL 0x1049f |
8833 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
8834 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_2_EQUALIZATION_CNTL 0x104a0 |
8835 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
8836 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_3_EQUALIZATION_CNTL 0x104a0 |
8837 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
8838 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_4_EQUALIZATION_CNTL 0x104a1 |
8839 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
8840 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_5_EQUALIZATION_CNTL 0x104a1 |
8841 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
8842 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_6_EQUALIZATION_CNTL 0x104a2 |
8843 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
8844 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_7_EQUALIZATION_CNTL 0x104a2 |
8845 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
8846 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_8_EQUALIZATION_CNTL 0x104a3 |
8847 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
8848 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_9_EQUALIZATION_CNTL 0x104a3 |
8849 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
8850 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_10_EQUALIZATION_CNTL 0x104a4 |
8851 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
8852 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_11_EQUALIZATION_CNTL 0x104a4 |
8853 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
8854 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_12_EQUALIZATION_CNTL 0x104a5 |
8855 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
8856 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_13_EQUALIZATION_CNTL 0x104a5 |
8857 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
8858 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_14_EQUALIZATION_CNTL 0x104a6 |
8859 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
8860 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_15_EQUALIZATION_CNTL 0x104a6 |
8861 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
8862 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ACS_ENH_CAP_LIST 0x104a8 |
8863 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
8864 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ACS_CAP 0x104a9 |
8865 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ACS_CAP_BASE_IDX 5 |
8866 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ACS_CNTL 0x104a9 |
8867 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ACS_CNTL_BASE_IDX 5 |
8868 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ATS_ENH_CAP_LIST 0x104ac |
8869 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ATS_ENH_CAP_LIST_BASE_IDX 5 |
8870 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ATS_CAP 0x104ad |
8871 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ATS_CAP_BASE_IDX 5 |
8872 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ATS_CNTL 0x104ad |
8873 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ATS_CNTL_BASE_IDX 5 |
8874 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PAGE_REQ_ENH_CAP_LIST 0x104b0 |
8875 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PAGE_REQ_ENH_CAP_LIST_BASE_IDX 5 |
8876 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PAGE_REQ_CNTL 0x104b1 |
8877 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PAGE_REQ_CNTL_BASE_IDX 5 |
8878 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PAGE_REQ_STATUS 0x104b1 |
8879 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PAGE_REQ_STATUS_BASE_IDX 5 |
8880 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_OUTSTAND_PAGE_REQ_CAPACITY 0x104b2 |
8881 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_OUTSTAND_PAGE_REQ_CAPACITY_BASE_IDX 5 |
8882 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_OUTSTAND_PAGE_REQ_ALLOC 0x104b3 |
8883 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_OUTSTAND_PAGE_REQ_ALLOC_BASE_IDX 5 |
8884 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PASID_ENH_CAP_LIST 0x104b4 |
8885 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
8886 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PASID_CAP 0x104b5 |
8887 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PASID_CAP_BASE_IDX 5 |
8888 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PASID_CNTL 0x104b5 |
8889 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PASID_CNTL_BASE_IDX 5 |
8890 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_ENH_CAP_LIST 0x104bc |
8891 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
8892 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_CAP 0x104bd |
8893 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_CAP_BASE_IDX 5 |
8894 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_CNTL 0x104bd |
8895 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_CNTL_BASE_IDX 5 |
8896 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_ADDR0 0x104be |
8897 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_ADDR0_BASE_IDX 5 |
8898 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_ADDR1 0x104bf |
8899 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_ADDR1_BASE_IDX 5 |
8900 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_RCV0 0x104c0 |
8901 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_RCV0_BASE_IDX 5 |
8902 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_RCV1 0x104c1 |
8903 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_RCV1_BASE_IDX 5 |
8904 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_BLOCK_ALL0 0x104c2 |
8905 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
8906 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_BLOCK_ALL1 0x104c3 |
8907 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
8908 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_BLOCK_UNTRANSLATED_0 0x104c4 |
8909 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
8910 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_BLOCK_UNTRANSLATED_1 0x104c5 |
8911 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
8912 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LTR_ENH_CAP_LIST 0x104c8 |
8913 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LTR_ENH_CAP_LIST_BASE_IDX 5 |
8914 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LTR_CAP 0x104c9 |
8915 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_LTR_CAP_BASE_IDX 5 |
8916 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ARI_ENH_CAP_LIST 0x104ca |
8917 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
8918 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ARI_CAP 0x104cb |
8919 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ARI_CAP_BASE_IDX 5 |
8920 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ARI_CNTL 0x104cb |
8921 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_ARI_CNTL_BASE_IDX 5 |
8922 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_ENH_CAP_LIST 0x104cc |
8923 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_ENH_CAP_LIST_BASE_IDX 5 |
8924 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_CAP 0x104cd |
8925 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_CAP_BASE_IDX 5 |
8926 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_CONTROL 0x104ce |
8927 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_CONTROL_BASE_IDX 5 |
8928 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_STATUS 0x104ce |
8929 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_STATUS_BASE_IDX 5 |
8930 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_INITIAL_VFS 0x104cf |
8931 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_INITIAL_VFS_BASE_IDX 5 |
8932 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_TOTAL_VFS 0x104cf |
8933 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_TOTAL_VFS_BASE_IDX 5 |
8934 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_NUM_VFS 0x104d0 |
8935 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_NUM_VFS_BASE_IDX 5 |
8936 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_FUNC_DEP_LINK 0x104d0 |
8937 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_FUNC_DEP_LINK_BASE_IDX 5 |
8938 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_FIRST_VF_OFFSET 0x104d1 |
8939 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_FIRST_VF_OFFSET_BASE_IDX 5 |
8940 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_STRIDE 0x104d1 |
8941 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_STRIDE_BASE_IDX 5 |
8942 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_DEVICE_ID 0x104d2 |
8943 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_DEVICE_ID_BASE_IDX 5 |
8944 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_SUPPORTED_PAGE_SIZE 0x104d3 |
8945 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_SUPPORTED_PAGE_SIZE_BASE_IDX 5 |
8946 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_SYSTEM_PAGE_SIZE 0x104d4 |
8947 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_SYSTEM_PAGE_SIZE_BASE_IDX 5 |
8948 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_BASE_ADDR_0 0x104d5 |
8949 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_BASE_ADDR_0_BASE_IDX 5 |
8950 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_BASE_ADDR_1 0x104d6 |
8951 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_BASE_ADDR_1_BASE_IDX 5 |
8952 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_BASE_ADDR_2 0x104d7 |
8953 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_BASE_ADDR_2_BASE_IDX 5 |
8954 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_BASE_ADDR_3 0x104d8 |
8955 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_BASE_ADDR_3_BASE_IDX 5 |
8956 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_BASE_ADDR_4 0x104d9 |
8957 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_BASE_ADDR_4_BASE_IDX 5 |
8958 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_BASE_ADDR_5 0x104da |
8959 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_BASE_ADDR_5_BASE_IDX 5 |
8960 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_MIGRATION_STATE_ARRAY_OFFSET 0x104db |
8961 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_SRIOV_VF_MIGRATION_STATE_ARRAY_OFFSET_BASE_IDX 5 |
8962 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x104dc |
8963 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
8964 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TPH_REQR_CAP 0x104dd |
8965 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
8966 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TPH_REQR_CNTL 0x104de |
8967 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
8968 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DLF_ENH_CAP_LIST 0x10500 |
8969 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
8970 | #define regBIF_CFG_DEV0_EPF1_0_DATA_LINK_FEATURE_CAP 0x10501 |
8971 | #define regBIF_CFG_DEV0_EPF1_0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
8972 | #define regBIF_CFG_DEV0_EPF1_0_DATA_LINK_FEATURE_STATUS 0x10502 |
8973 | #define regBIF_CFG_DEV0_EPF1_0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
8974 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PHY_16GT_ENH_CAP_LIST 0x10504 |
8975 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
8976 | #define regBIF_CFG_DEV0_EPF1_0_LINK_CAP_16GT 0x10505 |
8977 | #define regBIF_CFG_DEV0_EPF1_0_LINK_CAP_16GT_BASE_IDX 5 |
8978 | #define regBIF_CFG_DEV0_EPF1_0_LINK_CNTL_16GT 0x10506 |
8979 | #define regBIF_CFG_DEV0_EPF1_0_LINK_CNTL_16GT_BASE_IDX 5 |
8980 | #define regBIF_CFG_DEV0_EPF1_0_LINK_STATUS_16GT 0x10507 |
8981 | #define regBIF_CFG_DEV0_EPF1_0_LINK_STATUS_16GT_BASE_IDX 5 |
8982 | #define regBIF_CFG_DEV0_EPF1_0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x10508 |
8983 | #define regBIF_CFG_DEV0_EPF1_0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
8984 | #define regBIF_CFG_DEV0_EPF1_0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x10509 |
8985 | #define regBIF_CFG_DEV0_EPF1_0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
8986 | #define regBIF_CFG_DEV0_EPF1_0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x1050a |
8987 | #define regBIF_CFG_DEV0_EPF1_0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
8988 | #define regBIF_CFG_DEV0_EPF1_0_LANE_0_EQUALIZATION_CNTL_16GT 0x1050c |
8989 | #define regBIF_CFG_DEV0_EPF1_0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8990 | #define regBIF_CFG_DEV0_EPF1_0_LANE_1_EQUALIZATION_CNTL_16GT 0x1050c |
8991 | #define regBIF_CFG_DEV0_EPF1_0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8992 | #define regBIF_CFG_DEV0_EPF1_0_LANE_2_EQUALIZATION_CNTL_16GT 0x1050c |
8993 | #define regBIF_CFG_DEV0_EPF1_0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8994 | #define regBIF_CFG_DEV0_EPF1_0_LANE_3_EQUALIZATION_CNTL_16GT 0x1050c |
8995 | #define regBIF_CFG_DEV0_EPF1_0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8996 | #define regBIF_CFG_DEV0_EPF1_0_LANE_4_EQUALIZATION_CNTL_16GT 0x1050d |
8997 | #define regBIF_CFG_DEV0_EPF1_0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
8998 | #define regBIF_CFG_DEV0_EPF1_0_LANE_5_EQUALIZATION_CNTL_16GT 0x1050d |
8999 | #define regBIF_CFG_DEV0_EPF1_0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
9000 | #define regBIF_CFG_DEV0_EPF1_0_LANE_6_EQUALIZATION_CNTL_16GT 0x1050d |
9001 | #define regBIF_CFG_DEV0_EPF1_0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
9002 | #define regBIF_CFG_DEV0_EPF1_0_LANE_7_EQUALIZATION_CNTL_16GT 0x1050d |
9003 | #define regBIF_CFG_DEV0_EPF1_0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
9004 | #define regBIF_CFG_DEV0_EPF1_0_LANE_8_EQUALIZATION_CNTL_16GT 0x1050e |
9005 | #define regBIF_CFG_DEV0_EPF1_0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
9006 | #define regBIF_CFG_DEV0_EPF1_0_LANE_9_EQUALIZATION_CNTL_16GT 0x1050e |
9007 | #define regBIF_CFG_DEV0_EPF1_0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
9008 | #define regBIF_CFG_DEV0_EPF1_0_LANE_10_EQUALIZATION_CNTL_16GT 0x1050e |
9009 | #define regBIF_CFG_DEV0_EPF1_0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
9010 | #define regBIF_CFG_DEV0_EPF1_0_LANE_11_EQUALIZATION_CNTL_16GT 0x1050e |
9011 | #define regBIF_CFG_DEV0_EPF1_0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
9012 | #define regBIF_CFG_DEV0_EPF1_0_LANE_12_EQUALIZATION_CNTL_16GT 0x1050f |
9013 | #define regBIF_CFG_DEV0_EPF1_0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
9014 | #define regBIF_CFG_DEV0_EPF1_0_LANE_13_EQUALIZATION_CNTL_16GT 0x1050f |
9015 | #define regBIF_CFG_DEV0_EPF1_0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
9016 | #define regBIF_CFG_DEV0_EPF1_0_LANE_14_EQUALIZATION_CNTL_16GT 0x1050f |
9017 | #define regBIF_CFG_DEV0_EPF1_0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
9018 | #define regBIF_CFG_DEV0_EPF1_0_LANE_15_EQUALIZATION_CNTL_16GT 0x1050f |
9019 | #define regBIF_CFG_DEV0_EPF1_0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
9020 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MARGINING_ENH_CAP_LIST 0x10510 |
9021 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
9022 | #define regBIF_CFG_DEV0_EPF1_0_MARGINING_PORT_CAP 0x10511 |
9023 | #define regBIF_CFG_DEV0_EPF1_0_MARGINING_PORT_CAP_BASE_IDX 5 |
9024 | #define regBIF_CFG_DEV0_EPF1_0_MARGINING_PORT_STATUS 0x10511 |
9025 | #define regBIF_CFG_DEV0_EPF1_0_MARGINING_PORT_STATUS_BASE_IDX 5 |
9026 | #define regBIF_CFG_DEV0_EPF1_0_LANE_0_MARGINING_LANE_CNTL 0x10512 |
9027 | #define regBIF_CFG_DEV0_EPF1_0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
9028 | #define regBIF_CFG_DEV0_EPF1_0_LANE_0_MARGINING_LANE_STATUS 0x10512 |
9029 | #define regBIF_CFG_DEV0_EPF1_0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
9030 | #define regBIF_CFG_DEV0_EPF1_0_LANE_1_MARGINING_LANE_CNTL 0x10513 |
9031 | #define regBIF_CFG_DEV0_EPF1_0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
9032 | #define regBIF_CFG_DEV0_EPF1_0_LANE_1_MARGINING_LANE_STATUS 0x10513 |
9033 | #define regBIF_CFG_DEV0_EPF1_0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
9034 | #define regBIF_CFG_DEV0_EPF1_0_LANE_2_MARGINING_LANE_CNTL 0x10514 |
9035 | #define regBIF_CFG_DEV0_EPF1_0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
9036 | #define regBIF_CFG_DEV0_EPF1_0_LANE_2_MARGINING_LANE_STATUS 0x10514 |
9037 | #define regBIF_CFG_DEV0_EPF1_0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
9038 | #define regBIF_CFG_DEV0_EPF1_0_LANE_3_MARGINING_LANE_CNTL 0x10515 |
9039 | #define regBIF_CFG_DEV0_EPF1_0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
9040 | #define regBIF_CFG_DEV0_EPF1_0_LANE_3_MARGINING_LANE_STATUS 0x10515 |
9041 | #define regBIF_CFG_DEV0_EPF1_0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
9042 | #define regBIF_CFG_DEV0_EPF1_0_LANE_4_MARGINING_LANE_CNTL 0x10516 |
9043 | #define regBIF_CFG_DEV0_EPF1_0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
9044 | #define regBIF_CFG_DEV0_EPF1_0_LANE_4_MARGINING_LANE_STATUS 0x10516 |
9045 | #define regBIF_CFG_DEV0_EPF1_0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
9046 | #define regBIF_CFG_DEV0_EPF1_0_LANE_5_MARGINING_LANE_CNTL 0x10517 |
9047 | #define regBIF_CFG_DEV0_EPF1_0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
9048 | #define regBIF_CFG_DEV0_EPF1_0_LANE_5_MARGINING_LANE_STATUS 0x10517 |
9049 | #define regBIF_CFG_DEV0_EPF1_0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
9050 | #define regBIF_CFG_DEV0_EPF1_0_LANE_6_MARGINING_LANE_CNTL 0x10518 |
9051 | #define regBIF_CFG_DEV0_EPF1_0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
9052 | #define regBIF_CFG_DEV0_EPF1_0_LANE_6_MARGINING_LANE_STATUS 0x10518 |
9053 | #define regBIF_CFG_DEV0_EPF1_0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
9054 | #define regBIF_CFG_DEV0_EPF1_0_LANE_7_MARGINING_LANE_CNTL 0x10519 |
9055 | #define regBIF_CFG_DEV0_EPF1_0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
9056 | #define regBIF_CFG_DEV0_EPF1_0_LANE_7_MARGINING_LANE_STATUS 0x10519 |
9057 | #define regBIF_CFG_DEV0_EPF1_0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
9058 | #define regBIF_CFG_DEV0_EPF1_0_LANE_8_MARGINING_LANE_CNTL 0x1051a |
9059 | #define regBIF_CFG_DEV0_EPF1_0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
9060 | #define regBIF_CFG_DEV0_EPF1_0_LANE_8_MARGINING_LANE_STATUS 0x1051a |
9061 | #define regBIF_CFG_DEV0_EPF1_0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
9062 | #define regBIF_CFG_DEV0_EPF1_0_LANE_9_MARGINING_LANE_CNTL 0x1051b |
9063 | #define regBIF_CFG_DEV0_EPF1_0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
9064 | #define regBIF_CFG_DEV0_EPF1_0_LANE_9_MARGINING_LANE_STATUS 0x1051b |
9065 | #define regBIF_CFG_DEV0_EPF1_0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
9066 | #define regBIF_CFG_DEV0_EPF1_0_LANE_10_MARGINING_LANE_CNTL 0x1051c |
9067 | #define regBIF_CFG_DEV0_EPF1_0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
9068 | #define regBIF_CFG_DEV0_EPF1_0_LANE_10_MARGINING_LANE_STATUS 0x1051c |
9069 | #define regBIF_CFG_DEV0_EPF1_0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
9070 | #define regBIF_CFG_DEV0_EPF1_0_LANE_11_MARGINING_LANE_CNTL 0x1051d |
9071 | #define regBIF_CFG_DEV0_EPF1_0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
9072 | #define regBIF_CFG_DEV0_EPF1_0_LANE_11_MARGINING_LANE_STATUS 0x1051d |
9073 | #define regBIF_CFG_DEV0_EPF1_0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
9074 | #define regBIF_CFG_DEV0_EPF1_0_LANE_12_MARGINING_LANE_CNTL 0x1051e |
9075 | #define regBIF_CFG_DEV0_EPF1_0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
9076 | #define regBIF_CFG_DEV0_EPF1_0_LANE_12_MARGINING_LANE_STATUS 0x1051e |
9077 | #define regBIF_CFG_DEV0_EPF1_0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
9078 | #define regBIF_CFG_DEV0_EPF1_0_LANE_13_MARGINING_LANE_CNTL 0x1051f |
9079 | #define regBIF_CFG_DEV0_EPF1_0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
9080 | #define regBIF_CFG_DEV0_EPF1_0_LANE_13_MARGINING_LANE_STATUS 0x1051f |
9081 | #define regBIF_CFG_DEV0_EPF1_0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
9082 | #define regBIF_CFG_DEV0_EPF1_0_LANE_14_MARGINING_LANE_CNTL 0x10520 |
9083 | #define regBIF_CFG_DEV0_EPF1_0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
9084 | #define regBIF_CFG_DEV0_EPF1_0_LANE_14_MARGINING_LANE_STATUS 0x10520 |
9085 | #define regBIF_CFG_DEV0_EPF1_0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
9086 | #define regBIF_CFG_DEV0_EPF1_0_LANE_15_MARGINING_LANE_CNTL 0x10521 |
9087 | #define regBIF_CFG_DEV0_EPF1_0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
9088 | #define regBIF_CFG_DEV0_EPF1_0_LANE_15_MARGINING_LANE_STATUS 0x10521 |
9089 | #define regBIF_CFG_DEV0_EPF1_0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
9090 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR_ENH_CAP_LIST 0x10530 |
9091 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
9092 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR1_CAP 0x10531 |
9093 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR1_CAP_BASE_IDX 5 |
9094 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR1_CNTL 0x10532 |
9095 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR1_CNTL_BASE_IDX 5 |
9096 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR2_CAP 0x10533 |
9097 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR2_CAP_BASE_IDX 5 |
9098 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR2_CNTL 0x10534 |
9099 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR2_CNTL_BASE_IDX 5 |
9100 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR3_CAP 0x10535 |
9101 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR3_CAP_BASE_IDX 5 |
9102 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR3_CNTL 0x10536 |
9103 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR3_CNTL_BASE_IDX 5 |
9104 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR4_CAP 0x10537 |
9105 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR4_CAP_BASE_IDX 5 |
9106 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR4_CNTL 0x10538 |
9107 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR4_CNTL_BASE_IDX 5 |
9108 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR5_CAP 0x10539 |
9109 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR5_CAP_BASE_IDX 5 |
9110 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR5_CNTL 0x1053a |
9111 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR5_CNTL_BASE_IDX 5 |
9112 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR6_CAP 0x1053b |
9113 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR6_CAP_BASE_IDX 5 |
9114 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR6_CNTL 0x1053c |
9115 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VF_RESIZE_BAR6_CNTL_BASE_IDX 5 |
9116 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_GPUIOV 0x10540 |
9117 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_GPUIOV_BASE_IDX 5 |
9118 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV 0x10541 |
9119 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_BASE_IDX 5 |
9120 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_SRIOV_SHADOW 0x10542 |
9121 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_SRIOV_SHADOW_BASE_IDX 5 |
9122 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_ENABLE 0x10543 |
9123 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_ENABLE_BASE_IDX 5 |
9124 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_STATUS 0x10544 |
9125 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_STATUS_BASE_IDX 5 |
9126 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_RESET_CONTROL 0x10545 |
9127 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_RESET_CONTROL_BASE_IDX 5 |
9128 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW0 0x10546 |
9129 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW0_BASE_IDX 5 |
9130 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW1 0x10547 |
9131 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW1_BASE_IDX 5 |
9132 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW2 0x10548 |
9133 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW2_BASE_IDX 5 |
9134 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_CONTEXT 0x10549 |
9135 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_CONTEXT_BASE_IDX 5 |
9136 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_TOTAL_FB 0x1054a |
9137 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_TOTAL_FB_BASE_IDX 5 |
9138 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_OFFSETS 0x1054b |
9139 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_OFFSETS_BASE_IDX 5 |
9140 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_REGION 0x1054c |
9141 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_REGION_BASE_IDX 5 |
9142 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_P2P_OVER_XGMI_ENABLE 0x1054d |
9143 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_P2P_OVER_XGMI_ENABLE_BASE_IDX 5 |
9144 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF0_FB 0x1054e |
9145 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF0_FB_BASE_IDX 5 |
9146 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF1_FB 0x1054f |
9147 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF1_FB_BASE_IDX 5 |
9148 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF2_FB 0x10550 |
9149 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF2_FB_BASE_IDX 5 |
9150 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF3_FB 0x10551 |
9151 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF3_FB_BASE_IDX 5 |
9152 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF4_FB 0x10552 |
9153 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF4_FB_BASE_IDX 5 |
9154 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF5_FB 0x10553 |
9155 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF5_FB_BASE_IDX 5 |
9156 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF6_FB 0x10554 |
9157 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF6_FB_BASE_IDX 5 |
9158 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF7_FB 0x10555 |
9159 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF7_FB_BASE_IDX 5 |
9160 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF8_FB 0x10556 |
9161 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF8_FB_BASE_IDX 5 |
9162 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF9_FB 0x10557 |
9163 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF9_FB_BASE_IDX 5 |
9164 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF10_FB 0x10558 |
9165 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF10_FB_BASE_IDX 5 |
9166 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF11_FB 0x10559 |
9167 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF11_FB_BASE_IDX 5 |
9168 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF12_FB 0x1055a |
9169 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF12_FB_BASE_IDX 5 |
9170 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF13_FB 0x1055b |
9171 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF13_FB_BASE_IDX 5 |
9172 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF14_FB 0x1055c |
9173 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF14_FB_BASE_IDX 5 |
9174 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF15_FB 0x1055d |
9175 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF15_FB_BASE_IDX 5 |
9176 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF16_FB 0x1055e |
9177 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF16_FB_BASE_IDX 5 |
9178 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF17_FB 0x1055f |
9179 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF17_FB_BASE_IDX 5 |
9180 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF18_FB 0x10560 |
9181 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF18_FB_BASE_IDX 5 |
9182 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF19_FB 0x10561 |
9183 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF19_FB_BASE_IDX 5 |
9184 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF20_FB 0x10562 |
9185 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF20_FB_BASE_IDX 5 |
9186 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF21_FB 0x10563 |
9187 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF21_FB_BASE_IDX 5 |
9188 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF22_FB 0x10564 |
9189 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF22_FB_BASE_IDX 5 |
9190 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF23_FB 0x10565 |
9191 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF23_FB_BASE_IDX 5 |
9192 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF24_FB 0x10566 |
9193 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF24_FB_BASE_IDX 5 |
9194 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF25_FB 0x10567 |
9195 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF25_FB_BASE_IDX 5 |
9196 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF26_FB 0x10568 |
9197 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF26_FB_BASE_IDX 5 |
9198 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF27_FB 0x10569 |
9199 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF27_FB_BASE_IDX 5 |
9200 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF28_FB 0x1056a |
9201 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF28_FB_BASE_IDX 5 |
9202 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF29_FB 0x1056b |
9203 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF29_FB_BASE_IDX 5 |
9204 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF30_FB 0x1056c |
9205 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF30_FB_BASE_IDX 5 |
9206 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW0 0x10570 |
9207 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW0_BASE_IDX 5 |
9208 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW1 0x10571 |
9209 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW1_BASE_IDX 5 |
9210 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW2 0x10572 |
9211 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW2_BASE_IDX 5 |
9212 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW3 0x10573 |
9213 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW3_BASE_IDX 5 |
9214 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW4 0x10574 |
9215 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW4_BASE_IDX 5 |
9216 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW5 0x10575 |
9217 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW5_BASE_IDX 5 |
9218 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW6 0x10576 |
9219 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW6_BASE_IDX 5 |
9220 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW7 0x10577 |
9221 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW7_BASE_IDX 5 |
9222 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW8 0x10578 |
9223 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW8_BASE_IDX 5 |
9224 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW0 0x1057c |
9225 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW0_BASE_IDX 5 |
9226 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW1 0x1057d |
9227 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW1_BASE_IDX 5 |
9228 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW2 0x1057e |
9229 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW2_BASE_IDX 5 |
9230 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW3 0x1057f |
9231 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW3_BASE_IDX 5 |
9232 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW4 0x10580 |
9233 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW4_BASE_IDX 5 |
9234 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW5 0x10581 |
9235 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW5_BASE_IDX 5 |
9236 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW6 0x10582 |
9237 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW6_BASE_IDX 5 |
9238 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW7 0x10583 |
9239 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW7_BASE_IDX 5 |
9240 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW8 0x10584 |
9241 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW8_BASE_IDX 5 |
9242 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW0 0x10588 |
9243 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW0_BASE_IDX 5 |
9244 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW1 0x10589 |
9245 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW1_BASE_IDX 5 |
9246 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW2 0x1058a |
9247 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW2_BASE_IDX 5 |
9248 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW3 0x1058b |
9249 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW3_BASE_IDX 5 |
9250 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW4 0x1058c |
9251 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW4_BASE_IDX 5 |
9252 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW5 0x1058d |
9253 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW5_BASE_IDX 5 |
9254 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW6 0x1058e |
9255 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW6_BASE_IDX 5 |
9256 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW7 0x1058f |
9257 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW7_BASE_IDX 5 |
9258 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW8 0x10590 |
9259 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW8_BASE_IDX 5 |
9260 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW0 0x10594 |
9261 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW0_BASE_IDX 5 |
9262 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW1 0x10595 |
9263 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW1_BASE_IDX 5 |
9264 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW2 0x10596 |
9265 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW2_BASE_IDX 5 |
9266 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW3 0x10597 |
9267 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW3_BASE_IDX 5 |
9268 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW4 0x10598 |
9269 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW4_BASE_IDX 5 |
9270 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW5 0x10599 |
9271 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW5_BASE_IDX 5 |
9272 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW6 0x1059a |
9273 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW6_BASE_IDX 5 |
9274 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW7 0x1059b |
9275 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW7_BASE_IDX 5 |
9276 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW8 0x1059c |
9277 | #define regBIF_CFG_DEV0_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW8_BASE_IDX 5 |
9278 | |
9279 | |
9280 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf2_bifcfgdecp |
9281 | // base address: 0x10142000 |
9282 | #define regBIF_CFG_DEV0_EPF2_0_VENDOR_ID 0x10800 |
9283 | #define regBIF_CFG_DEV0_EPF2_0_VENDOR_ID_BASE_IDX 5 |
9284 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_ID 0x10800 |
9285 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_ID_BASE_IDX 5 |
9286 | #define regBIF_CFG_DEV0_EPF2_0_COMMAND 0x10801 |
9287 | #define regBIF_CFG_DEV0_EPF2_0_COMMAND_BASE_IDX 5 |
9288 | #define regBIF_CFG_DEV0_EPF2_0_STATUS 0x10801 |
9289 | #define regBIF_CFG_DEV0_EPF2_0_STATUS_BASE_IDX 5 |
9290 | #define regBIF_CFG_DEV0_EPF2_0_REVISION_ID 0x10802 |
9291 | #define regBIF_CFG_DEV0_EPF2_0_REVISION_ID_BASE_IDX 5 |
9292 | #define regBIF_CFG_DEV0_EPF2_0_PROG_INTERFACE 0x10802 |
9293 | #define regBIF_CFG_DEV0_EPF2_0_PROG_INTERFACE_BASE_IDX 5 |
9294 | #define regBIF_CFG_DEV0_EPF2_0_SUB_CLASS 0x10802 |
9295 | #define regBIF_CFG_DEV0_EPF2_0_SUB_CLASS_BASE_IDX 5 |
9296 | #define regBIF_CFG_DEV0_EPF2_0_BASE_CLASS 0x10802 |
9297 | #define regBIF_CFG_DEV0_EPF2_0_BASE_CLASS_BASE_IDX 5 |
9298 | #define regBIF_CFG_DEV0_EPF2_0_CACHE_LINE 0x10803 |
9299 | #define regBIF_CFG_DEV0_EPF2_0_CACHE_LINE_BASE_IDX 5 |
9300 | #define regBIF_CFG_DEV0_EPF2_0_LATENCY 0x10803 |
9301 | #define regBIF_CFG_DEV0_EPF2_0_LATENCY_BASE_IDX 5 |
9302 | #define 0x10803 |
9303 | #define 5 |
9304 | #define regBIF_CFG_DEV0_EPF2_0_BIST 0x10803 |
9305 | #define regBIF_CFG_DEV0_EPF2_0_BIST_BASE_IDX 5 |
9306 | #define regBIF_CFG_DEV0_EPF2_0_BASE_ADDR_1 0x10804 |
9307 | #define regBIF_CFG_DEV0_EPF2_0_BASE_ADDR_1_BASE_IDX 5 |
9308 | #define regBIF_CFG_DEV0_EPF2_0_BASE_ADDR_2 0x10805 |
9309 | #define regBIF_CFG_DEV0_EPF2_0_BASE_ADDR_2_BASE_IDX 5 |
9310 | #define regBIF_CFG_DEV0_EPF2_0_BASE_ADDR_3 0x10806 |
9311 | #define regBIF_CFG_DEV0_EPF2_0_BASE_ADDR_3_BASE_IDX 5 |
9312 | #define regBIF_CFG_DEV0_EPF2_0_BASE_ADDR_4 0x10807 |
9313 | #define regBIF_CFG_DEV0_EPF2_0_BASE_ADDR_4_BASE_IDX 5 |
9314 | #define regBIF_CFG_DEV0_EPF2_0_BASE_ADDR_5 0x10808 |
9315 | #define regBIF_CFG_DEV0_EPF2_0_BASE_ADDR_5_BASE_IDX 5 |
9316 | #define regBIF_CFG_DEV0_EPF2_0_BASE_ADDR_6 0x10809 |
9317 | #define regBIF_CFG_DEV0_EPF2_0_BASE_ADDR_6_BASE_IDX 5 |
9318 | #define regBIF_CFG_DEV0_EPF2_0_CARDBUS_CIS_PTR 0x1080a |
9319 | #define regBIF_CFG_DEV0_EPF2_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
9320 | #define regBIF_CFG_DEV0_EPF2_0_ADAPTER_ID 0x1080b |
9321 | #define regBIF_CFG_DEV0_EPF2_0_ADAPTER_ID_BASE_IDX 5 |
9322 | #define regBIF_CFG_DEV0_EPF2_0_ROM_BASE_ADDR 0x1080c |
9323 | #define regBIF_CFG_DEV0_EPF2_0_ROM_BASE_ADDR_BASE_IDX 5 |
9324 | #define regBIF_CFG_DEV0_EPF2_0_CAP_PTR 0x1080d |
9325 | #define regBIF_CFG_DEV0_EPF2_0_CAP_PTR_BASE_IDX 5 |
9326 | #define regBIF_CFG_DEV0_EPF2_0_INTERRUPT_LINE 0x1080f |
9327 | #define regBIF_CFG_DEV0_EPF2_0_INTERRUPT_LINE_BASE_IDX 5 |
9328 | #define regBIF_CFG_DEV0_EPF2_0_INTERRUPT_PIN 0x1080f |
9329 | #define regBIF_CFG_DEV0_EPF2_0_INTERRUPT_PIN_BASE_IDX 5 |
9330 | #define regBIF_CFG_DEV0_EPF2_0_MIN_GRANT 0x1080f |
9331 | #define regBIF_CFG_DEV0_EPF2_0_MIN_GRANT_BASE_IDX 5 |
9332 | #define regBIF_CFG_DEV0_EPF2_0_MAX_LATENCY 0x1080f |
9333 | #define regBIF_CFG_DEV0_EPF2_0_MAX_LATENCY_BASE_IDX 5 |
9334 | #define regBIF_CFG_DEV0_EPF2_0_VENDOR_CAP_LIST 0x10812 |
9335 | #define regBIF_CFG_DEV0_EPF2_0_VENDOR_CAP_LIST_BASE_IDX 5 |
9336 | #define regBIF_CFG_DEV0_EPF2_0_ADAPTER_ID_W 0x10813 |
9337 | #define regBIF_CFG_DEV0_EPF2_0_ADAPTER_ID_W_BASE_IDX 5 |
9338 | #define regBIF_CFG_DEV0_EPF2_0_PMI_CAP_LIST 0x10814 |
9339 | #define regBIF_CFG_DEV0_EPF2_0_PMI_CAP_LIST_BASE_IDX 5 |
9340 | #define regBIF_CFG_DEV0_EPF2_0_PMI_CAP 0x10814 |
9341 | #define regBIF_CFG_DEV0_EPF2_0_PMI_CAP_BASE_IDX 5 |
9342 | #define regBIF_CFG_DEV0_EPF2_0_PMI_STATUS_CNTL 0x10815 |
9343 | #define regBIF_CFG_DEV0_EPF2_0_PMI_STATUS_CNTL_BASE_IDX 5 |
9344 | #define regBIF_CFG_DEV0_EPF2_0_SBRN 0x10818 |
9345 | #define regBIF_CFG_DEV0_EPF2_0_SBRN_BASE_IDX 5 |
9346 | #define regBIF_CFG_DEV0_EPF2_0_FLADJ 0x10818 |
9347 | #define regBIF_CFG_DEV0_EPF2_0_FLADJ_BASE_IDX 5 |
9348 | #define regBIF_CFG_DEV0_EPF2_0_DBESL_DBESLD 0x10818 |
9349 | #define regBIF_CFG_DEV0_EPF2_0_DBESL_DBESLD_BASE_IDX 5 |
9350 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_CAP_LIST 0x10819 |
9351 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_CAP_LIST_BASE_IDX 5 |
9352 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_CAP 0x10819 |
9353 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_CAP_BASE_IDX 5 |
9354 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_CAP 0x1081a |
9355 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_CAP_BASE_IDX 5 |
9356 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_CNTL 0x1081b |
9357 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_CNTL_BASE_IDX 5 |
9358 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_STATUS 0x1081b |
9359 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_STATUS_BASE_IDX 5 |
9360 | #define regBIF_CFG_DEV0_EPF2_0_LINK_CAP 0x1081c |
9361 | #define regBIF_CFG_DEV0_EPF2_0_LINK_CAP_BASE_IDX 5 |
9362 | #define regBIF_CFG_DEV0_EPF2_0_LINK_CNTL 0x1081d |
9363 | #define regBIF_CFG_DEV0_EPF2_0_LINK_CNTL_BASE_IDX 5 |
9364 | #define regBIF_CFG_DEV0_EPF2_0_LINK_STATUS 0x1081d |
9365 | #define regBIF_CFG_DEV0_EPF2_0_LINK_STATUS_BASE_IDX 5 |
9366 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_CAP2 0x10822 |
9367 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_CAP2_BASE_IDX 5 |
9368 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_CNTL2 0x10823 |
9369 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_CNTL2_BASE_IDX 5 |
9370 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_STATUS2 0x10823 |
9371 | #define regBIF_CFG_DEV0_EPF2_0_DEVICE_STATUS2_BASE_IDX 5 |
9372 | #define regBIF_CFG_DEV0_EPF2_0_LINK_CAP2 0x10824 |
9373 | #define regBIF_CFG_DEV0_EPF2_0_LINK_CAP2_BASE_IDX 5 |
9374 | #define regBIF_CFG_DEV0_EPF2_0_LINK_CNTL2 0x10825 |
9375 | #define regBIF_CFG_DEV0_EPF2_0_LINK_CNTL2_BASE_IDX 5 |
9376 | #define regBIF_CFG_DEV0_EPF2_0_LINK_STATUS2 0x10825 |
9377 | #define regBIF_CFG_DEV0_EPF2_0_LINK_STATUS2_BASE_IDX 5 |
9378 | #define regBIF_CFG_DEV0_EPF2_0_MSI_CAP_LIST 0x10828 |
9379 | #define regBIF_CFG_DEV0_EPF2_0_MSI_CAP_LIST_BASE_IDX 5 |
9380 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MSG_CNTL 0x10828 |
9381 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MSG_CNTL_BASE_IDX 5 |
9382 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MSG_ADDR_LO 0x10829 |
9383 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
9384 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MSG_ADDR_HI 0x1082a |
9385 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
9386 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MSG_DATA 0x1082a |
9387 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MSG_DATA_BASE_IDX 5 |
9388 | #define regBIF_CFG_DEV0_EPF2_0_MSI_EXT_MSG_DATA 0x1082a |
9389 | #define regBIF_CFG_DEV0_EPF2_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
9390 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MASK 0x1082b |
9391 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MASK_BASE_IDX 5 |
9392 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MSG_DATA_64 0x1082b |
9393 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MSG_DATA_64_BASE_IDX 5 |
9394 | #define regBIF_CFG_DEV0_EPF2_0_MSI_EXT_MSG_DATA_64 0x1082b |
9395 | #define regBIF_CFG_DEV0_EPF2_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
9396 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MASK_64 0x1082c |
9397 | #define regBIF_CFG_DEV0_EPF2_0_MSI_MASK_64_BASE_IDX 5 |
9398 | #define regBIF_CFG_DEV0_EPF2_0_MSI_PENDING 0x1082c |
9399 | #define regBIF_CFG_DEV0_EPF2_0_MSI_PENDING_BASE_IDX 5 |
9400 | #define regBIF_CFG_DEV0_EPF2_0_MSI_PENDING_64 0x1082d |
9401 | #define regBIF_CFG_DEV0_EPF2_0_MSI_PENDING_64_BASE_IDX 5 |
9402 | #define regBIF_CFG_DEV0_EPF2_0_MSIX_CAP_LIST 0x10830 |
9403 | #define regBIF_CFG_DEV0_EPF2_0_MSIX_CAP_LIST_BASE_IDX 5 |
9404 | #define regBIF_CFG_DEV0_EPF2_0_MSIX_MSG_CNTL 0x10830 |
9405 | #define regBIF_CFG_DEV0_EPF2_0_MSIX_MSG_CNTL_BASE_IDX 5 |
9406 | #define regBIF_CFG_DEV0_EPF2_0_MSIX_TABLE 0x10831 |
9407 | #define regBIF_CFG_DEV0_EPF2_0_MSIX_TABLE_BASE_IDX 5 |
9408 | #define regBIF_CFG_DEV0_EPF2_0_MSIX_PBA 0x10832 |
9409 | #define regBIF_CFG_DEV0_EPF2_0_MSIX_PBA_BASE_IDX 5 |
9410 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x10840 |
9411 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
9412 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_VENDOR_SPECIFIC_HDR 0x10841 |
9413 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
9414 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_VENDOR_SPECIFIC1 0x10842 |
9415 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
9416 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_VENDOR_SPECIFIC2 0x10843 |
9417 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
9418 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x10854 |
9419 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
9420 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_UNCORR_ERR_STATUS 0x10855 |
9421 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
9422 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_UNCORR_ERR_MASK 0x10856 |
9423 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
9424 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_UNCORR_ERR_SEVERITY 0x10857 |
9425 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
9426 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_CORR_ERR_STATUS 0x10858 |
9427 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
9428 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_CORR_ERR_MASK 0x10859 |
9429 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
9430 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ADV_ERR_CAP_CNTL 0x1085a |
9431 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
9432 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_HDR_LOG0 0x1085b |
9433 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_HDR_LOG0_BASE_IDX 5 |
9434 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_HDR_LOG1 0x1085c |
9435 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_HDR_LOG1_BASE_IDX 5 |
9436 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_HDR_LOG2 0x1085d |
9437 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_HDR_LOG2_BASE_IDX 5 |
9438 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_HDR_LOG3 0x1085e |
9439 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_HDR_LOG3_BASE_IDX 5 |
9440 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TLP_PREFIX_LOG0 0x10862 |
9441 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
9442 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TLP_PREFIX_LOG1 0x10863 |
9443 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
9444 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TLP_PREFIX_LOG2 0x10864 |
9445 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
9446 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TLP_PREFIX_LOG3 0x10865 |
9447 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
9448 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR_ENH_CAP_LIST 0x10880 |
9449 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
9450 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR1_CAP 0x10881 |
9451 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR1_CAP_BASE_IDX 5 |
9452 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR1_CNTL 0x10882 |
9453 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
9454 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR2_CAP 0x10883 |
9455 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR2_CAP_BASE_IDX 5 |
9456 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR2_CNTL 0x10884 |
9457 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
9458 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR3_CAP 0x10885 |
9459 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR3_CAP_BASE_IDX 5 |
9460 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR3_CNTL 0x10886 |
9461 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
9462 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR4_CAP 0x10887 |
9463 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR4_CAP_BASE_IDX 5 |
9464 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR4_CNTL 0x10888 |
9465 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
9466 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR5_CAP 0x10889 |
9467 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR5_CAP_BASE_IDX 5 |
9468 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR5_CNTL 0x1088a |
9469 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
9470 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR6_CAP 0x1088b |
9471 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR6_CAP_BASE_IDX 5 |
9472 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR6_CNTL 0x1088c |
9473 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
9474 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x10890 |
9475 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
9476 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PWR_BUDGET_DATA_SELECT 0x10891 |
9477 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
9478 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PWR_BUDGET_DATA 0x10892 |
9479 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
9480 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PWR_BUDGET_CAP 0x10893 |
9481 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
9482 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_ENH_CAP_LIST 0x10894 |
9483 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
9484 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_CAP 0x10895 |
9485 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_CAP_BASE_IDX 5 |
9486 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_LATENCY_INDICATOR 0x10896 |
9487 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
9488 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_STATUS 0x10897 |
9489 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_STATUS_BASE_IDX 5 |
9490 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_CNTL 0x10897 |
9491 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_CNTL_BASE_IDX 5 |
9492 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x10898 |
9493 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
9494 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x10898 |
9495 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
9496 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x10898 |
9497 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
9498 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x10898 |
9499 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
9500 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x10899 |
9501 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
9502 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x10899 |
9503 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
9504 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x10899 |
9505 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
9506 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x10899 |
9507 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
9508 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ACS_ENH_CAP_LIST 0x108a8 |
9509 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
9510 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ACS_CAP 0x108a9 |
9511 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ACS_CAP_BASE_IDX 5 |
9512 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ACS_CNTL 0x108a9 |
9513 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ACS_CNTL_BASE_IDX 5 |
9514 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PASID_ENH_CAP_LIST 0x108b4 |
9515 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
9516 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PASID_CAP 0x108b5 |
9517 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PASID_CAP_BASE_IDX 5 |
9518 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PASID_CNTL 0x108b5 |
9519 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_PASID_CNTL_BASE_IDX 5 |
9520 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ARI_ENH_CAP_LIST 0x108ca |
9521 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
9522 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ARI_CAP 0x108cb |
9523 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ARI_CAP_BASE_IDX 5 |
9524 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ARI_CNTL 0x108cb |
9525 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_ARI_CNTL_BASE_IDX 5 |
9526 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x108dc |
9527 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
9528 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_REQR_CAP 0x108dd |
9529 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
9530 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_REQR_CNTL 0x108de |
9531 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
9532 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_0 0x108df |
9533 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
9534 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_1 0x108df |
9535 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
9536 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_2 0x108e0 |
9537 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
9538 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_3 0x108e0 |
9539 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
9540 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_4 0x108e1 |
9541 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
9542 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_5 0x108e1 |
9543 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
9544 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_6 0x108e2 |
9545 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
9546 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_7 0x108e2 |
9547 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
9548 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_8 0x108e3 |
9549 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
9550 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_9 0x108e3 |
9551 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
9552 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_10 0x108e4 |
9553 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
9554 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_11 0x108e4 |
9555 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
9556 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_12 0x108e5 |
9557 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
9558 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_13 0x108e5 |
9559 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
9560 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_14 0x108e6 |
9561 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
9562 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_15 0x108e6 |
9563 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
9564 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_16 0x108e7 |
9565 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
9566 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_17 0x108e7 |
9567 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
9568 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_18 0x108e8 |
9569 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
9570 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_19 0x108e8 |
9571 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
9572 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_20 0x108e9 |
9573 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
9574 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_21 0x108e9 |
9575 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
9576 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_22 0x108ea |
9577 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
9578 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_23 0x108ea |
9579 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
9580 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_24 0x108eb |
9581 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
9582 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_25 0x108eb |
9583 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
9584 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_26 0x108ec |
9585 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
9586 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_27 0x108ec |
9587 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
9588 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_28 0x108ed |
9589 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
9590 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_29 0x108ed |
9591 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
9592 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_30 0x108ee |
9593 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
9594 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_31 0x108ee |
9595 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
9596 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_32 0x108ef |
9597 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
9598 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_33 0x108ef |
9599 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
9600 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_34 0x108f0 |
9601 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
9602 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_35 0x108f0 |
9603 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
9604 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_36 0x108f1 |
9605 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
9606 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_37 0x108f1 |
9607 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
9608 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_38 0x108f2 |
9609 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
9610 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_39 0x108f2 |
9611 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
9612 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_40 0x108f3 |
9613 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
9614 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_41 0x108f3 |
9615 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
9616 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_42 0x108f4 |
9617 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
9618 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_43 0x108f4 |
9619 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
9620 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_44 0x108f5 |
9621 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
9622 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_45 0x108f5 |
9623 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
9624 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_46 0x108f6 |
9625 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
9626 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_47 0x108f6 |
9627 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
9628 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_48 0x108f7 |
9629 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
9630 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_49 0x108f7 |
9631 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
9632 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_50 0x108f8 |
9633 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
9634 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_51 0x108f8 |
9635 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
9636 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_52 0x108f9 |
9637 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
9638 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_53 0x108f9 |
9639 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
9640 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_54 0x108fa |
9641 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
9642 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_55 0x108fa |
9643 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
9644 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_56 0x108fb |
9645 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
9646 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_57 0x108fb |
9647 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
9648 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_58 0x108fc |
9649 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
9650 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_59 0x108fc |
9651 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
9652 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_60 0x108fd |
9653 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
9654 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_61 0x108fd |
9655 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
9656 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_62 0x108fe |
9657 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
9658 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_63 0x108fe |
9659 | #define regBIF_CFG_DEV0_EPF2_0_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
9660 | |
9661 | |
9662 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf3_bifcfgdecp |
9663 | // base address: 0x10143000 |
9664 | #define regBIF_CFG_DEV0_EPF3_0_VENDOR_ID 0x10c00 |
9665 | #define regBIF_CFG_DEV0_EPF3_0_VENDOR_ID_BASE_IDX 5 |
9666 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_ID 0x10c00 |
9667 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_ID_BASE_IDX 5 |
9668 | #define regBIF_CFG_DEV0_EPF3_0_COMMAND 0x10c01 |
9669 | #define regBIF_CFG_DEV0_EPF3_0_COMMAND_BASE_IDX 5 |
9670 | #define regBIF_CFG_DEV0_EPF3_0_STATUS 0x10c01 |
9671 | #define regBIF_CFG_DEV0_EPF3_0_STATUS_BASE_IDX 5 |
9672 | #define regBIF_CFG_DEV0_EPF3_0_REVISION_ID 0x10c02 |
9673 | #define regBIF_CFG_DEV0_EPF3_0_REVISION_ID_BASE_IDX 5 |
9674 | #define regBIF_CFG_DEV0_EPF3_0_PROG_INTERFACE 0x10c02 |
9675 | #define regBIF_CFG_DEV0_EPF3_0_PROG_INTERFACE_BASE_IDX 5 |
9676 | #define regBIF_CFG_DEV0_EPF3_0_SUB_CLASS 0x10c02 |
9677 | #define regBIF_CFG_DEV0_EPF3_0_SUB_CLASS_BASE_IDX 5 |
9678 | #define regBIF_CFG_DEV0_EPF3_0_BASE_CLASS 0x10c02 |
9679 | #define regBIF_CFG_DEV0_EPF3_0_BASE_CLASS_BASE_IDX 5 |
9680 | #define regBIF_CFG_DEV0_EPF3_0_CACHE_LINE 0x10c03 |
9681 | #define regBIF_CFG_DEV0_EPF3_0_CACHE_LINE_BASE_IDX 5 |
9682 | #define regBIF_CFG_DEV0_EPF3_0_LATENCY 0x10c03 |
9683 | #define regBIF_CFG_DEV0_EPF3_0_LATENCY_BASE_IDX 5 |
9684 | #define 0x10c03 |
9685 | #define 5 |
9686 | #define regBIF_CFG_DEV0_EPF3_0_BIST 0x10c03 |
9687 | #define regBIF_CFG_DEV0_EPF3_0_BIST_BASE_IDX 5 |
9688 | #define regBIF_CFG_DEV0_EPF3_0_BASE_ADDR_1 0x10c04 |
9689 | #define regBIF_CFG_DEV0_EPF3_0_BASE_ADDR_1_BASE_IDX 5 |
9690 | #define regBIF_CFG_DEV0_EPF3_0_BASE_ADDR_2 0x10c05 |
9691 | #define regBIF_CFG_DEV0_EPF3_0_BASE_ADDR_2_BASE_IDX 5 |
9692 | #define regBIF_CFG_DEV0_EPF3_0_BASE_ADDR_3 0x10c06 |
9693 | #define regBIF_CFG_DEV0_EPF3_0_BASE_ADDR_3_BASE_IDX 5 |
9694 | #define regBIF_CFG_DEV0_EPF3_0_BASE_ADDR_4 0x10c07 |
9695 | #define regBIF_CFG_DEV0_EPF3_0_BASE_ADDR_4_BASE_IDX 5 |
9696 | #define regBIF_CFG_DEV0_EPF3_0_BASE_ADDR_5 0x10c08 |
9697 | #define regBIF_CFG_DEV0_EPF3_0_BASE_ADDR_5_BASE_IDX 5 |
9698 | #define regBIF_CFG_DEV0_EPF3_0_BASE_ADDR_6 0x10c09 |
9699 | #define regBIF_CFG_DEV0_EPF3_0_BASE_ADDR_6_BASE_IDX 5 |
9700 | #define regBIF_CFG_DEV0_EPF3_0_CARDBUS_CIS_PTR 0x10c0a |
9701 | #define regBIF_CFG_DEV0_EPF3_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
9702 | #define regBIF_CFG_DEV0_EPF3_0_ADAPTER_ID 0x10c0b |
9703 | #define regBIF_CFG_DEV0_EPF3_0_ADAPTER_ID_BASE_IDX 5 |
9704 | #define regBIF_CFG_DEV0_EPF3_0_ROM_BASE_ADDR 0x10c0c |
9705 | #define regBIF_CFG_DEV0_EPF3_0_ROM_BASE_ADDR_BASE_IDX 5 |
9706 | #define regBIF_CFG_DEV0_EPF3_0_CAP_PTR 0x10c0d |
9707 | #define regBIF_CFG_DEV0_EPF3_0_CAP_PTR_BASE_IDX 5 |
9708 | #define regBIF_CFG_DEV0_EPF3_0_INTERRUPT_LINE 0x10c0f |
9709 | #define regBIF_CFG_DEV0_EPF3_0_INTERRUPT_LINE_BASE_IDX 5 |
9710 | #define regBIF_CFG_DEV0_EPF3_0_INTERRUPT_PIN 0x10c0f |
9711 | #define regBIF_CFG_DEV0_EPF3_0_INTERRUPT_PIN_BASE_IDX 5 |
9712 | #define regBIF_CFG_DEV0_EPF3_0_MIN_GRANT 0x10c0f |
9713 | #define regBIF_CFG_DEV0_EPF3_0_MIN_GRANT_BASE_IDX 5 |
9714 | #define regBIF_CFG_DEV0_EPF3_0_MAX_LATENCY 0x10c0f |
9715 | #define regBIF_CFG_DEV0_EPF3_0_MAX_LATENCY_BASE_IDX 5 |
9716 | #define regBIF_CFG_DEV0_EPF3_0_VENDOR_CAP_LIST 0x10c12 |
9717 | #define regBIF_CFG_DEV0_EPF3_0_VENDOR_CAP_LIST_BASE_IDX 5 |
9718 | #define regBIF_CFG_DEV0_EPF3_0_ADAPTER_ID_W 0x10c13 |
9719 | #define regBIF_CFG_DEV0_EPF3_0_ADAPTER_ID_W_BASE_IDX 5 |
9720 | #define regBIF_CFG_DEV0_EPF3_0_PMI_CAP_LIST 0x10c14 |
9721 | #define regBIF_CFG_DEV0_EPF3_0_PMI_CAP_LIST_BASE_IDX 5 |
9722 | #define regBIF_CFG_DEV0_EPF3_0_PMI_CAP 0x10c14 |
9723 | #define regBIF_CFG_DEV0_EPF3_0_PMI_CAP_BASE_IDX 5 |
9724 | #define regBIF_CFG_DEV0_EPF3_0_PMI_STATUS_CNTL 0x10c15 |
9725 | #define regBIF_CFG_DEV0_EPF3_0_PMI_STATUS_CNTL_BASE_IDX 5 |
9726 | #define regBIF_CFG_DEV0_EPF3_0_SBRN 0x10c18 |
9727 | #define regBIF_CFG_DEV0_EPF3_0_SBRN_BASE_IDX 5 |
9728 | #define regBIF_CFG_DEV0_EPF3_0_FLADJ 0x10c18 |
9729 | #define regBIF_CFG_DEV0_EPF3_0_FLADJ_BASE_IDX 5 |
9730 | #define regBIF_CFG_DEV0_EPF3_0_DBESL_DBESLD 0x10c18 |
9731 | #define regBIF_CFG_DEV0_EPF3_0_DBESL_DBESLD_BASE_IDX 5 |
9732 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_CAP_LIST 0x10c19 |
9733 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_CAP_LIST_BASE_IDX 5 |
9734 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_CAP 0x10c19 |
9735 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_CAP_BASE_IDX 5 |
9736 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_CAP 0x10c1a |
9737 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_CAP_BASE_IDX 5 |
9738 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_CNTL 0x10c1b |
9739 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_CNTL_BASE_IDX 5 |
9740 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_STATUS 0x10c1b |
9741 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_STATUS_BASE_IDX 5 |
9742 | #define regBIF_CFG_DEV0_EPF3_0_LINK_CAP 0x10c1c |
9743 | #define regBIF_CFG_DEV0_EPF3_0_LINK_CAP_BASE_IDX 5 |
9744 | #define regBIF_CFG_DEV0_EPF3_0_LINK_CNTL 0x10c1d |
9745 | #define regBIF_CFG_DEV0_EPF3_0_LINK_CNTL_BASE_IDX 5 |
9746 | #define regBIF_CFG_DEV0_EPF3_0_LINK_STATUS 0x10c1d |
9747 | #define regBIF_CFG_DEV0_EPF3_0_LINK_STATUS_BASE_IDX 5 |
9748 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_CAP2 0x10c22 |
9749 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_CAP2_BASE_IDX 5 |
9750 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_CNTL2 0x10c23 |
9751 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_CNTL2_BASE_IDX 5 |
9752 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_STATUS2 0x10c23 |
9753 | #define regBIF_CFG_DEV0_EPF3_0_DEVICE_STATUS2_BASE_IDX 5 |
9754 | #define regBIF_CFG_DEV0_EPF3_0_LINK_CAP2 0x10c24 |
9755 | #define regBIF_CFG_DEV0_EPF3_0_LINK_CAP2_BASE_IDX 5 |
9756 | #define regBIF_CFG_DEV0_EPF3_0_LINK_CNTL2 0x10c25 |
9757 | #define regBIF_CFG_DEV0_EPF3_0_LINK_CNTL2_BASE_IDX 5 |
9758 | #define regBIF_CFG_DEV0_EPF3_0_LINK_STATUS2 0x10c25 |
9759 | #define regBIF_CFG_DEV0_EPF3_0_LINK_STATUS2_BASE_IDX 5 |
9760 | #define regBIF_CFG_DEV0_EPF3_0_MSI_CAP_LIST 0x10c28 |
9761 | #define regBIF_CFG_DEV0_EPF3_0_MSI_CAP_LIST_BASE_IDX 5 |
9762 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MSG_CNTL 0x10c28 |
9763 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MSG_CNTL_BASE_IDX 5 |
9764 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MSG_ADDR_LO 0x10c29 |
9765 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
9766 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MSG_ADDR_HI 0x10c2a |
9767 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
9768 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MSG_DATA 0x10c2a |
9769 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MSG_DATA_BASE_IDX 5 |
9770 | #define regBIF_CFG_DEV0_EPF3_0_MSI_EXT_MSG_DATA 0x10c2a |
9771 | #define regBIF_CFG_DEV0_EPF3_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
9772 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MASK 0x10c2b |
9773 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MASK_BASE_IDX 5 |
9774 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MSG_DATA_64 0x10c2b |
9775 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MSG_DATA_64_BASE_IDX 5 |
9776 | #define regBIF_CFG_DEV0_EPF3_0_MSI_EXT_MSG_DATA_64 0x10c2b |
9777 | #define regBIF_CFG_DEV0_EPF3_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
9778 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MASK_64 0x10c2c |
9779 | #define regBIF_CFG_DEV0_EPF3_0_MSI_MASK_64_BASE_IDX 5 |
9780 | #define regBIF_CFG_DEV0_EPF3_0_MSI_PENDING 0x10c2c |
9781 | #define regBIF_CFG_DEV0_EPF3_0_MSI_PENDING_BASE_IDX 5 |
9782 | #define regBIF_CFG_DEV0_EPF3_0_MSI_PENDING_64 0x10c2d |
9783 | #define regBIF_CFG_DEV0_EPF3_0_MSI_PENDING_64_BASE_IDX 5 |
9784 | #define regBIF_CFG_DEV0_EPF3_0_MSIX_CAP_LIST 0x10c30 |
9785 | #define regBIF_CFG_DEV0_EPF3_0_MSIX_CAP_LIST_BASE_IDX 5 |
9786 | #define regBIF_CFG_DEV0_EPF3_0_MSIX_MSG_CNTL 0x10c30 |
9787 | #define regBIF_CFG_DEV0_EPF3_0_MSIX_MSG_CNTL_BASE_IDX 5 |
9788 | #define regBIF_CFG_DEV0_EPF3_0_MSIX_TABLE 0x10c31 |
9789 | #define regBIF_CFG_DEV0_EPF3_0_MSIX_TABLE_BASE_IDX 5 |
9790 | #define regBIF_CFG_DEV0_EPF3_0_MSIX_PBA 0x10c32 |
9791 | #define regBIF_CFG_DEV0_EPF3_0_MSIX_PBA_BASE_IDX 5 |
9792 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x10c40 |
9793 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
9794 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_VENDOR_SPECIFIC_HDR 0x10c41 |
9795 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
9796 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_VENDOR_SPECIFIC1 0x10c42 |
9797 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
9798 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_VENDOR_SPECIFIC2 0x10c43 |
9799 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
9800 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x10c54 |
9801 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
9802 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_UNCORR_ERR_STATUS 0x10c55 |
9803 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
9804 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_UNCORR_ERR_MASK 0x10c56 |
9805 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
9806 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_UNCORR_ERR_SEVERITY 0x10c57 |
9807 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
9808 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_CORR_ERR_STATUS 0x10c58 |
9809 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
9810 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_CORR_ERR_MASK 0x10c59 |
9811 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
9812 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ADV_ERR_CAP_CNTL 0x10c5a |
9813 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
9814 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_HDR_LOG0 0x10c5b |
9815 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_HDR_LOG0_BASE_IDX 5 |
9816 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_HDR_LOG1 0x10c5c |
9817 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_HDR_LOG1_BASE_IDX 5 |
9818 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_HDR_LOG2 0x10c5d |
9819 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_HDR_LOG2_BASE_IDX 5 |
9820 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_HDR_LOG3 0x10c5e |
9821 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_HDR_LOG3_BASE_IDX 5 |
9822 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TLP_PREFIX_LOG0 0x10c62 |
9823 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
9824 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TLP_PREFIX_LOG1 0x10c63 |
9825 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
9826 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TLP_PREFIX_LOG2 0x10c64 |
9827 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
9828 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TLP_PREFIX_LOG3 0x10c65 |
9829 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
9830 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR_ENH_CAP_LIST 0x10c80 |
9831 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
9832 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR1_CAP 0x10c81 |
9833 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR1_CAP_BASE_IDX 5 |
9834 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR1_CNTL 0x10c82 |
9835 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
9836 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR2_CAP 0x10c83 |
9837 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR2_CAP_BASE_IDX 5 |
9838 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR2_CNTL 0x10c84 |
9839 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
9840 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR3_CAP 0x10c85 |
9841 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR3_CAP_BASE_IDX 5 |
9842 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR3_CNTL 0x10c86 |
9843 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
9844 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR4_CAP 0x10c87 |
9845 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR4_CAP_BASE_IDX 5 |
9846 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR4_CNTL 0x10c88 |
9847 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
9848 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR5_CAP 0x10c89 |
9849 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR5_CAP_BASE_IDX 5 |
9850 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR5_CNTL 0x10c8a |
9851 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
9852 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR6_CAP 0x10c8b |
9853 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR6_CAP_BASE_IDX 5 |
9854 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR6_CNTL 0x10c8c |
9855 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
9856 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x10c90 |
9857 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
9858 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PWR_BUDGET_DATA_SELECT 0x10c91 |
9859 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
9860 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PWR_BUDGET_DATA 0x10c92 |
9861 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
9862 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PWR_BUDGET_CAP 0x10c93 |
9863 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
9864 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_ENH_CAP_LIST 0x10c94 |
9865 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
9866 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_CAP 0x10c95 |
9867 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_CAP_BASE_IDX 5 |
9868 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_LATENCY_INDICATOR 0x10c96 |
9869 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
9870 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_STATUS 0x10c97 |
9871 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_STATUS_BASE_IDX 5 |
9872 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_CNTL 0x10c97 |
9873 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_CNTL_BASE_IDX 5 |
9874 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x10c98 |
9875 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
9876 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x10c98 |
9877 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
9878 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x10c98 |
9879 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
9880 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x10c98 |
9881 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
9882 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x10c99 |
9883 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
9884 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x10c99 |
9885 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
9886 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x10c99 |
9887 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
9888 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x10c99 |
9889 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
9890 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ACS_ENH_CAP_LIST 0x10ca8 |
9891 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
9892 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ACS_CAP 0x10ca9 |
9893 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ACS_CAP_BASE_IDX 5 |
9894 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ACS_CNTL 0x10ca9 |
9895 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ACS_CNTL_BASE_IDX 5 |
9896 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PASID_ENH_CAP_LIST 0x10cb4 |
9897 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
9898 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PASID_CAP 0x10cb5 |
9899 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PASID_CAP_BASE_IDX 5 |
9900 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PASID_CNTL 0x10cb5 |
9901 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_PASID_CNTL_BASE_IDX 5 |
9902 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ARI_ENH_CAP_LIST 0x10cca |
9903 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
9904 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ARI_CAP 0x10ccb |
9905 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ARI_CAP_BASE_IDX 5 |
9906 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ARI_CNTL 0x10ccb |
9907 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_ARI_CNTL_BASE_IDX 5 |
9908 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x10cdc |
9909 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
9910 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_REQR_CAP 0x10cdd |
9911 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
9912 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_REQR_CNTL 0x10cde |
9913 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
9914 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_0 0x10cdf |
9915 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
9916 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_1 0x10cdf |
9917 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
9918 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_2 0x10ce0 |
9919 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
9920 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_3 0x10ce0 |
9921 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
9922 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_4 0x10ce1 |
9923 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
9924 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_5 0x10ce1 |
9925 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
9926 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_6 0x10ce2 |
9927 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
9928 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_7 0x10ce2 |
9929 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
9930 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_8 0x10ce3 |
9931 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
9932 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_9 0x10ce3 |
9933 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
9934 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_10 0x10ce4 |
9935 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
9936 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_11 0x10ce4 |
9937 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
9938 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_12 0x10ce5 |
9939 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
9940 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_13 0x10ce5 |
9941 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
9942 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_14 0x10ce6 |
9943 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
9944 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_15 0x10ce6 |
9945 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
9946 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_16 0x10ce7 |
9947 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
9948 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_17 0x10ce7 |
9949 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
9950 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_18 0x10ce8 |
9951 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
9952 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_19 0x10ce8 |
9953 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
9954 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_20 0x10ce9 |
9955 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
9956 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_21 0x10ce9 |
9957 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
9958 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_22 0x10cea |
9959 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
9960 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_23 0x10cea |
9961 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
9962 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_24 0x10ceb |
9963 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
9964 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_25 0x10ceb |
9965 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
9966 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_26 0x10cec |
9967 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
9968 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_27 0x10cec |
9969 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
9970 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_28 0x10ced |
9971 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
9972 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_29 0x10ced |
9973 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
9974 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_30 0x10cee |
9975 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
9976 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_31 0x10cee |
9977 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
9978 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_32 0x10cef |
9979 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
9980 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_33 0x10cef |
9981 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
9982 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_34 0x10cf0 |
9983 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
9984 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_35 0x10cf0 |
9985 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
9986 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_36 0x10cf1 |
9987 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
9988 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_37 0x10cf1 |
9989 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
9990 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_38 0x10cf2 |
9991 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
9992 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_39 0x10cf2 |
9993 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
9994 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_40 0x10cf3 |
9995 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
9996 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_41 0x10cf3 |
9997 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
9998 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_42 0x10cf4 |
9999 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
10000 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_43 0x10cf4 |
10001 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
10002 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_44 0x10cf5 |
10003 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
10004 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_45 0x10cf5 |
10005 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
10006 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_46 0x10cf6 |
10007 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
10008 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_47 0x10cf6 |
10009 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
10010 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_48 0x10cf7 |
10011 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
10012 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_49 0x10cf7 |
10013 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
10014 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_50 0x10cf8 |
10015 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
10016 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_51 0x10cf8 |
10017 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
10018 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_52 0x10cf9 |
10019 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
10020 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_53 0x10cf9 |
10021 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
10022 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_54 0x10cfa |
10023 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
10024 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_55 0x10cfa |
10025 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
10026 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_56 0x10cfb |
10027 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
10028 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_57 0x10cfb |
10029 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
10030 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_58 0x10cfc |
10031 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
10032 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_59 0x10cfc |
10033 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
10034 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_60 0x10cfd |
10035 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
10036 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_61 0x10cfd |
10037 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
10038 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_62 0x10cfe |
10039 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
10040 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_63 0x10cfe |
10041 | #define regBIF_CFG_DEV0_EPF3_0_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
10042 | |
10043 | |
10044 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf4_bifcfgdecp |
10045 | // base address: 0x10144000 |
10046 | #define regBIF_CFG_DEV0_EPF4_0_VENDOR_ID 0x11000 |
10047 | #define regBIF_CFG_DEV0_EPF4_0_VENDOR_ID_BASE_IDX 5 |
10048 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_ID 0x11000 |
10049 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_ID_BASE_IDX 5 |
10050 | #define regBIF_CFG_DEV0_EPF4_0_COMMAND 0x11001 |
10051 | #define regBIF_CFG_DEV0_EPF4_0_COMMAND_BASE_IDX 5 |
10052 | #define regBIF_CFG_DEV0_EPF4_0_STATUS 0x11001 |
10053 | #define regBIF_CFG_DEV0_EPF4_0_STATUS_BASE_IDX 5 |
10054 | #define regBIF_CFG_DEV0_EPF4_0_REVISION_ID 0x11002 |
10055 | #define regBIF_CFG_DEV0_EPF4_0_REVISION_ID_BASE_IDX 5 |
10056 | #define regBIF_CFG_DEV0_EPF4_0_PROG_INTERFACE 0x11002 |
10057 | #define regBIF_CFG_DEV0_EPF4_0_PROG_INTERFACE_BASE_IDX 5 |
10058 | #define regBIF_CFG_DEV0_EPF4_0_SUB_CLASS 0x11002 |
10059 | #define regBIF_CFG_DEV0_EPF4_0_SUB_CLASS_BASE_IDX 5 |
10060 | #define regBIF_CFG_DEV0_EPF4_0_BASE_CLASS 0x11002 |
10061 | #define regBIF_CFG_DEV0_EPF4_0_BASE_CLASS_BASE_IDX 5 |
10062 | #define regBIF_CFG_DEV0_EPF4_0_CACHE_LINE 0x11003 |
10063 | #define regBIF_CFG_DEV0_EPF4_0_CACHE_LINE_BASE_IDX 5 |
10064 | #define regBIF_CFG_DEV0_EPF4_0_LATENCY 0x11003 |
10065 | #define regBIF_CFG_DEV0_EPF4_0_LATENCY_BASE_IDX 5 |
10066 | #define 0x11003 |
10067 | #define 5 |
10068 | #define regBIF_CFG_DEV0_EPF4_0_BIST 0x11003 |
10069 | #define regBIF_CFG_DEV0_EPF4_0_BIST_BASE_IDX 5 |
10070 | #define regBIF_CFG_DEV0_EPF4_0_BASE_ADDR_1 0x11004 |
10071 | #define regBIF_CFG_DEV0_EPF4_0_BASE_ADDR_1_BASE_IDX 5 |
10072 | #define regBIF_CFG_DEV0_EPF4_0_BASE_ADDR_2 0x11005 |
10073 | #define regBIF_CFG_DEV0_EPF4_0_BASE_ADDR_2_BASE_IDX 5 |
10074 | #define regBIF_CFG_DEV0_EPF4_0_BASE_ADDR_3 0x11006 |
10075 | #define regBIF_CFG_DEV0_EPF4_0_BASE_ADDR_3_BASE_IDX 5 |
10076 | #define regBIF_CFG_DEV0_EPF4_0_BASE_ADDR_4 0x11007 |
10077 | #define regBIF_CFG_DEV0_EPF4_0_BASE_ADDR_4_BASE_IDX 5 |
10078 | #define regBIF_CFG_DEV0_EPF4_0_BASE_ADDR_5 0x11008 |
10079 | #define regBIF_CFG_DEV0_EPF4_0_BASE_ADDR_5_BASE_IDX 5 |
10080 | #define regBIF_CFG_DEV0_EPF4_0_BASE_ADDR_6 0x11009 |
10081 | #define regBIF_CFG_DEV0_EPF4_0_BASE_ADDR_6_BASE_IDX 5 |
10082 | #define regBIF_CFG_DEV0_EPF4_0_CARDBUS_CIS_PTR 0x1100a |
10083 | #define regBIF_CFG_DEV0_EPF4_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
10084 | #define regBIF_CFG_DEV0_EPF4_0_ADAPTER_ID 0x1100b |
10085 | #define regBIF_CFG_DEV0_EPF4_0_ADAPTER_ID_BASE_IDX 5 |
10086 | #define regBIF_CFG_DEV0_EPF4_0_ROM_BASE_ADDR 0x1100c |
10087 | #define regBIF_CFG_DEV0_EPF4_0_ROM_BASE_ADDR_BASE_IDX 5 |
10088 | #define regBIF_CFG_DEV0_EPF4_0_CAP_PTR 0x1100d |
10089 | #define regBIF_CFG_DEV0_EPF4_0_CAP_PTR_BASE_IDX 5 |
10090 | #define regBIF_CFG_DEV0_EPF4_0_INTERRUPT_LINE 0x1100f |
10091 | #define regBIF_CFG_DEV0_EPF4_0_INTERRUPT_LINE_BASE_IDX 5 |
10092 | #define regBIF_CFG_DEV0_EPF4_0_INTERRUPT_PIN 0x1100f |
10093 | #define regBIF_CFG_DEV0_EPF4_0_INTERRUPT_PIN_BASE_IDX 5 |
10094 | #define regBIF_CFG_DEV0_EPF4_0_MIN_GRANT 0x1100f |
10095 | #define regBIF_CFG_DEV0_EPF4_0_MIN_GRANT_BASE_IDX 5 |
10096 | #define regBIF_CFG_DEV0_EPF4_0_MAX_LATENCY 0x1100f |
10097 | #define regBIF_CFG_DEV0_EPF4_0_MAX_LATENCY_BASE_IDX 5 |
10098 | #define regBIF_CFG_DEV0_EPF4_0_VENDOR_CAP_LIST 0x11012 |
10099 | #define regBIF_CFG_DEV0_EPF4_0_VENDOR_CAP_LIST_BASE_IDX 5 |
10100 | #define regBIF_CFG_DEV0_EPF4_0_ADAPTER_ID_W 0x11013 |
10101 | #define regBIF_CFG_DEV0_EPF4_0_ADAPTER_ID_W_BASE_IDX 5 |
10102 | #define regBIF_CFG_DEV0_EPF4_0_PMI_CAP_LIST 0x11014 |
10103 | #define regBIF_CFG_DEV0_EPF4_0_PMI_CAP_LIST_BASE_IDX 5 |
10104 | #define regBIF_CFG_DEV0_EPF4_0_PMI_CAP 0x11014 |
10105 | #define regBIF_CFG_DEV0_EPF4_0_PMI_CAP_BASE_IDX 5 |
10106 | #define regBIF_CFG_DEV0_EPF4_0_PMI_STATUS_CNTL 0x11015 |
10107 | #define regBIF_CFG_DEV0_EPF4_0_PMI_STATUS_CNTL_BASE_IDX 5 |
10108 | #define regBIF_CFG_DEV0_EPF4_0_SBRN 0x11018 |
10109 | #define regBIF_CFG_DEV0_EPF4_0_SBRN_BASE_IDX 5 |
10110 | #define regBIF_CFG_DEV0_EPF4_0_FLADJ 0x11018 |
10111 | #define regBIF_CFG_DEV0_EPF4_0_FLADJ_BASE_IDX 5 |
10112 | #define regBIF_CFG_DEV0_EPF4_0_DBESL_DBESLD 0x11018 |
10113 | #define regBIF_CFG_DEV0_EPF4_0_DBESL_DBESLD_BASE_IDX 5 |
10114 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_CAP_LIST 0x11019 |
10115 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_CAP_LIST_BASE_IDX 5 |
10116 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_CAP 0x11019 |
10117 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_CAP_BASE_IDX 5 |
10118 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_CAP 0x1101a |
10119 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_CAP_BASE_IDX 5 |
10120 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_CNTL 0x1101b |
10121 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_CNTL_BASE_IDX 5 |
10122 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_STATUS 0x1101b |
10123 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_STATUS_BASE_IDX 5 |
10124 | #define regBIF_CFG_DEV0_EPF4_0_LINK_CAP 0x1101c |
10125 | #define regBIF_CFG_DEV0_EPF4_0_LINK_CAP_BASE_IDX 5 |
10126 | #define regBIF_CFG_DEV0_EPF4_0_LINK_CNTL 0x1101d |
10127 | #define regBIF_CFG_DEV0_EPF4_0_LINK_CNTL_BASE_IDX 5 |
10128 | #define regBIF_CFG_DEV0_EPF4_0_LINK_STATUS 0x1101d |
10129 | #define regBIF_CFG_DEV0_EPF4_0_LINK_STATUS_BASE_IDX 5 |
10130 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_CAP2 0x11022 |
10131 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_CAP2_BASE_IDX 5 |
10132 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_CNTL2 0x11023 |
10133 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_CNTL2_BASE_IDX 5 |
10134 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_STATUS2 0x11023 |
10135 | #define regBIF_CFG_DEV0_EPF4_0_DEVICE_STATUS2_BASE_IDX 5 |
10136 | #define regBIF_CFG_DEV0_EPF4_0_LINK_CAP2 0x11024 |
10137 | #define regBIF_CFG_DEV0_EPF4_0_LINK_CAP2_BASE_IDX 5 |
10138 | #define regBIF_CFG_DEV0_EPF4_0_LINK_CNTL2 0x11025 |
10139 | #define regBIF_CFG_DEV0_EPF4_0_LINK_CNTL2_BASE_IDX 5 |
10140 | #define regBIF_CFG_DEV0_EPF4_0_LINK_STATUS2 0x11025 |
10141 | #define regBIF_CFG_DEV0_EPF4_0_LINK_STATUS2_BASE_IDX 5 |
10142 | #define regBIF_CFG_DEV0_EPF4_0_MSI_CAP_LIST 0x11028 |
10143 | #define regBIF_CFG_DEV0_EPF4_0_MSI_CAP_LIST_BASE_IDX 5 |
10144 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MSG_CNTL 0x11028 |
10145 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MSG_CNTL_BASE_IDX 5 |
10146 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MSG_ADDR_LO 0x11029 |
10147 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
10148 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MSG_ADDR_HI 0x1102a |
10149 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
10150 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MSG_DATA 0x1102a |
10151 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MSG_DATA_BASE_IDX 5 |
10152 | #define regBIF_CFG_DEV0_EPF4_0_MSI_EXT_MSG_DATA 0x1102a |
10153 | #define regBIF_CFG_DEV0_EPF4_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
10154 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MASK 0x1102b |
10155 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MASK_BASE_IDX 5 |
10156 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MSG_DATA_64 0x1102b |
10157 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MSG_DATA_64_BASE_IDX 5 |
10158 | #define regBIF_CFG_DEV0_EPF4_0_MSI_EXT_MSG_DATA_64 0x1102b |
10159 | #define regBIF_CFG_DEV0_EPF4_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
10160 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MASK_64 0x1102c |
10161 | #define regBIF_CFG_DEV0_EPF4_0_MSI_MASK_64_BASE_IDX 5 |
10162 | #define regBIF_CFG_DEV0_EPF4_0_MSI_PENDING 0x1102c |
10163 | #define regBIF_CFG_DEV0_EPF4_0_MSI_PENDING_BASE_IDX 5 |
10164 | #define regBIF_CFG_DEV0_EPF4_0_MSI_PENDING_64 0x1102d |
10165 | #define regBIF_CFG_DEV0_EPF4_0_MSI_PENDING_64_BASE_IDX 5 |
10166 | #define regBIF_CFG_DEV0_EPF4_0_MSIX_CAP_LIST 0x11030 |
10167 | #define regBIF_CFG_DEV0_EPF4_0_MSIX_CAP_LIST_BASE_IDX 5 |
10168 | #define regBIF_CFG_DEV0_EPF4_0_MSIX_MSG_CNTL 0x11030 |
10169 | #define regBIF_CFG_DEV0_EPF4_0_MSIX_MSG_CNTL_BASE_IDX 5 |
10170 | #define regBIF_CFG_DEV0_EPF4_0_MSIX_TABLE 0x11031 |
10171 | #define regBIF_CFG_DEV0_EPF4_0_MSIX_TABLE_BASE_IDX 5 |
10172 | #define regBIF_CFG_DEV0_EPF4_0_MSIX_PBA 0x11032 |
10173 | #define regBIF_CFG_DEV0_EPF4_0_MSIX_PBA_BASE_IDX 5 |
10174 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x11040 |
10175 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
10176 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_VENDOR_SPECIFIC_HDR 0x11041 |
10177 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
10178 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_VENDOR_SPECIFIC1 0x11042 |
10179 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
10180 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_VENDOR_SPECIFIC2 0x11043 |
10181 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
10182 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x11054 |
10183 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
10184 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_UNCORR_ERR_STATUS 0x11055 |
10185 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
10186 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_UNCORR_ERR_MASK 0x11056 |
10187 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
10188 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_UNCORR_ERR_SEVERITY 0x11057 |
10189 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
10190 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_CORR_ERR_STATUS 0x11058 |
10191 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
10192 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_CORR_ERR_MASK 0x11059 |
10193 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
10194 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ADV_ERR_CAP_CNTL 0x1105a |
10195 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
10196 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_HDR_LOG0 0x1105b |
10197 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_HDR_LOG0_BASE_IDX 5 |
10198 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_HDR_LOG1 0x1105c |
10199 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_HDR_LOG1_BASE_IDX 5 |
10200 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_HDR_LOG2 0x1105d |
10201 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_HDR_LOG2_BASE_IDX 5 |
10202 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_HDR_LOG3 0x1105e |
10203 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_HDR_LOG3_BASE_IDX 5 |
10204 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TLP_PREFIX_LOG0 0x11062 |
10205 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
10206 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TLP_PREFIX_LOG1 0x11063 |
10207 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
10208 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TLP_PREFIX_LOG2 0x11064 |
10209 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
10210 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TLP_PREFIX_LOG3 0x11065 |
10211 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
10212 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR_ENH_CAP_LIST 0x11080 |
10213 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
10214 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR1_CAP 0x11081 |
10215 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR1_CAP_BASE_IDX 5 |
10216 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR1_CNTL 0x11082 |
10217 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
10218 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR2_CAP 0x11083 |
10219 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR2_CAP_BASE_IDX 5 |
10220 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR2_CNTL 0x11084 |
10221 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
10222 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR3_CAP 0x11085 |
10223 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR3_CAP_BASE_IDX 5 |
10224 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR3_CNTL 0x11086 |
10225 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
10226 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR4_CAP 0x11087 |
10227 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR4_CAP_BASE_IDX 5 |
10228 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR4_CNTL 0x11088 |
10229 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
10230 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR5_CAP 0x11089 |
10231 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR5_CAP_BASE_IDX 5 |
10232 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR5_CNTL 0x1108a |
10233 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
10234 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR6_CAP 0x1108b |
10235 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR6_CAP_BASE_IDX 5 |
10236 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR6_CNTL 0x1108c |
10237 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
10238 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x11090 |
10239 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
10240 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PWR_BUDGET_DATA_SELECT 0x11091 |
10241 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
10242 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PWR_BUDGET_DATA 0x11092 |
10243 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
10244 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PWR_BUDGET_CAP 0x11093 |
10245 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
10246 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_ENH_CAP_LIST 0x11094 |
10247 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
10248 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_CAP 0x11095 |
10249 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_CAP_BASE_IDX 5 |
10250 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_LATENCY_INDICATOR 0x11096 |
10251 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
10252 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_STATUS 0x11097 |
10253 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_STATUS_BASE_IDX 5 |
10254 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_CNTL 0x11097 |
10255 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_CNTL_BASE_IDX 5 |
10256 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x11098 |
10257 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
10258 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x11098 |
10259 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
10260 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x11098 |
10261 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
10262 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x11098 |
10263 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
10264 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x11099 |
10265 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
10266 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x11099 |
10267 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
10268 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x11099 |
10269 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
10270 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x11099 |
10271 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
10272 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ACS_ENH_CAP_LIST 0x110a8 |
10273 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
10274 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ACS_CAP 0x110a9 |
10275 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ACS_CAP_BASE_IDX 5 |
10276 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ACS_CNTL 0x110a9 |
10277 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ACS_CNTL_BASE_IDX 5 |
10278 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PASID_ENH_CAP_LIST 0x110b4 |
10279 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
10280 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PASID_CAP 0x110b5 |
10281 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PASID_CAP_BASE_IDX 5 |
10282 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PASID_CNTL 0x110b5 |
10283 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_PASID_CNTL_BASE_IDX 5 |
10284 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ARI_ENH_CAP_LIST 0x110ca |
10285 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
10286 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ARI_CAP 0x110cb |
10287 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ARI_CAP_BASE_IDX 5 |
10288 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ARI_CNTL 0x110cb |
10289 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_ARI_CNTL_BASE_IDX 5 |
10290 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x110dc |
10291 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
10292 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_REQR_CAP 0x110dd |
10293 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
10294 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_REQR_CNTL 0x110de |
10295 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
10296 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_0 0x110df |
10297 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
10298 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_1 0x110df |
10299 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
10300 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_2 0x110e0 |
10301 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
10302 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_3 0x110e0 |
10303 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
10304 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_4 0x110e1 |
10305 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
10306 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_5 0x110e1 |
10307 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
10308 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_6 0x110e2 |
10309 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
10310 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_7 0x110e2 |
10311 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
10312 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_8 0x110e3 |
10313 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
10314 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_9 0x110e3 |
10315 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
10316 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_10 0x110e4 |
10317 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
10318 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_11 0x110e4 |
10319 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
10320 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_12 0x110e5 |
10321 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
10322 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_13 0x110e5 |
10323 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
10324 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_14 0x110e6 |
10325 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
10326 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_15 0x110e6 |
10327 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
10328 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_16 0x110e7 |
10329 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
10330 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_17 0x110e7 |
10331 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
10332 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_18 0x110e8 |
10333 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
10334 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_19 0x110e8 |
10335 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
10336 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_20 0x110e9 |
10337 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
10338 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_21 0x110e9 |
10339 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
10340 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_22 0x110ea |
10341 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
10342 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_23 0x110ea |
10343 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
10344 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_24 0x110eb |
10345 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
10346 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_25 0x110eb |
10347 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
10348 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_26 0x110ec |
10349 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
10350 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_27 0x110ec |
10351 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
10352 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_28 0x110ed |
10353 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
10354 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_29 0x110ed |
10355 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
10356 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_30 0x110ee |
10357 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
10358 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_31 0x110ee |
10359 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
10360 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_32 0x110ef |
10361 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
10362 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_33 0x110ef |
10363 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
10364 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_34 0x110f0 |
10365 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
10366 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_35 0x110f0 |
10367 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
10368 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_36 0x110f1 |
10369 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
10370 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_37 0x110f1 |
10371 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
10372 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_38 0x110f2 |
10373 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
10374 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_39 0x110f2 |
10375 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
10376 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_40 0x110f3 |
10377 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
10378 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_41 0x110f3 |
10379 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
10380 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_42 0x110f4 |
10381 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
10382 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_43 0x110f4 |
10383 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
10384 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_44 0x110f5 |
10385 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
10386 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_45 0x110f5 |
10387 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
10388 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_46 0x110f6 |
10389 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
10390 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_47 0x110f6 |
10391 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
10392 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_48 0x110f7 |
10393 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
10394 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_49 0x110f7 |
10395 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
10396 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_50 0x110f8 |
10397 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
10398 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_51 0x110f8 |
10399 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
10400 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_52 0x110f9 |
10401 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
10402 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_53 0x110f9 |
10403 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
10404 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_54 0x110fa |
10405 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
10406 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_55 0x110fa |
10407 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
10408 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_56 0x110fb |
10409 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
10410 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_57 0x110fb |
10411 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
10412 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_58 0x110fc |
10413 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
10414 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_59 0x110fc |
10415 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
10416 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_60 0x110fd |
10417 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
10418 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_61 0x110fd |
10419 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
10420 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_62 0x110fe |
10421 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
10422 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_63 0x110fe |
10423 | #define regBIF_CFG_DEV0_EPF4_0_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
10424 | |
10425 | |
10426 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf5_bifcfgdecp |
10427 | // base address: 0x10145000 |
10428 | #define regBIF_CFG_DEV0_EPF5_0_VENDOR_ID 0x11400 |
10429 | #define regBIF_CFG_DEV0_EPF5_0_VENDOR_ID_BASE_IDX 5 |
10430 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_ID 0x11400 |
10431 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_ID_BASE_IDX 5 |
10432 | #define regBIF_CFG_DEV0_EPF5_0_COMMAND 0x11401 |
10433 | #define regBIF_CFG_DEV0_EPF5_0_COMMAND_BASE_IDX 5 |
10434 | #define regBIF_CFG_DEV0_EPF5_0_STATUS 0x11401 |
10435 | #define regBIF_CFG_DEV0_EPF5_0_STATUS_BASE_IDX 5 |
10436 | #define regBIF_CFG_DEV0_EPF5_0_REVISION_ID 0x11402 |
10437 | #define regBIF_CFG_DEV0_EPF5_0_REVISION_ID_BASE_IDX 5 |
10438 | #define regBIF_CFG_DEV0_EPF5_0_PROG_INTERFACE 0x11402 |
10439 | #define regBIF_CFG_DEV0_EPF5_0_PROG_INTERFACE_BASE_IDX 5 |
10440 | #define regBIF_CFG_DEV0_EPF5_0_SUB_CLASS 0x11402 |
10441 | #define regBIF_CFG_DEV0_EPF5_0_SUB_CLASS_BASE_IDX 5 |
10442 | #define regBIF_CFG_DEV0_EPF5_0_BASE_CLASS 0x11402 |
10443 | #define regBIF_CFG_DEV0_EPF5_0_BASE_CLASS_BASE_IDX 5 |
10444 | #define regBIF_CFG_DEV0_EPF5_0_CACHE_LINE 0x11403 |
10445 | #define regBIF_CFG_DEV0_EPF5_0_CACHE_LINE_BASE_IDX 5 |
10446 | #define regBIF_CFG_DEV0_EPF5_0_LATENCY 0x11403 |
10447 | #define regBIF_CFG_DEV0_EPF5_0_LATENCY_BASE_IDX 5 |
10448 | #define 0x11403 |
10449 | #define 5 |
10450 | #define regBIF_CFG_DEV0_EPF5_0_BIST 0x11403 |
10451 | #define regBIF_CFG_DEV0_EPF5_0_BIST_BASE_IDX 5 |
10452 | #define regBIF_CFG_DEV0_EPF5_0_BASE_ADDR_1 0x11404 |
10453 | #define regBIF_CFG_DEV0_EPF5_0_BASE_ADDR_1_BASE_IDX 5 |
10454 | #define regBIF_CFG_DEV0_EPF5_0_BASE_ADDR_2 0x11405 |
10455 | #define regBIF_CFG_DEV0_EPF5_0_BASE_ADDR_2_BASE_IDX 5 |
10456 | #define regBIF_CFG_DEV0_EPF5_0_BASE_ADDR_3 0x11406 |
10457 | #define regBIF_CFG_DEV0_EPF5_0_BASE_ADDR_3_BASE_IDX 5 |
10458 | #define regBIF_CFG_DEV0_EPF5_0_BASE_ADDR_4 0x11407 |
10459 | #define regBIF_CFG_DEV0_EPF5_0_BASE_ADDR_4_BASE_IDX 5 |
10460 | #define regBIF_CFG_DEV0_EPF5_0_BASE_ADDR_5 0x11408 |
10461 | #define regBIF_CFG_DEV0_EPF5_0_BASE_ADDR_5_BASE_IDX 5 |
10462 | #define regBIF_CFG_DEV0_EPF5_0_BASE_ADDR_6 0x11409 |
10463 | #define regBIF_CFG_DEV0_EPF5_0_BASE_ADDR_6_BASE_IDX 5 |
10464 | #define regBIF_CFG_DEV0_EPF5_0_CARDBUS_CIS_PTR 0x1140a |
10465 | #define regBIF_CFG_DEV0_EPF5_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
10466 | #define regBIF_CFG_DEV0_EPF5_0_ADAPTER_ID 0x1140b |
10467 | #define regBIF_CFG_DEV0_EPF5_0_ADAPTER_ID_BASE_IDX 5 |
10468 | #define regBIF_CFG_DEV0_EPF5_0_ROM_BASE_ADDR 0x1140c |
10469 | #define regBIF_CFG_DEV0_EPF5_0_ROM_BASE_ADDR_BASE_IDX 5 |
10470 | #define regBIF_CFG_DEV0_EPF5_0_CAP_PTR 0x1140d |
10471 | #define regBIF_CFG_DEV0_EPF5_0_CAP_PTR_BASE_IDX 5 |
10472 | #define regBIF_CFG_DEV0_EPF5_0_INTERRUPT_LINE 0x1140f |
10473 | #define regBIF_CFG_DEV0_EPF5_0_INTERRUPT_LINE_BASE_IDX 5 |
10474 | #define regBIF_CFG_DEV0_EPF5_0_INTERRUPT_PIN 0x1140f |
10475 | #define regBIF_CFG_DEV0_EPF5_0_INTERRUPT_PIN_BASE_IDX 5 |
10476 | #define regBIF_CFG_DEV0_EPF5_0_MIN_GRANT 0x1140f |
10477 | #define regBIF_CFG_DEV0_EPF5_0_MIN_GRANT_BASE_IDX 5 |
10478 | #define regBIF_CFG_DEV0_EPF5_0_MAX_LATENCY 0x1140f |
10479 | #define regBIF_CFG_DEV0_EPF5_0_MAX_LATENCY_BASE_IDX 5 |
10480 | #define regBIF_CFG_DEV0_EPF5_0_VENDOR_CAP_LIST 0x11412 |
10481 | #define regBIF_CFG_DEV0_EPF5_0_VENDOR_CAP_LIST_BASE_IDX 5 |
10482 | #define regBIF_CFG_DEV0_EPF5_0_ADAPTER_ID_W 0x11413 |
10483 | #define regBIF_CFG_DEV0_EPF5_0_ADAPTER_ID_W_BASE_IDX 5 |
10484 | #define regBIF_CFG_DEV0_EPF5_0_PMI_CAP_LIST 0x11414 |
10485 | #define regBIF_CFG_DEV0_EPF5_0_PMI_CAP_LIST_BASE_IDX 5 |
10486 | #define regBIF_CFG_DEV0_EPF5_0_PMI_CAP 0x11414 |
10487 | #define regBIF_CFG_DEV0_EPF5_0_PMI_CAP_BASE_IDX 5 |
10488 | #define regBIF_CFG_DEV0_EPF5_0_PMI_STATUS_CNTL 0x11415 |
10489 | #define regBIF_CFG_DEV0_EPF5_0_PMI_STATUS_CNTL_BASE_IDX 5 |
10490 | #define regBIF_CFG_DEV0_EPF5_0_SBRN 0x11418 |
10491 | #define regBIF_CFG_DEV0_EPF5_0_SBRN_BASE_IDX 5 |
10492 | #define regBIF_CFG_DEV0_EPF5_0_FLADJ 0x11418 |
10493 | #define regBIF_CFG_DEV0_EPF5_0_FLADJ_BASE_IDX 5 |
10494 | #define regBIF_CFG_DEV0_EPF5_0_DBESL_DBESLD 0x11418 |
10495 | #define regBIF_CFG_DEV0_EPF5_0_DBESL_DBESLD_BASE_IDX 5 |
10496 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_CAP_LIST 0x11419 |
10497 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_CAP_LIST_BASE_IDX 5 |
10498 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_CAP 0x11419 |
10499 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_CAP_BASE_IDX 5 |
10500 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_CAP 0x1141a |
10501 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_CAP_BASE_IDX 5 |
10502 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_CNTL 0x1141b |
10503 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_CNTL_BASE_IDX 5 |
10504 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_STATUS 0x1141b |
10505 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_STATUS_BASE_IDX 5 |
10506 | #define regBIF_CFG_DEV0_EPF5_0_LINK_CAP 0x1141c |
10507 | #define regBIF_CFG_DEV0_EPF5_0_LINK_CAP_BASE_IDX 5 |
10508 | #define regBIF_CFG_DEV0_EPF5_0_LINK_CNTL 0x1141d |
10509 | #define regBIF_CFG_DEV0_EPF5_0_LINK_CNTL_BASE_IDX 5 |
10510 | #define regBIF_CFG_DEV0_EPF5_0_LINK_STATUS 0x1141d |
10511 | #define regBIF_CFG_DEV0_EPF5_0_LINK_STATUS_BASE_IDX 5 |
10512 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_CAP2 0x11422 |
10513 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_CAP2_BASE_IDX 5 |
10514 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_CNTL2 0x11423 |
10515 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_CNTL2_BASE_IDX 5 |
10516 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_STATUS2 0x11423 |
10517 | #define regBIF_CFG_DEV0_EPF5_0_DEVICE_STATUS2_BASE_IDX 5 |
10518 | #define regBIF_CFG_DEV0_EPF5_0_LINK_CAP2 0x11424 |
10519 | #define regBIF_CFG_DEV0_EPF5_0_LINK_CAP2_BASE_IDX 5 |
10520 | #define regBIF_CFG_DEV0_EPF5_0_LINK_CNTL2 0x11425 |
10521 | #define regBIF_CFG_DEV0_EPF5_0_LINK_CNTL2_BASE_IDX 5 |
10522 | #define regBIF_CFG_DEV0_EPF5_0_LINK_STATUS2 0x11425 |
10523 | #define regBIF_CFG_DEV0_EPF5_0_LINK_STATUS2_BASE_IDX 5 |
10524 | #define regBIF_CFG_DEV0_EPF5_0_MSI_CAP_LIST 0x11428 |
10525 | #define regBIF_CFG_DEV0_EPF5_0_MSI_CAP_LIST_BASE_IDX 5 |
10526 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MSG_CNTL 0x11428 |
10527 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MSG_CNTL_BASE_IDX 5 |
10528 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MSG_ADDR_LO 0x11429 |
10529 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
10530 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MSG_ADDR_HI 0x1142a |
10531 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
10532 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MSG_DATA 0x1142a |
10533 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MSG_DATA_BASE_IDX 5 |
10534 | #define regBIF_CFG_DEV0_EPF5_0_MSI_EXT_MSG_DATA 0x1142a |
10535 | #define regBIF_CFG_DEV0_EPF5_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
10536 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MASK 0x1142b |
10537 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MASK_BASE_IDX 5 |
10538 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MSG_DATA_64 0x1142b |
10539 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MSG_DATA_64_BASE_IDX 5 |
10540 | #define regBIF_CFG_DEV0_EPF5_0_MSI_EXT_MSG_DATA_64 0x1142b |
10541 | #define regBIF_CFG_DEV0_EPF5_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
10542 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MASK_64 0x1142c |
10543 | #define regBIF_CFG_DEV0_EPF5_0_MSI_MASK_64_BASE_IDX 5 |
10544 | #define regBIF_CFG_DEV0_EPF5_0_MSI_PENDING 0x1142c |
10545 | #define regBIF_CFG_DEV0_EPF5_0_MSI_PENDING_BASE_IDX 5 |
10546 | #define regBIF_CFG_DEV0_EPF5_0_MSI_PENDING_64 0x1142d |
10547 | #define regBIF_CFG_DEV0_EPF5_0_MSI_PENDING_64_BASE_IDX 5 |
10548 | #define regBIF_CFG_DEV0_EPF5_0_MSIX_CAP_LIST 0x11430 |
10549 | #define regBIF_CFG_DEV0_EPF5_0_MSIX_CAP_LIST_BASE_IDX 5 |
10550 | #define regBIF_CFG_DEV0_EPF5_0_MSIX_MSG_CNTL 0x11430 |
10551 | #define regBIF_CFG_DEV0_EPF5_0_MSIX_MSG_CNTL_BASE_IDX 5 |
10552 | #define regBIF_CFG_DEV0_EPF5_0_MSIX_TABLE 0x11431 |
10553 | #define regBIF_CFG_DEV0_EPF5_0_MSIX_TABLE_BASE_IDX 5 |
10554 | #define regBIF_CFG_DEV0_EPF5_0_MSIX_PBA 0x11432 |
10555 | #define regBIF_CFG_DEV0_EPF5_0_MSIX_PBA_BASE_IDX 5 |
10556 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x11440 |
10557 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
10558 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_VENDOR_SPECIFIC_HDR 0x11441 |
10559 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
10560 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_VENDOR_SPECIFIC1 0x11442 |
10561 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
10562 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_VENDOR_SPECIFIC2 0x11443 |
10563 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
10564 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x11454 |
10565 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
10566 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_UNCORR_ERR_STATUS 0x11455 |
10567 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
10568 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_UNCORR_ERR_MASK 0x11456 |
10569 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
10570 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_UNCORR_ERR_SEVERITY 0x11457 |
10571 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
10572 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_CORR_ERR_STATUS 0x11458 |
10573 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
10574 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_CORR_ERR_MASK 0x11459 |
10575 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
10576 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ADV_ERR_CAP_CNTL 0x1145a |
10577 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
10578 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_HDR_LOG0 0x1145b |
10579 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_HDR_LOG0_BASE_IDX 5 |
10580 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_HDR_LOG1 0x1145c |
10581 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_HDR_LOG1_BASE_IDX 5 |
10582 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_HDR_LOG2 0x1145d |
10583 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_HDR_LOG2_BASE_IDX 5 |
10584 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_HDR_LOG3 0x1145e |
10585 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_HDR_LOG3_BASE_IDX 5 |
10586 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TLP_PREFIX_LOG0 0x11462 |
10587 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
10588 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TLP_PREFIX_LOG1 0x11463 |
10589 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
10590 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TLP_PREFIX_LOG2 0x11464 |
10591 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
10592 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TLP_PREFIX_LOG3 0x11465 |
10593 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
10594 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR_ENH_CAP_LIST 0x11480 |
10595 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
10596 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR1_CAP 0x11481 |
10597 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR1_CAP_BASE_IDX 5 |
10598 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR1_CNTL 0x11482 |
10599 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
10600 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR2_CAP 0x11483 |
10601 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR2_CAP_BASE_IDX 5 |
10602 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR2_CNTL 0x11484 |
10603 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
10604 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR3_CAP 0x11485 |
10605 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR3_CAP_BASE_IDX 5 |
10606 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR3_CNTL 0x11486 |
10607 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
10608 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR4_CAP 0x11487 |
10609 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR4_CAP_BASE_IDX 5 |
10610 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR4_CNTL 0x11488 |
10611 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
10612 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR5_CAP 0x11489 |
10613 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR5_CAP_BASE_IDX 5 |
10614 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR5_CNTL 0x1148a |
10615 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
10616 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR6_CAP 0x1148b |
10617 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR6_CAP_BASE_IDX 5 |
10618 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR6_CNTL 0x1148c |
10619 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
10620 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x11490 |
10621 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
10622 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PWR_BUDGET_DATA_SELECT 0x11491 |
10623 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
10624 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PWR_BUDGET_DATA 0x11492 |
10625 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
10626 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PWR_BUDGET_CAP 0x11493 |
10627 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
10628 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_ENH_CAP_LIST 0x11494 |
10629 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
10630 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_CAP 0x11495 |
10631 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_CAP_BASE_IDX 5 |
10632 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_LATENCY_INDICATOR 0x11496 |
10633 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
10634 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_STATUS 0x11497 |
10635 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_STATUS_BASE_IDX 5 |
10636 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_CNTL 0x11497 |
10637 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_CNTL_BASE_IDX 5 |
10638 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x11498 |
10639 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
10640 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x11498 |
10641 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
10642 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x11498 |
10643 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
10644 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x11498 |
10645 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
10646 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x11499 |
10647 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
10648 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x11499 |
10649 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
10650 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x11499 |
10651 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
10652 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x11499 |
10653 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
10654 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ACS_ENH_CAP_LIST 0x114a8 |
10655 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
10656 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ACS_CAP 0x114a9 |
10657 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ACS_CAP_BASE_IDX 5 |
10658 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ACS_CNTL 0x114a9 |
10659 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ACS_CNTL_BASE_IDX 5 |
10660 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PASID_ENH_CAP_LIST 0x114b4 |
10661 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
10662 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PASID_CAP 0x114b5 |
10663 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PASID_CAP_BASE_IDX 5 |
10664 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PASID_CNTL 0x114b5 |
10665 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_PASID_CNTL_BASE_IDX 5 |
10666 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ARI_ENH_CAP_LIST 0x114ca |
10667 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
10668 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ARI_CAP 0x114cb |
10669 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ARI_CAP_BASE_IDX 5 |
10670 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ARI_CNTL 0x114cb |
10671 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_ARI_CNTL_BASE_IDX 5 |
10672 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x114dc |
10673 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
10674 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_REQR_CAP 0x114dd |
10675 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
10676 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_REQR_CNTL 0x114de |
10677 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
10678 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_0 0x114df |
10679 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
10680 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_1 0x114df |
10681 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
10682 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_2 0x114e0 |
10683 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
10684 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_3 0x114e0 |
10685 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
10686 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_4 0x114e1 |
10687 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
10688 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_5 0x114e1 |
10689 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
10690 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_6 0x114e2 |
10691 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
10692 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_7 0x114e2 |
10693 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
10694 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_8 0x114e3 |
10695 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
10696 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_9 0x114e3 |
10697 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
10698 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_10 0x114e4 |
10699 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
10700 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_11 0x114e4 |
10701 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
10702 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_12 0x114e5 |
10703 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
10704 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_13 0x114e5 |
10705 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
10706 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_14 0x114e6 |
10707 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
10708 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_15 0x114e6 |
10709 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
10710 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_16 0x114e7 |
10711 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
10712 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_17 0x114e7 |
10713 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
10714 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_18 0x114e8 |
10715 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
10716 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_19 0x114e8 |
10717 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
10718 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_20 0x114e9 |
10719 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
10720 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_21 0x114e9 |
10721 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
10722 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_22 0x114ea |
10723 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
10724 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_23 0x114ea |
10725 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
10726 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_24 0x114eb |
10727 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
10728 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_25 0x114eb |
10729 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
10730 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_26 0x114ec |
10731 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
10732 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_27 0x114ec |
10733 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
10734 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_28 0x114ed |
10735 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
10736 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_29 0x114ed |
10737 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
10738 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_30 0x114ee |
10739 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
10740 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_31 0x114ee |
10741 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
10742 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_32 0x114ef |
10743 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
10744 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_33 0x114ef |
10745 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
10746 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_34 0x114f0 |
10747 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
10748 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_35 0x114f0 |
10749 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
10750 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_36 0x114f1 |
10751 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
10752 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_37 0x114f1 |
10753 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
10754 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_38 0x114f2 |
10755 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
10756 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_39 0x114f2 |
10757 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
10758 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_40 0x114f3 |
10759 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
10760 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_41 0x114f3 |
10761 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
10762 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_42 0x114f4 |
10763 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
10764 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_43 0x114f4 |
10765 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
10766 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_44 0x114f5 |
10767 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
10768 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_45 0x114f5 |
10769 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
10770 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_46 0x114f6 |
10771 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
10772 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_47 0x114f6 |
10773 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
10774 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_48 0x114f7 |
10775 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
10776 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_49 0x114f7 |
10777 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
10778 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_50 0x114f8 |
10779 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
10780 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_51 0x114f8 |
10781 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
10782 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_52 0x114f9 |
10783 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
10784 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_53 0x114f9 |
10785 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
10786 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_54 0x114fa |
10787 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
10788 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_55 0x114fa |
10789 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
10790 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_56 0x114fb |
10791 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
10792 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_57 0x114fb |
10793 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
10794 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_58 0x114fc |
10795 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
10796 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_59 0x114fc |
10797 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
10798 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_60 0x114fd |
10799 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
10800 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_61 0x114fd |
10801 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
10802 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_62 0x114fe |
10803 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
10804 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_63 0x114fe |
10805 | #define regBIF_CFG_DEV0_EPF5_0_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
10806 | |
10807 | |
10808 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf6_bifcfgdecp |
10809 | // base address: 0x10146000 |
10810 | #define regBIF_CFG_DEV0_EPF6_0_VENDOR_ID 0x11800 |
10811 | #define regBIF_CFG_DEV0_EPF6_0_VENDOR_ID_BASE_IDX 5 |
10812 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_ID 0x11800 |
10813 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_ID_BASE_IDX 5 |
10814 | #define regBIF_CFG_DEV0_EPF6_0_COMMAND 0x11801 |
10815 | #define regBIF_CFG_DEV0_EPF6_0_COMMAND_BASE_IDX 5 |
10816 | #define regBIF_CFG_DEV0_EPF6_0_STATUS 0x11801 |
10817 | #define regBIF_CFG_DEV0_EPF6_0_STATUS_BASE_IDX 5 |
10818 | #define regBIF_CFG_DEV0_EPF6_0_REVISION_ID 0x11802 |
10819 | #define regBIF_CFG_DEV0_EPF6_0_REVISION_ID_BASE_IDX 5 |
10820 | #define regBIF_CFG_DEV0_EPF6_0_PROG_INTERFACE 0x11802 |
10821 | #define regBIF_CFG_DEV0_EPF6_0_PROG_INTERFACE_BASE_IDX 5 |
10822 | #define regBIF_CFG_DEV0_EPF6_0_SUB_CLASS 0x11802 |
10823 | #define regBIF_CFG_DEV0_EPF6_0_SUB_CLASS_BASE_IDX 5 |
10824 | #define regBIF_CFG_DEV0_EPF6_0_BASE_CLASS 0x11802 |
10825 | #define regBIF_CFG_DEV0_EPF6_0_BASE_CLASS_BASE_IDX 5 |
10826 | #define regBIF_CFG_DEV0_EPF6_0_CACHE_LINE 0x11803 |
10827 | #define regBIF_CFG_DEV0_EPF6_0_CACHE_LINE_BASE_IDX 5 |
10828 | #define regBIF_CFG_DEV0_EPF6_0_LATENCY 0x11803 |
10829 | #define regBIF_CFG_DEV0_EPF6_0_LATENCY_BASE_IDX 5 |
10830 | #define 0x11803 |
10831 | #define 5 |
10832 | #define regBIF_CFG_DEV0_EPF6_0_BIST 0x11803 |
10833 | #define regBIF_CFG_DEV0_EPF6_0_BIST_BASE_IDX 5 |
10834 | #define regBIF_CFG_DEV0_EPF6_0_BASE_ADDR_1 0x11804 |
10835 | #define regBIF_CFG_DEV0_EPF6_0_BASE_ADDR_1_BASE_IDX 5 |
10836 | #define regBIF_CFG_DEV0_EPF6_0_BASE_ADDR_2 0x11805 |
10837 | #define regBIF_CFG_DEV0_EPF6_0_BASE_ADDR_2_BASE_IDX 5 |
10838 | #define regBIF_CFG_DEV0_EPF6_0_BASE_ADDR_3 0x11806 |
10839 | #define regBIF_CFG_DEV0_EPF6_0_BASE_ADDR_3_BASE_IDX 5 |
10840 | #define regBIF_CFG_DEV0_EPF6_0_BASE_ADDR_4 0x11807 |
10841 | #define regBIF_CFG_DEV0_EPF6_0_BASE_ADDR_4_BASE_IDX 5 |
10842 | #define regBIF_CFG_DEV0_EPF6_0_BASE_ADDR_5 0x11808 |
10843 | #define regBIF_CFG_DEV0_EPF6_0_BASE_ADDR_5_BASE_IDX 5 |
10844 | #define regBIF_CFG_DEV0_EPF6_0_BASE_ADDR_6 0x11809 |
10845 | #define regBIF_CFG_DEV0_EPF6_0_BASE_ADDR_6_BASE_IDX 5 |
10846 | #define regBIF_CFG_DEV0_EPF6_0_CARDBUS_CIS_PTR 0x1180a |
10847 | #define regBIF_CFG_DEV0_EPF6_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
10848 | #define regBIF_CFG_DEV0_EPF6_0_ADAPTER_ID 0x1180b |
10849 | #define regBIF_CFG_DEV0_EPF6_0_ADAPTER_ID_BASE_IDX 5 |
10850 | #define regBIF_CFG_DEV0_EPF6_0_ROM_BASE_ADDR 0x1180c |
10851 | #define regBIF_CFG_DEV0_EPF6_0_ROM_BASE_ADDR_BASE_IDX 5 |
10852 | #define regBIF_CFG_DEV0_EPF6_0_CAP_PTR 0x1180d |
10853 | #define regBIF_CFG_DEV0_EPF6_0_CAP_PTR_BASE_IDX 5 |
10854 | #define regBIF_CFG_DEV0_EPF6_0_INTERRUPT_LINE 0x1180f |
10855 | #define regBIF_CFG_DEV0_EPF6_0_INTERRUPT_LINE_BASE_IDX 5 |
10856 | #define regBIF_CFG_DEV0_EPF6_0_INTERRUPT_PIN 0x1180f |
10857 | #define regBIF_CFG_DEV0_EPF6_0_INTERRUPT_PIN_BASE_IDX 5 |
10858 | #define regBIF_CFG_DEV0_EPF6_0_MIN_GRANT 0x1180f |
10859 | #define regBIF_CFG_DEV0_EPF6_0_MIN_GRANT_BASE_IDX 5 |
10860 | #define regBIF_CFG_DEV0_EPF6_0_MAX_LATENCY 0x1180f |
10861 | #define regBIF_CFG_DEV0_EPF6_0_MAX_LATENCY_BASE_IDX 5 |
10862 | #define regBIF_CFG_DEV0_EPF6_0_VENDOR_CAP_LIST 0x11812 |
10863 | #define regBIF_CFG_DEV0_EPF6_0_VENDOR_CAP_LIST_BASE_IDX 5 |
10864 | #define regBIF_CFG_DEV0_EPF6_0_ADAPTER_ID_W 0x11813 |
10865 | #define regBIF_CFG_DEV0_EPF6_0_ADAPTER_ID_W_BASE_IDX 5 |
10866 | #define regBIF_CFG_DEV0_EPF6_0_PMI_CAP_LIST 0x11814 |
10867 | #define regBIF_CFG_DEV0_EPF6_0_PMI_CAP_LIST_BASE_IDX 5 |
10868 | #define regBIF_CFG_DEV0_EPF6_0_PMI_CAP 0x11814 |
10869 | #define regBIF_CFG_DEV0_EPF6_0_PMI_CAP_BASE_IDX 5 |
10870 | #define regBIF_CFG_DEV0_EPF6_0_PMI_STATUS_CNTL 0x11815 |
10871 | #define regBIF_CFG_DEV0_EPF6_0_PMI_STATUS_CNTL_BASE_IDX 5 |
10872 | #define regBIF_CFG_DEV0_EPF6_0_SBRN 0x11818 |
10873 | #define regBIF_CFG_DEV0_EPF6_0_SBRN_BASE_IDX 5 |
10874 | #define regBIF_CFG_DEV0_EPF6_0_FLADJ 0x11818 |
10875 | #define regBIF_CFG_DEV0_EPF6_0_FLADJ_BASE_IDX 5 |
10876 | #define regBIF_CFG_DEV0_EPF6_0_DBESL_DBESLD 0x11818 |
10877 | #define regBIF_CFG_DEV0_EPF6_0_DBESL_DBESLD_BASE_IDX 5 |
10878 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_CAP_LIST 0x11819 |
10879 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_CAP_LIST_BASE_IDX 5 |
10880 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_CAP 0x11819 |
10881 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_CAP_BASE_IDX 5 |
10882 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_CAP 0x1181a |
10883 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_CAP_BASE_IDX 5 |
10884 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_CNTL 0x1181b |
10885 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_CNTL_BASE_IDX 5 |
10886 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_STATUS 0x1181b |
10887 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_STATUS_BASE_IDX 5 |
10888 | #define regBIF_CFG_DEV0_EPF6_0_LINK_CAP 0x1181c |
10889 | #define regBIF_CFG_DEV0_EPF6_0_LINK_CAP_BASE_IDX 5 |
10890 | #define regBIF_CFG_DEV0_EPF6_0_LINK_CNTL 0x1181d |
10891 | #define regBIF_CFG_DEV0_EPF6_0_LINK_CNTL_BASE_IDX 5 |
10892 | #define regBIF_CFG_DEV0_EPF6_0_LINK_STATUS 0x1181d |
10893 | #define regBIF_CFG_DEV0_EPF6_0_LINK_STATUS_BASE_IDX 5 |
10894 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_CAP2 0x11822 |
10895 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_CAP2_BASE_IDX 5 |
10896 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_CNTL2 0x11823 |
10897 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_CNTL2_BASE_IDX 5 |
10898 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_STATUS2 0x11823 |
10899 | #define regBIF_CFG_DEV0_EPF6_0_DEVICE_STATUS2_BASE_IDX 5 |
10900 | #define regBIF_CFG_DEV0_EPF6_0_LINK_CAP2 0x11824 |
10901 | #define regBIF_CFG_DEV0_EPF6_0_LINK_CAP2_BASE_IDX 5 |
10902 | #define regBIF_CFG_DEV0_EPF6_0_LINK_CNTL2 0x11825 |
10903 | #define regBIF_CFG_DEV0_EPF6_0_LINK_CNTL2_BASE_IDX 5 |
10904 | #define regBIF_CFG_DEV0_EPF6_0_LINK_STATUS2 0x11825 |
10905 | #define regBIF_CFG_DEV0_EPF6_0_LINK_STATUS2_BASE_IDX 5 |
10906 | #define regBIF_CFG_DEV0_EPF6_0_MSI_CAP_LIST 0x11828 |
10907 | #define regBIF_CFG_DEV0_EPF6_0_MSI_CAP_LIST_BASE_IDX 5 |
10908 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MSG_CNTL 0x11828 |
10909 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MSG_CNTL_BASE_IDX 5 |
10910 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MSG_ADDR_LO 0x11829 |
10911 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
10912 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MSG_ADDR_HI 0x1182a |
10913 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
10914 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MSG_DATA 0x1182a |
10915 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MSG_DATA_BASE_IDX 5 |
10916 | #define regBIF_CFG_DEV0_EPF6_0_MSI_EXT_MSG_DATA 0x1182a |
10917 | #define regBIF_CFG_DEV0_EPF6_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
10918 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MASK 0x1182b |
10919 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MASK_BASE_IDX 5 |
10920 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MSG_DATA_64 0x1182b |
10921 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MSG_DATA_64_BASE_IDX 5 |
10922 | #define regBIF_CFG_DEV0_EPF6_0_MSI_EXT_MSG_DATA_64 0x1182b |
10923 | #define regBIF_CFG_DEV0_EPF6_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
10924 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MASK_64 0x1182c |
10925 | #define regBIF_CFG_DEV0_EPF6_0_MSI_MASK_64_BASE_IDX 5 |
10926 | #define regBIF_CFG_DEV0_EPF6_0_MSI_PENDING 0x1182c |
10927 | #define regBIF_CFG_DEV0_EPF6_0_MSI_PENDING_BASE_IDX 5 |
10928 | #define regBIF_CFG_DEV0_EPF6_0_MSI_PENDING_64 0x1182d |
10929 | #define regBIF_CFG_DEV0_EPF6_0_MSI_PENDING_64_BASE_IDX 5 |
10930 | #define regBIF_CFG_DEV0_EPF6_0_MSIX_CAP_LIST 0x11830 |
10931 | #define regBIF_CFG_DEV0_EPF6_0_MSIX_CAP_LIST_BASE_IDX 5 |
10932 | #define regBIF_CFG_DEV0_EPF6_0_MSIX_MSG_CNTL 0x11830 |
10933 | #define regBIF_CFG_DEV0_EPF6_0_MSIX_MSG_CNTL_BASE_IDX 5 |
10934 | #define regBIF_CFG_DEV0_EPF6_0_MSIX_TABLE 0x11831 |
10935 | #define regBIF_CFG_DEV0_EPF6_0_MSIX_TABLE_BASE_IDX 5 |
10936 | #define regBIF_CFG_DEV0_EPF6_0_MSIX_PBA 0x11832 |
10937 | #define regBIF_CFG_DEV0_EPF6_0_MSIX_PBA_BASE_IDX 5 |
10938 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x11840 |
10939 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
10940 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_VENDOR_SPECIFIC_HDR 0x11841 |
10941 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
10942 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_VENDOR_SPECIFIC1 0x11842 |
10943 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
10944 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_VENDOR_SPECIFIC2 0x11843 |
10945 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
10946 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x11854 |
10947 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
10948 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_UNCORR_ERR_STATUS 0x11855 |
10949 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
10950 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_UNCORR_ERR_MASK 0x11856 |
10951 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
10952 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_UNCORR_ERR_SEVERITY 0x11857 |
10953 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
10954 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_CORR_ERR_STATUS 0x11858 |
10955 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
10956 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_CORR_ERR_MASK 0x11859 |
10957 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
10958 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ADV_ERR_CAP_CNTL 0x1185a |
10959 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
10960 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_HDR_LOG0 0x1185b |
10961 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_HDR_LOG0_BASE_IDX 5 |
10962 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_HDR_LOG1 0x1185c |
10963 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_HDR_LOG1_BASE_IDX 5 |
10964 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_HDR_LOG2 0x1185d |
10965 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_HDR_LOG2_BASE_IDX 5 |
10966 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_HDR_LOG3 0x1185e |
10967 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_HDR_LOG3_BASE_IDX 5 |
10968 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TLP_PREFIX_LOG0 0x11862 |
10969 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
10970 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TLP_PREFIX_LOG1 0x11863 |
10971 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
10972 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TLP_PREFIX_LOG2 0x11864 |
10973 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
10974 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TLP_PREFIX_LOG3 0x11865 |
10975 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
10976 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR_ENH_CAP_LIST 0x11880 |
10977 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
10978 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR1_CAP 0x11881 |
10979 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR1_CAP_BASE_IDX 5 |
10980 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR1_CNTL 0x11882 |
10981 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
10982 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR2_CAP 0x11883 |
10983 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR2_CAP_BASE_IDX 5 |
10984 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR2_CNTL 0x11884 |
10985 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
10986 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR3_CAP 0x11885 |
10987 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR3_CAP_BASE_IDX 5 |
10988 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR3_CNTL 0x11886 |
10989 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
10990 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR4_CAP 0x11887 |
10991 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR4_CAP_BASE_IDX 5 |
10992 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR4_CNTL 0x11888 |
10993 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
10994 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR5_CAP 0x11889 |
10995 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR5_CAP_BASE_IDX 5 |
10996 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR5_CNTL 0x1188a |
10997 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
10998 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR6_CAP 0x1188b |
10999 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR6_CAP_BASE_IDX 5 |
11000 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR6_CNTL 0x1188c |
11001 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
11002 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x11890 |
11003 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
11004 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PWR_BUDGET_DATA_SELECT 0x11891 |
11005 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
11006 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PWR_BUDGET_DATA 0x11892 |
11007 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
11008 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PWR_BUDGET_CAP 0x11893 |
11009 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
11010 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_ENH_CAP_LIST 0x11894 |
11011 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
11012 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_CAP 0x11895 |
11013 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_CAP_BASE_IDX 5 |
11014 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_LATENCY_INDICATOR 0x11896 |
11015 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
11016 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_STATUS 0x11897 |
11017 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_STATUS_BASE_IDX 5 |
11018 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_CNTL 0x11897 |
11019 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_CNTL_BASE_IDX 5 |
11020 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x11898 |
11021 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
11022 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x11898 |
11023 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
11024 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x11898 |
11025 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
11026 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x11898 |
11027 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
11028 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x11899 |
11029 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
11030 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x11899 |
11031 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
11032 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x11899 |
11033 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
11034 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x11899 |
11035 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
11036 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ACS_ENH_CAP_LIST 0x118a8 |
11037 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
11038 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ACS_CAP 0x118a9 |
11039 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ACS_CAP_BASE_IDX 5 |
11040 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ACS_CNTL 0x118a9 |
11041 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ACS_CNTL_BASE_IDX 5 |
11042 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PASID_ENH_CAP_LIST 0x118b4 |
11043 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
11044 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PASID_CAP 0x118b5 |
11045 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PASID_CAP_BASE_IDX 5 |
11046 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PASID_CNTL 0x118b5 |
11047 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_PASID_CNTL_BASE_IDX 5 |
11048 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ARI_ENH_CAP_LIST 0x118ca |
11049 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
11050 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ARI_CAP 0x118cb |
11051 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ARI_CAP_BASE_IDX 5 |
11052 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ARI_CNTL 0x118cb |
11053 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_ARI_CNTL_BASE_IDX 5 |
11054 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x118dc |
11055 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
11056 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_REQR_CAP 0x118dd |
11057 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
11058 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_REQR_CNTL 0x118de |
11059 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
11060 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_0 0x118df |
11061 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
11062 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_1 0x118df |
11063 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
11064 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_2 0x118e0 |
11065 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
11066 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_3 0x118e0 |
11067 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
11068 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_4 0x118e1 |
11069 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
11070 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_5 0x118e1 |
11071 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
11072 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_6 0x118e2 |
11073 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
11074 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_7 0x118e2 |
11075 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
11076 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_8 0x118e3 |
11077 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
11078 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_9 0x118e3 |
11079 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
11080 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_10 0x118e4 |
11081 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
11082 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_11 0x118e4 |
11083 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
11084 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_12 0x118e5 |
11085 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
11086 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_13 0x118e5 |
11087 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
11088 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_14 0x118e6 |
11089 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
11090 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_15 0x118e6 |
11091 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
11092 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_16 0x118e7 |
11093 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
11094 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_17 0x118e7 |
11095 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
11096 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_18 0x118e8 |
11097 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
11098 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_19 0x118e8 |
11099 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
11100 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_20 0x118e9 |
11101 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
11102 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_21 0x118e9 |
11103 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
11104 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_22 0x118ea |
11105 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
11106 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_23 0x118ea |
11107 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
11108 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_24 0x118eb |
11109 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
11110 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_25 0x118eb |
11111 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
11112 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_26 0x118ec |
11113 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
11114 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_27 0x118ec |
11115 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
11116 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_28 0x118ed |
11117 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
11118 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_29 0x118ed |
11119 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
11120 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_30 0x118ee |
11121 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
11122 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_31 0x118ee |
11123 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
11124 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_32 0x118ef |
11125 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
11126 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_33 0x118ef |
11127 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
11128 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_34 0x118f0 |
11129 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
11130 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_35 0x118f0 |
11131 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
11132 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_36 0x118f1 |
11133 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
11134 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_37 0x118f1 |
11135 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
11136 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_38 0x118f2 |
11137 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
11138 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_39 0x118f2 |
11139 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
11140 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_40 0x118f3 |
11141 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
11142 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_41 0x118f3 |
11143 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
11144 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_42 0x118f4 |
11145 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
11146 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_43 0x118f4 |
11147 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
11148 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_44 0x118f5 |
11149 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
11150 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_45 0x118f5 |
11151 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
11152 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_46 0x118f6 |
11153 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
11154 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_47 0x118f6 |
11155 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
11156 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_48 0x118f7 |
11157 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
11158 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_49 0x118f7 |
11159 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
11160 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_50 0x118f8 |
11161 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
11162 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_51 0x118f8 |
11163 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
11164 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_52 0x118f9 |
11165 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
11166 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_53 0x118f9 |
11167 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
11168 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_54 0x118fa |
11169 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
11170 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_55 0x118fa |
11171 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
11172 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_56 0x118fb |
11173 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
11174 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_57 0x118fb |
11175 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
11176 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_58 0x118fc |
11177 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
11178 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_59 0x118fc |
11179 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
11180 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_60 0x118fd |
11181 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
11182 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_61 0x118fd |
11183 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
11184 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_62 0x118fe |
11185 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
11186 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_63 0x118fe |
11187 | #define regBIF_CFG_DEV0_EPF6_0_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
11188 | |
11189 | |
11190 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf7_bifcfgdecp |
11191 | // base address: 0x10147000 |
11192 | #define regBIF_CFG_DEV0_EPF7_0_VENDOR_ID 0x11c00 |
11193 | #define regBIF_CFG_DEV0_EPF7_0_VENDOR_ID_BASE_IDX 5 |
11194 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_ID 0x11c00 |
11195 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_ID_BASE_IDX 5 |
11196 | #define regBIF_CFG_DEV0_EPF7_0_COMMAND 0x11c01 |
11197 | #define regBIF_CFG_DEV0_EPF7_0_COMMAND_BASE_IDX 5 |
11198 | #define regBIF_CFG_DEV0_EPF7_0_STATUS 0x11c01 |
11199 | #define regBIF_CFG_DEV0_EPF7_0_STATUS_BASE_IDX 5 |
11200 | #define regBIF_CFG_DEV0_EPF7_0_REVISION_ID 0x11c02 |
11201 | #define regBIF_CFG_DEV0_EPF7_0_REVISION_ID_BASE_IDX 5 |
11202 | #define regBIF_CFG_DEV0_EPF7_0_PROG_INTERFACE 0x11c02 |
11203 | #define regBIF_CFG_DEV0_EPF7_0_PROG_INTERFACE_BASE_IDX 5 |
11204 | #define regBIF_CFG_DEV0_EPF7_0_SUB_CLASS 0x11c02 |
11205 | #define regBIF_CFG_DEV0_EPF7_0_SUB_CLASS_BASE_IDX 5 |
11206 | #define regBIF_CFG_DEV0_EPF7_0_BASE_CLASS 0x11c02 |
11207 | #define regBIF_CFG_DEV0_EPF7_0_BASE_CLASS_BASE_IDX 5 |
11208 | #define regBIF_CFG_DEV0_EPF7_0_CACHE_LINE 0x11c03 |
11209 | #define regBIF_CFG_DEV0_EPF7_0_CACHE_LINE_BASE_IDX 5 |
11210 | #define regBIF_CFG_DEV0_EPF7_0_LATENCY 0x11c03 |
11211 | #define regBIF_CFG_DEV0_EPF7_0_LATENCY_BASE_IDX 5 |
11212 | #define 0x11c03 |
11213 | #define 5 |
11214 | #define regBIF_CFG_DEV0_EPF7_0_BIST 0x11c03 |
11215 | #define regBIF_CFG_DEV0_EPF7_0_BIST_BASE_IDX 5 |
11216 | #define regBIF_CFG_DEV0_EPF7_0_BASE_ADDR_1 0x11c04 |
11217 | #define regBIF_CFG_DEV0_EPF7_0_BASE_ADDR_1_BASE_IDX 5 |
11218 | #define regBIF_CFG_DEV0_EPF7_0_BASE_ADDR_2 0x11c05 |
11219 | #define regBIF_CFG_DEV0_EPF7_0_BASE_ADDR_2_BASE_IDX 5 |
11220 | #define regBIF_CFG_DEV0_EPF7_0_BASE_ADDR_3 0x11c06 |
11221 | #define regBIF_CFG_DEV0_EPF7_0_BASE_ADDR_3_BASE_IDX 5 |
11222 | #define regBIF_CFG_DEV0_EPF7_0_BASE_ADDR_4 0x11c07 |
11223 | #define regBIF_CFG_DEV0_EPF7_0_BASE_ADDR_4_BASE_IDX 5 |
11224 | #define regBIF_CFG_DEV0_EPF7_0_BASE_ADDR_5 0x11c08 |
11225 | #define regBIF_CFG_DEV0_EPF7_0_BASE_ADDR_5_BASE_IDX 5 |
11226 | #define regBIF_CFG_DEV0_EPF7_0_BASE_ADDR_6 0x11c09 |
11227 | #define regBIF_CFG_DEV0_EPF7_0_BASE_ADDR_6_BASE_IDX 5 |
11228 | #define regBIF_CFG_DEV0_EPF7_0_CARDBUS_CIS_PTR 0x11c0a |
11229 | #define regBIF_CFG_DEV0_EPF7_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
11230 | #define regBIF_CFG_DEV0_EPF7_0_ADAPTER_ID 0x11c0b |
11231 | #define regBIF_CFG_DEV0_EPF7_0_ADAPTER_ID_BASE_IDX 5 |
11232 | #define regBIF_CFG_DEV0_EPF7_0_ROM_BASE_ADDR 0x11c0c |
11233 | #define regBIF_CFG_DEV0_EPF7_0_ROM_BASE_ADDR_BASE_IDX 5 |
11234 | #define regBIF_CFG_DEV0_EPF7_0_CAP_PTR 0x11c0d |
11235 | #define regBIF_CFG_DEV0_EPF7_0_CAP_PTR_BASE_IDX 5 |
11236 | #define regBIF_CFG_DEV0_EPF7_0_INTERRUPT_LINE 0x11c0f |
11237 | #define regBIF_CFG_DEV0_EPF7_0_INTERRUPT_LINE_BASE_IDX 5 |
11238 | #define regBIF_CFG_DEV0_EPF7_0_INTERRUPT_PIN 0x11c0f |
11239 | #define regBIF_CFG_DEV0_EPF7_0_INTERRUPT_PIN_BASE_IDX 5 |
11240 | #define regBIF_CFG_DEV0_EPF7_0_MIN_GRANT 0x11c0f |
11241 | #define regBIF_CFG_DEV0_EPF7_0_MIN_GRANT_BASE_IDX 5 |
11242 | #define regBIF_CFG_DEV0_EPF7_0_MAX_LATENCY 0x11c0f |
11243 | #define regBIF_CFG_DEV0_EPF7_0_MAX_LATENCY_BASE_IDX 5 |
11244 | #define regBIF_CFG_DEV0_EPF7_0_VENDOR_CAP_LIST 0x11c12 |
11245 | #define regBIF_CFG_DEV0_EPF7_0_VENDOR_CAP_LIST_BASE_IDX 5 |
11246 | #define regBIF_CFG_DEV0_EPF7_0_ADAPTER_ID_W 0x11c13 |
11247 | #define regBIF_CFG_DEV0_EPF7_0_ADAPTER_ID_W_BASE_IDX 5 |
11248 | #define regBIF_CFG_DEV0_EPF7_0_PMI_CAP_LIST 0x11c14 |
11249 | #define regBIF_CFG_DEV0_EPF7_0_PMI_CAP_LIST_BASE_IDX 5 |
11250 | #define regBIF_CFG_DEV0_EPF7_0_PMI_CAP 0x11c14 |
11251 | #define regBIF_CFG_DEV0_EPF7_0_PMI_CAP_BASE_IDX 5 |
11252 | #define regBIF_CFG_DEV0_EPF7_0_PMI_STATUS_CNTL 0x11c15 |
11253 | #define regBIF_CFG_DEV0_EPF7_0_PMI_STATUS_CNTL_BASE_IDX 5 |
11254 | #define regBIF_CFG_DEV0_EPF7_0_SBRN 0x11c18 |
11255 | #define regBIF_CFG_DEV0_EPF7_0_SBRN_BASE_IDX 5 |
11256 | #define regBIF_CFG_DEV0_EPF7_0_FLADJ 0x11c18 |
11257 | #define regBIF_CFG_DEV0_EPF7_0_FLADJ_BASE_IDX 5 |
11258 | #define regBIF_CFG_DEV0_EPF7_0_DBESL_DBESLD 0x11c18 |
11259 | #define regBIF_CFG_DEV0_EPF7_0_DBESL_DBESLD_BASE_IDX 5 |
11260 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_CAP_LIST 0x11c19 |
11261 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_CAP_LIST_BASE_IDX 5 |
11262 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_CAP 0x11c19 |
11263 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_CAP_BASE_IDX 5 |
11264 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_CAP 0x11c1a |
11265 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_CAP_BASE_IDX 5 |
11266 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_CNTL 0x11c1b |
11267 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_CNTL_BASE_IDX 5 |
11268 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_STATUS 0x11c1b |
11269 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_STATUS_BASE_IDX 5 |
11270 | #define regBIF_CFG_DEV0_EPF7_0_LINK_CAP 0x11c1c |
11271 | #define regBIF_CFG_DEV0_EPF7_0_LINK_CAP_BASE_IDX 5 |
11272 | #define regBIF_CFG_DEV0_EPF7_0_LINK_CNTL 0x11c1d |
11273 | #define regBIF_CFG_DEV0_EPF7_0_LINK_CNTL_BASE_IDX 5 |
11274 | #define regBIF_CFG_DEV0_EPF7_0_LINK_STATUS 0x11c1d |
11275 | #define regBIF_CFG_DEV0_EPF7_0_LINK_STATUS_BASE_IDX 5 |
11276 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_CAP2 0x11c22 |
11277 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_CAP2_BASE_IDX 5 |
11278 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_CNTL2 0x11c23 |
11279 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_CNTL2_BASE_IDX 5 |
11280 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_STATUS2 0x11c23 |
11281 | #define regBIF_CFG_DEV0_EPF7_0_DEVICE_STATUS2_BASE_IDX 5 |
11282 | #define regBIF_CFG_DEV0_EPF7_0_LINK_CAP2 0x11c24 |
11283 | #define regBIF_CFG_DEV0_EPF7_0_LINK_CAP2_BASE_IDX 5 |
11284 | #define regBIF_CFG_DEV0_EPF7_0_LINK_CNTL2 0x11c25 |
11285 | #define regBIF_CFG_DEV0_EPF7_0_LINK_CNTL2_BASE_IDX 5 |
11286 | #define regBIF_CFG_DEV0_EPF7_0_LINK_STATUS2 0x11c25 |
11287 | #define regBIF_CFG_DEV0_EPF7_0_LINK_STATUS2_BASE_IDX 5 |
11288 | #define regBIF_CFG_DEV0_EPF7_0_MSI_CAP_LIST 0x11c28 |
11289 | #define regBIF_CFG_DEV0_EPF7_0_MSI_CAP_LIST_BASE_IDX 5 |
11290 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MSG_CNTL 0x11c28 |
11291 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MSG_CNTL_BASE_IDX 5 |
11292 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MSG_ADDR_LO 0x11c29 |
11293 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
11294 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MSG_ADDR_HI 0x11c2a |
11295 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
11296 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MSG_DATA 0x11c2a |
11297 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MSG_DATA_BASE_IDX 5 |
11298 | #define regBIF_CFG_DEV0_EPF7_0_MSI_EXT_MSG_DATA 0x11c2a |
11299 | #define regBIF_CFG_DEV0_EPF7_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
11300 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MASK 0x11c2b |
11301 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MASK_BASE_IDX 5 |
11302 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MSG_DATA_64 0x11c2b |
11303 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MSG_DATA_64_BASE_IDX 5 |
11304 | #define regBIF_CFG_DEV0_EPF7_0_MSI_EXT_MSG_DATA_64 0x11c2b |
11305 | #define regBIF_CFG_DEV0_EPF7_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
11306 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MASK_64 0x11c2c |
11307 | #define regBIF_CFG_DEV0_EPF7_0_MSI_MASK_64_BASE_IDX 5 |
11308 | #define regBIF_CFG_DEV0_EPF7_0_MSI_PENDING 0x11c2c |
11309 | #define regBIF_CFG_DEV0_EPF7_0_MSI_PENDING_BASE_IDX 5 |
11310 | #define regBIF_CFG_DEV0_EPF7_0_MSI_PENDING_64 0x11c2d |
11311 | #define regBIF_CFG_DEV0_EPF7_0_MSI_PENDING_64_BASE_IDX 5 |
11312 | #define regBIF_CFG_DEV0_EPF7_0_MSIX_CAP_LIST 0x11c30 |
11313 | #define regBIF_CFG_DEV0_EPF7_0_MSIX_CAP_LIST_BASE_IDX 5 |
11314 | #define regBIF_CFG_DEV0_EPF7_0_MSIX_MSG_CNTL 0x11c30 |
11315 | #define regBIF_CFG_DEV0_EPF7_0_MSIX_MSG_CNTL_BASE_IDX 5 |
11316 | #define regBIF_CFG_DEV0_EPF7_0_MSIX_TABLE 0x11c31 |
11317 | #define regBIF_CFG_DEV0_EPF7_0_MSIX_TABLE_BASE_IDX 5 |
11318 | #define regBIF_CFG_DEV0_EPF7_0_MSIX_PBA 0x11c32 |
11319 | #define regBIF_CFG_DEV0_EPF7_0_MSIX_PBA_BASE_IDX 5 |
11320 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x11c40 |
11321 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
11322 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_VENDOR_SPECIFIC_HDR 0x11c41 |
11323 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
11324 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_VENDOR_SPECIFIC1 0x11c42 |
11325 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
11326 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_VENDOR_SPECIFIC2 0x11c43 |
11327 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
11328 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x11c54 |
11329 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
11330 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_UNCORR_ERR_STATUS 0x11c55 |
11331 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
11332 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_UNCORR_ERR_MASK 0x11c56 |
11333 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
11334 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_UNCORR_ERR_SEVERITY 0x11c57 |
11335 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
11336 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_CORR_ERR_STATUS 0x11c58 |
11337 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
11338 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_CORR_ERR_MASK 0x11c59 |
11339 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
11340 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ADV_ERR_CAP_CNTL 0x11c5a |
11341 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
11342 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_HDR_LOG0 0x11c5b |
11343 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_HDR_LOG0_BASE_IDX 5 |
11344 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_HDR_LOG1 0x11c5c |
11345 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_HDR_LOG1_BASE_IDX 5 |
11346 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_HDR_LOG2 0x11c5d |
11347 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_HDR_LOG2_BASE_IDX 5 |
11348 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_HDR_LOG3 0x11c5e |
11349 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_HDR_LOG3_BASE_IDX 5 |
11350 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TLP_PREFIX_LOG0 0x11c62 |
11351 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
11352 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TLP_PREFIX_LOG1 0x11c63 |
11353 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
11354 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TLP_PREFIX_LOG2 0x11c64 |
11355 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
11356 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TLP_PREFIX_LOG3 0x11c65 |
11357 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
11358 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR_ENH_CAP_LIST 0x11c80 |
11359 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
11360 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR1_CAP 0x11c81 |
11361 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR1_CAP_BASE_IDX 5 |
11362 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR1_CNTL 0x11c82 |
11363 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
11364 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR2_CAP 0x11c83 |
11365 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR2_CAP_BASE_IDX 5 |
11366 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR2_CNTL 0x11c84 |
11367 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
11368 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR3_CAP 0x11c85 |
11369 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR3_CAP_BASE_IDX 5 |
11370 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR3_CNTL 0x11c86 |
11371 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
11372 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR4_CAP 0x11c87 |
11373 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR4_CAP_BASE_IDX 5 |
11374 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR4_CNTL 0x11c88 |
11375 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
11376 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR5_CAP 0x11c89 |
11377 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR5_CAP_BASE_IDX 5 |
11378 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR5_CNTL 0x11c8a |
11379 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
11380 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR6_CAP 0x11c8b |
11381 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR6_CAP_BASE_IDX 5 |
11382 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR6_CNTL 0x11c8c |
11383 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
11384 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x11c90 |
11385 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
11386 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PWR_BUDGET_DATA_SELECT 0x11c91 |
11387 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
11388 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PWR_BUDGET_DATA 0x11c92 |
11389 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
11390 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PWR_BUDGET_CAP 0x11c93 |
11391 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
11392 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_ENH_CAP_LIST 0x11c94 |
11393 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
11394 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_CAP 0x11c95 |
11395 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_CAP_BASE_IDX 5 |
11396 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_LATENCY_INDICATOR 0x11c96 |
11397 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
11398 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_STATUS 0x11c97 |
11399 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_STATUS_BASE_IDX 5 |
11400 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_CNTL 0x11c97 |
11401 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_CNTL_BASE_IDX 5 |
11402 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x11c98 |
11403 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
11404 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x11c98 |
11405 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
11406 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x11c98 |
11407 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
11408 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x11c98 |
11409 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
11410 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x11c99 |
11411 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
11412 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x11c99 |
11413 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
11414 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x11c99 |
11415 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
11416 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x11c99 |
11417 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
11418 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ACS_ENH_CAP_LIST 0x11ca8 |
11419 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
11420 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ACS_CAP 0x11ca9 |
11421 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ACS_CAP_BASE_IDX 5 |
11422 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ACS_CNTL 0x11ca9 |
11423 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ACS_CNTL_BASE_IDX 5 |
11424 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PASID_ENH_CAP_LIST 0x11cb4 |
11425 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
11426 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PASID_CAP 0x11cb5 |
11427 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PASID_CAP_BASE_IDX 5 |
11428 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PASID_CNTL 0x11cb5 |
11429 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_PASID_CNTL_BASE_IDX 5 |
11430 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ARI_ENH_CAP_LIST 0x11cca |
11431 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
11432 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ARI_CAP 0x11ccb |
11433 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ARI_CAP_BASE_IDX 5 |
11434 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ARI_CNTL 0x11ccb |
11435 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_ARI_CNTL_BASE_IDX 5 |
11436 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x11cdc |
11437 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
11438 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_REQR_CAP 0x11cdd |
11439 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
11440 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_REQR_CNTL 0x11cde |
11441 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
11442 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_0 0x11cdf |
11443 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
11444 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_1 0x11cdf |
11445 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
11446 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_2 0x11ce0 |
11447 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
11448 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_3 0x11ce0 |
11449 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
11450 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_4 0x11ce1 |
11451 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
11452 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_5 0x11ce1 |
11453 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
11454 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_6 0x11ce2 |
11455 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
11456 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_7 0x11ce2 |
11457 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
11458 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_8 0x11ce3 |
11459 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
11460 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_9 0x11ce3 |
11461 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
11462 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_10 0x11ce4 |
11463 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
11464 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_11 0x11ce4 |
11465 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
11466 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_12 0x11ce5 |
11467 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
11468 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_13 0x11ce5 |
11469 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
11470 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_14 0x11ce6 |
11471 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
11472 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_15 0x11ce6 |
11473 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
11474 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_16 0x11ce7 |
11475 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
11476 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_17 0x11ce7 |
11477 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
11478 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_18 0x11ce8 |
11479 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
11480 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_19 0x11ce8 |
11481 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
11482 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_20 0x11ce9 |
11483 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
11484 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_21 0x11ce9 |
11485 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
11486 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_22 0x11cea |
11487 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
11488 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_23 0x11cea |
11489 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
11490 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_24 0x11ceb |
11491 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
11492 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_25 0x11ceb |
11493 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
11494 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_26 0x11cec |
11495 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
11496 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_27 0x11cec |
11497 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
11498 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_28 0x11ced |
11499 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
11500 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_29 0x11ced |
11501 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
11502 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_30 0x11cee |
11503 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
11504 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_31 0x11cee |
11505 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
11506 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_32 0x11cef |
11507 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
11508 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_33 0x11cef |
11509 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
11510 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_34 0x11cf0 |
11511 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
11512 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_35 0x11cf0 |
11513 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
11514 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_36 0x11cf1 |
11515 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
11516 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_37 0x11cf1 |
11517 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
11518 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_38 0x11cf2 |
11519 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
11520 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_39 0x11cf2 |
11521 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
11522 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_40 0x11cf3 |
11523 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
11524 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_41 0x11cf3 |
11525 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
11526 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_42 0x11cf4 |
11527 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
11528 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_43 0x11cf4 |
11529 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
11530 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_44 0x11cf5 |
11531 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
11532 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_45 0x11cf5 |
11533 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
11534 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_46 0x11cf6 |
11535 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
11536 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_47 0x11cf6 |
11537 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
11538 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_48 0x11cf7 |
11539 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
11540 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_49 0x11cf7 |
11541 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
11542 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_50 0x11cf8 |
11543 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
11544 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_51 0x11cf8 |
11545 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
11546 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_52 0x11cf9 |
11547 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
11548 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_53 0x11cf9 |
11549 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
11550 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_54 0x11cfa |
11551 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
11552 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_55 0x11cfa |
11553 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
11554 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_56 0x11cfb |
11555 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
11556 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_57 0x11cfb |
11557 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
11558 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_58 0x11cfc |
11559 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
11560 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_59 0x11cfc |
11561 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
11562 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_60 0x11cfd |
11563 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
11564 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_61 0x11cfd |
11565 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
11566 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_62 0x11cfe |
11567 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
11568 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_63 0x11cfe |
11569 | #define regBIF_CFG_DEV0_EPF7_0_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
11570 | |
11571 | |
11572 | // addressBlock: nbio_nbif0_bif_cfg_dev1_epf0_bifcfgdecp |
11573 | // base address: 0x10148000 |
11574 | #define regBIF_CFG_DEV1_EPF0_0_VENDOR_ID 0x12000 |
11575 | #define regBIF_CFG_DEV1_EPF0_0_VENDOR_ID_BASE_IDX 5 |
11576 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_ID 0x12000 |
11577 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_ID_BASE_IDX 5 |
11578 | #define regBIF_CFG_DEV1_EPF0_0_COMMAND 0x12001 |
11579 | #define regBIF_CFG_DEV1_EPF0_0_COMMAND_BASE_IDX 5 |
11580 | #define regBIF_CFG_DEV1_EPF0_0_STATUS 0x12001 |
11581 | #define regBIF_CFG_DEV1_EPF0_0_STATUS_BASE_IDX 5 |
11582 | #define regBIF_CFG_DEV1_EPF0_0_REVISION_ID 0x12002 |
11583 | #define regBIF_CFG_DEV1_EPF0_0_REVISION_ID_BASE_IDX 5 |
11584 | #define regBIF_CFG_DEV1_EPF0_0_PROG_INTERFACE 0x12002 |
11585 | #define regBIF_CFG_DEV1_EPF0_0_PROG_INTERFACE_BASE_IDX 5 |
11586 | #define regBIF_CFG_DEV1_EPF0_0_SUB_CLASS 0x12002 |
11587 | #define regBIF_CFG_DEV1_EPF0_0_SUB_CLASS_BASE_IDX 5 |
11588 | #define regBIF_CFG_DEV1_EPF0_0_BASE_CLASS 0x12002 |
11589 | #define regBIF_CFG_DEV1_EPF0_0_BASE_CLASS_BASE_IDX 5 |
11590 | #define regBIF_CFG_DEV1_EPF0_0_CACHE_LINE 0x12003 |
11591 | #define regBIF_CFG_DEV1_EPF0_0_CACHE_LINE_BASE_IDX 5 |
11592 | #define regBIF_CFG_DEV1_EPF0_0_LATENCY 0x12003 |
11593 | #define regBIF_CFG_DEV1_EPF0_0_LATENCY_BASE_IDX 5 |
11594 | #define 0x12003 |
11595 | #define 5 |
11596 | #define regBIF_CFG_DEV1_EPF0_0_BIST 0x12003 |
11597 | #define regBIF_CFG_DEV1_EPF0_0_BIST_BASE_IDX 5 |
11598 | #define regBIF_CFG_DEV1_EPF0_0_BASE_ADDR_1 0x12004 |
11599 | #define regBIF_CFG_DEV1_EPF0_0_BASE_ADDR_1_BASE_IDX 5 |
11600 | #define regBIF_CFG_DEV1_EPF0_0_BASE_ADDR_2 0x12005 |
11601 | #define regBIF_CFG_DEV1_EPF0_0_BASE_ADDR_2_BASE_IDX 5 |
11602 | #define regBIF_CFG_DEV1_EPF0_0_BASE_ADDR_3 0x12006 |
11603 | #define regBIF_CFG_DEV1_EPF0_0_BASE_ADDR_3_BASE_IDX 5 |
11604 | #define regBIF_CFG_DEV1_EPF0_0_BASE_ADDR_4 0x12007 |
11605 | #define regBIF_CFG_DEV1_EPF0_0_BASE_ADDR_4_BASE_IDX 5 |
11606 | #define regBIF_CFG_DEV1_EPF0_0_BASE_ADDR_5 0x12008 |
11607 | #define regBIF_CFG_DEV1_EPF0_0_BASE_ADDR_5_BASE_IDX 5 |
11608 | #define regBIF_CFG_DEV1_EPF0_0_BASE_ADDR_6 0x12009 |
11609 | #define regBIF_CFG_DEV1_EPF0_0_BASE_ADDR_6_BASE_IDX 5 |
11610 | #define regBIF_CFG_DEV1_EPF0_0_CARDBUS_CIS_PTR 0x1200a |
11611 | #define regBIF_CFG_DEV1_EPF0_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
11612 | #define regBIF_CFG_DEV1_EPF0_0_ADAPTER_ID 0x1200b |
11613 | #define regBIF_CFG_DEV1_EPF0_0_ADAPTER_ID_BASE_IDX 5 |
11614 | #define regBIF_CFG_DEV1_EPF0_0_ROM_BASE_ADDR 0x1200c |
11615 | #define regBIF_CFG_DEV1_EPF0_0_ROM_BASE_ADDR_BASE_IDX 5 |
11616 | #define regBIF_CFG_DEV1_EPF0_0_CAP_PTR 0x1200d |
11617 | #define regBIF_CFG_DEV1_EPF0_0_CAP_PTR_BASE_IDX 5 |
11618 | #define regBIF_CFG_DEV1_EPF0_0_INTERRUPT_LINE 0x1200f |
11619 | #define regBIF_CFG_DEV1_EPF0_0_INTERRUPT_LINE_BASE_IDX 5 |
11620 | #define regBIF_CFG_DEV1_EPF0_0_INTERRUPT_PIN 0x1200f |
11621 | #define regBIF_CFG_DEV1_EPF0_0_INTERRUPT_PIN_BASE_IDX 5 |
11622 | #define regBIF_CFG_DEV1_EPF0_0_MIN_GRANT 0x1200f |
11623 | #define regBIF_CFG_DEV1_EPF0_0_MIN_GRANT_BASE_IDX 5 |
11624 | #define regBIF_CFG_DEV1_EPF0_0_MAX_LATENCY 0x1200f |
11625 | #define regBIF_CFG_DEV1_EPF0_0_MAX_LATENCY_BASE_IDX 5 |
11626 | #define regBIF_CFG_DEV1_EPF0_0_VENDOR_CAP_LIST 0x12012 |
11627 | #define regBIF_CFG_DEV1_EPF0_0_VENDOR_CAP_LIST_BASE_IDX 5 |
11628 | #define regBIF_CFG_DEV1_EPF0_0_ADAPTER_ID_W 0x12013 |
11629 | #define regBIF_CFG_DEV1_EPF0_0_ADAPTER_ID_W_BASE_IDX 5 |
11630 | #define regBIF_CFG_DEV1_EPF0_0_PMI_CAP_LIST 0x12014 |
11631 | #define regBIF_CFG_DEV1_EPF0_0_PMI_CAP_LIST_BASE_IDX 5 |
11632 | #define regBIF_CFG_DEV1_EPF0_0_PMI_CAP 0x12014 |
11633 | #define regBIF_CFG_DEV1_EPF0_0_PMI_CAP_BASE_IDX 5 |
11634 | #define regBIF_CFG_DEV1_EPF0_0_PMI_STATUS_CNTL 0x12015 |
11635 | #define regBIF_CFG_DEV1_EPF0_0_PMI_STATUS_CNTL_BASE_IDX 5 |
11636 | #define regBIF_CFG_DEV1_EPF0_0_SBRN 0x12018 |
11637 | #define regBIF_CFG_DEV1_EPF0_0_SBRN_BASE_IDX 5 |
11638 | #define regBIF_CFG_DEV1_EPF0_0_FLADJ 0x12018 |
11639 | #define regBIF_CFG_DEV1_EPF0_0_FLADJ_BASE_IDX 5 |
11640 | #define regBIF_CFG_DEV1_EPF0_0_DBESL_DBESLD 0x12018 |
11641 | #define regBIF_CFG_DEV1_EPF0_0_DBESL_DBESLD_BASE_IDX 5 |
11642 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_CAP_LIST 0x12019 |
11643 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_CAP_LIST_BASE_IDX 5 |
11644 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_CAP 0x12019 |
11645 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_CAP_BASE_IDX 5 |
11646 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_CAP 0x1201a |
11647 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_CAP_BASE_IDX 5 |
11648 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_CNTL 0x1201b |
11649 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_CNTL_BASE_IDX 5 |
11650 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_STATUS 0x1201b |
11651 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_STATUS_BASE_IDX 5 |
11652 | #define regBIF_CFG_DEV1_EPF0_0_LINK_CAP 0x1201c |
11653 | #define regBIF_CFG_DEV1_EPF0_0_LINK_CAP_BASE_IDX 5 |
11654 | #define regBIF_CFG_DEV1_EPF0_0_LINK_CNTL 0x1201d |
11655 | #define regBIF_CFG_DEV1_EPF0_0_LINK_CNTL_BASE_IDX 5 |
11656 | #define regBIF_CFG_DEV1_EPF0_0_LINK_STATUS 0x1201d |
11657 | #define regBIF_CFG_DEV1_EPF0_0_LINK_STATUS_BASE_IDX 5 |
11658 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_CAP2 0x12022 |
11659 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_CAP2_BASE_IDX 5 |
11660 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_CNTL2 0x12023 |
11661 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_CNTL2_BASE_IDX 5 |
11662 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_STATUS2 0x12023 |
11663 | #define regBIF_CFG_DEV1_EPF0_0_DEVICE_STATUS2_BASE_IDX 5 |
11664 | #define regBIF_CFG_DEV1_EPF0_0_LINK_CAP2 0x12024 |
11665 | #define regBIF_CFG_DEV1_EPF0_0_LINK_CAP2_BASE_IDX 5 |
11666 | #define regBIF_CFG_DEV1_EPF0_0_LINK_CNTL2 0x12025 |
11667 | #define regBIF_CFG_DEV1_EPF0_0_LINK_CNTL2_BASE_IDX 5 |
11668 | #define regBIF_CFG_DEV1_EPF0_0_LINK_STATUS2 0x12025 |
11669 | #define regBIF_CFG_DEV1_EPF0_0_LINK_STATUS2_BASE_IDX 5 |
11670 | #define regBIF_CFG_DEV1_EPF0_0_MSI_CAP_LIST 0x12028 |
11671 | #define regBIF_CFG_DEV1_EPF0_0_MSI_CAP_LIST_BASE_IDX 5 |
11672 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MSG_CNTL 0x12028 |
11673 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MSG_CNTL_BASE_IDX 5 |
11674 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MSG_ADDR_LO 0x12029 |
11675 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
11676 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MSG_ADDR_HI 0x1202a |
11677 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
11678 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MSG_DATA 0x1202a |
11679 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MSG_DATA_BASE_IDX 5 |
11680 | #define regBIF_CFG_DEV1_EPF0_0_MSI_EXT_MSG_DATA 0x1202a |
11681 | #define regBIF_CFG_DEV1_EPF0_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
11682 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MASK 0x1202b |
11683 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MASK_BASE_IDX 5 |
11684 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MSG_DATA_64 0x1202b |
11685 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MSG_DATA_64_BASE_IDX 5 |
11686 | #define regBIF_CFG_DEV1_EPF0_0_MSI_EXT_MSG_DATA_64 0x1202b |
11687 | #define regBIF_CFG_DEV1_EPF0_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
11688 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MASK_64 0x1202c |
11689 | #define regBIF_CFG_DEV1_EPF0_0_MSI_MASK_64_BASE_IDX 5 |
11690 | #define regBIF_CFG_DEV1_EPF0_0_MSI_PENDING 0x1202c |
11691 | #define regBIF_CFG_DEV1_EPF0_0_MSI_PENDING_BASE_IDX 5 |
11692 | #define regBIF_CFG_DEV1_EPF0_0_MSI_PENDING_64 0x1202d |
11693 | #define regBIF_CFG_DEV1_EPF0_0_MSI_PENDING_64_BASE_IDX 5 |
11694 | #define regBIF_CFG_DEV1_EPF0_0_MSIX_CAP_LIST 0x12030 |
11695 | #define regBIF_CFG_DEV1_EPF0_0_MSIX_CAP_LIST_BASE_IDX 5 |
11696 | #define regBIF_CFG_DEV1_EPF0_0_MSIX_MSG_CNTL 0x12030 |
11697 | #define regBIF_CFG_DEV1_EPF0_0_MSIX_MSG_CNTL_BASE_IDX 5 |
11698 | #define regBIF_CFG_DEV1_EPF0_0_MSIX_TABLE 0x12031 |
11699 | #define regBIF_CFG_DEV1_EPF0_0_MSIX_TABLE_BASE_IDX 5 |
11700 | #define regBIF_CFG_DEV1_EPF0_0_MSIX_PBA 0x12032 |
11701 | #define regBIF_CFG_DEV1_EPF0_0_MSIX_PBA_BASE_IDX 5 |
11702 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x12040 |
11703 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
11704 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR 0x12041 |
11705 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
11706 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VENDOR_SPECIFIC1 0x12042 |
11707 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
11708 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VENDOR_SPECIFIC2 0x12043 |
11709 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
11710 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC_ENH_CAP_LIST 0x12044 |
11711 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
11712 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PORT_VC_CAP_REG1 0x12045 |
11713 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
11714 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PORT_VC_CAP_REG2 0x12046 |
11715 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
11716 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PORT_VC_CNTL 0x12047 |
11717 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
11718 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PORT_VC_STATUS 0x12047 |
11719 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
11720 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC0_RESOURCE_CAP 0x12048 |
11721 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
11722 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC0_RESOURCE_CNTL 0x12049 |
11723 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
11724 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC0_RESOURCE_STATUS 0x1204a |
11725 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
11726 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC1_RESOURCE_CAP 0x1204b |
11727 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
11728 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC1_RESOURCE_CNTL 0x1204c |
11729 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
11730 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC1_RESOURCE_STATUS 0x1204d |
11731 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
11732 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x12054 |
11733 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
11734 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_UNCORR_ERR_STATUS 0x12055 |
11735 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
11736 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_UNCORR_ERR_MASK 0x12056 |
11737 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
11738 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_UNCORR_ERR_SEVERITY 0x12057 |
11739 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
11740 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_CORR_ERR_STATUS 0x12058 |
11741 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
11742 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_CORR_ERR_MASK 0x12059 |
11743 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
11744 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ADV_ERR_CAP_CNTL 0x1205a |
11745 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
11746 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_HDR_LOG0 0x1205b |
11747 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_HDR_LOG0_BASE_IDX 5 |
11748 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_HDR_LOG1 0x1205c |
11749 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_HDR_LOG1_BASE_IDX 5 |
11750 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_HDR_LOG2 0x1205d |
11751 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_HDR_LOG2_BASE_IDX 5 |
11752 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_HDR_LOG3 0x1205e |
11753 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_HDR_LOG3_BASE_IDX 5 |
11754 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TLP_PREFIX_LOG0 0x12062 |
11755 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
11756 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TLP_PREFIX_LOG1 0x12063 |
11757 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
11758 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TLP_PREFIX_LOG2 0x12064 |
11759 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
11760 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TLP_PREFIX_LOG3 0x12065 |
11761 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
11762 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR_ENH_CAP_LIST 0x12080 |
11763 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
11764 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR1_CAP 0x12081 |
11765 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR1_CAP_BASE_IDX 5 |
11766 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR1_CNTL 0x12082 |
11767 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
11768 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR2_CAP 0x12083 |
11769 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR2_CAP_BASE_IDX 5 |
11770 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR2_CNTL 0x12084 |
11771 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
11772 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR3_CAP 0x12085 |
11773 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR3_CAP_BASE_IDX 5 |
11774 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR3_CNTL 0x12086 |
11775 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
11776 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR4_CAP 0x12087 |
11777 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR4_CAP_BASE_IDX 5 |
11778 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR4_CNTL 0x12088 |
11779 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
11780 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR5_CAP 0x12089 |
11781 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR5_CAP_BASE_IDX 5 |
11782 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR5_CNTL 0x1208a |
11783 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
11784 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR6_CAP 0x1208b |
11785 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR6_CAP_BASE_IDX 5 |
11786 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR6_CNTL 0x1208c |
11787 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
11788 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x12090 |
11789 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
11790 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PWR_BUDGET_DATA_SELECT 0x12091 |
11791 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
11792 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PWR_BUDGET_DATA 0x12092 |
11793 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
11794 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PWR_BUDGET_CAP 0x12093 |
11795 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
11796 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_ENH_CAP_LIST 0x12094 |
11797 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
11798 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_CAP 0x12095 |
11799 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_CAP_BASE_IDX 5 |
11800 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_LATENCY_INDICATOR 0x12096 |
11801 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
11802 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_STATUS 0x12097 |
11803 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_STATUS_BASE_IDX 5 |
11804 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_CNTL 0x12097 |
11805 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_CNTL_BASE_IDX 5 |
11806 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x12098 |
11807 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
11808 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x12098 |
11809 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
11810 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x12098 |
11811 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
11812 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x12098 |
11813 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
11814 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x12099 |
11815 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
11816 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x12099 |
11817 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
11818 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x12099 |
11819 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
11820 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x12099 |
11821 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
11822 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_SECONDARY_ENH_CAP_LIST 0x1209c |
11823 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
11824 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LINK_CNTL3 0x1209d |
11825 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LINK_CNTL3_BASE_IDX 5 |
11826 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_ERROR_STATUS 0x1209e |
11827 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
11828 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_0_EQUALIZATION_CNTL 0x1209f |
11829 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
11830 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_1_EQUALIZATION_CNTL 0x1209f |
11831 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
11832 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_2_EQUALIZATION_CNTL 0x120a0 |
11833 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
11834 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_3_EQUALIZATION_CNTL 0x120a0 |
11835 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
11836 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_4_EQUALIZATION_CNTL 0x120a1 |
11837 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
11838 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_5_EQUALIZATION_CNTL 0x120a1 |
11839 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
11840 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_6_EQUALIZATION_CNTL 0x120a2 |
11841 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
11842 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_7_EQUALIZATION_CNTL 0x120a2 |
11843 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
11844 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_8_EQUALIZATION_CNTL 0x120a3 |
11845 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
11846 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_9_EQUALIZATION_CNTL 0x120a3 |
11847 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
11848 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_10_EQUALIZATION_CNTL 0x120a4 |
11849 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
11850 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_11_EQUALIZATION_CNTL 0x120a4 |
11851 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
11852 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_12_EQUALIZATION_CNTL 0x120a5 |
11853 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
11854 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_13_EQUALIZATION_CNTL 0x120a5 |
11855 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
11856 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_14_EQUALIZATION_CNTL 0x120a6 |
11857 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
11858 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_15_EQUALIZATION_CNTL 0x120a6 |
11859 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
11860 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ACS_ENH_CAP_LIST 0x120a8 |
11861 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
11862 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ACS_CAP 0x120a9 |
11863 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ACS_CAP_BASE_IDX 5 |
11864 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ACS_CNTL 0x120a9 |
11865 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ACS_CNTL_BASE_IDX 5 |
11866 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PASID_ENH_CAP_LIST 0x120b4 |
11867 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
11868 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PASID_CAP 0x120b5 |
11869 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PASID_CAP_BASE_IDX 5 |
11870 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PASID_CNTL 0x120b5 |
11871 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PASID_CNTL_BASE_IDX 5 |
11872 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LTR_ENH_CAP_LIST 0x120c8 |
11873 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LTR_ENH_CAP_LIST_BASE_IDX 5 |
11874 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LTR_CAP 0x120c9 |
11875 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_LTR_CAP_BASE_IDX 5 |
11876 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ARI_ENH_CAP_LIST 0x120ca |
11877 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
11878 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ARI_CAP 0x120cb |
11879 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ARI_CAP_BASE_IDX 5 |
11880 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ARI_CNTL 0x120cb |
11881 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_ARI_CNTL_BASE_IDX 5 |
11882 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x120dc |
11883 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
11884 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_REQR_CAP 0x120dd |
11885 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
11886 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_REQR_CNTL 0x120de |
11887 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
11888 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_0 0x120df |
11889 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
11890 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_1 0x120df |
11891 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
11892 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_2 0x120e0 |
11893 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
11894 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_3 0x120e0 |
11895 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
11896 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_4 0x120e1 |
11897 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
11898 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_5 0x120e1 |
11899 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
11900 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_6 0x120e2 |
11901 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
11902 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_7 0x120e2 |
11903 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
11904 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_8 0x120e3 |
11905 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
11906 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_9 0x120e3 |
11907 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
11908 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_10 0x120e4 |
11909 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
11910 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_11 0x120e4 |
11911 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
11912 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_12 0x120e5 |
11913 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
11914 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_13 0x120e5 |
11915 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
11916 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_14 0x120e6 |
11917 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
11918 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_15 0x120e6 |
11919 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
11920 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_16 0x120e7 |
11921 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
11922 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_17 0x120e7 |
11923 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
11924 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_18 0x120e8 |
11925 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
11926 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_19 0x120e8 |
11927 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
11928 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_20 0x120e9 |
11929 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
11930 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_21 0x120e9 |
11931 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
11932 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_22 0x120ea |
11933 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
11934 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_23 0x120ea |
11935 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
11936 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_24 0x120eb |
11937 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
11938 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_25 0x120eb |
11939 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
11940 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_26 0x120ec |
11941 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
11942 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_27 0x120ec |
11943 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
11944 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_28 0x120ed |
11945 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
11946 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_29 0x120ed |
11947 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
11948 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_30 0x120ee |
11949 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
11950 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_31 0x120ee |
11951 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
11952 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_32 0x120ef |
11953 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
11954 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_33 0x120ef |
11955 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
11956 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_34 0x120f0 |
11957 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
11958 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_35 0x120f0 |
11959 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
11960 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_36 0x120f1 |
11961 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
11962 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_37 0x120f1 |
11963 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
11964 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_38 0x120f2 |
11965 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
11966 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_39 0x120f2 |
11967 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
11968 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_40 0x120f3 |
11969 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
11970 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_41 0x120f3 |
11971 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
11972 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_42 0x120f4 |
11973 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
11974 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_43 0x120f4 |
11975 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
11976 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_44 0x120f5 |
11977 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
11978 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_45 0x120f5 |
11979 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
11980 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_46 0x120f6 |
11981 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
11982 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_47 0x120f6 |
11983 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
11984 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_48 0x120f7 |
11985 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
11986 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_49 0x120f7 |
11987 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
11988 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_50 0x120f8 |
11989 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
11990 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_51 0x120f8 |
11991 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
11992 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_52 0x120f9 |
11993 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
11994 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_53 0x120f9 |
11995 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
11996 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_54 0x120fa |
11997 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
11998 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_55 0x120fa |
11999 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
12000 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_56 0x120fb |
12001 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
12002 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_57 0x120fb |
12003 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
12004 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_58 0x120fc |
12005 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
12006 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_59 0x120fc |
12007 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
12008 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_60 0x120fd |
12009 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
12010 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_61 0x120fd |
12011 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
12012 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_62 0x120fe |
12013 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
12014 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_63 0x120fe |
12015 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
12016 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DLF_ENH_CAP_LIST 0x12100 |
12017 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
12018 | #define regBIF_CFG_DEV1_EPF0_0_DATA_LINK_FEATURE_CAP 0x12101 |
12019 | #define regBIF_CFG_DEV1_EPF0_0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
12020 | #define regBIF_CFG_DEV1_EPF0_0_DATA_LINK_FEATURE_STATUS 0x12102 |
12021 | #define regBIF_CFG_DEV1_EPF0_0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
12022 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PHY_16GT_ENH_CAP_LIST 0x12104 |
12023 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
12024 | #define regBIF_CFG_DEV1_EPF0_0_LINK_CAP_16GT 0x12105 |
12025 | #define regBIF_CFG_DEV1_EPF0_0_LINK_CAP_16GT_BASE_IDX 5 |
12026 | #define regBIF_CFG_DEV1_EPF0_0_LINK_CNTL_16GT 0x12106 |
12027 | #define regBIF_CFG_DEV1_EPF0_0_LINK_CNTL_16GT_BASE_IDX 5 |
12028 | #define regBIF_CFG_DEV1_EPF0_0_LINK_STATUS_16GT 0x12107 |
12029 | #define regBIF_CFG_DEV1_EPF0_0_LINK_STATUS_16GT_BASE_IDX 5 |
12030 | #define regBIF_CFG_DEV1_EPF0_0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x12108 |
12031 | #define regBIF_CFG_DEV1_EPF0_0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
12032 | #define regBIF_CFG_DEV1_EPF0_0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x12109 |
12033 | #define regBIF_CFG_DEV1_EPF0_0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
12034 | #define regBIF_CFG_DEV1_EPF0_0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x1210a |
12035 | #define regBIF_CFG_DEV1_EPF0_0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
12036 | #define regBIF_CFG_DEV1_EPF0_0_LANE_0_EQUALIZATION_CNTL_16GT 0x1210c |
12037 | #define regBIF_CFG_DEV1_EPF0_0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12038 | #define regBIF_CFG_DEV1_EPF0_0_LANE_1_EQUALIZATION_CNTL_16GT 0x1210c |
12039 | #define regBIF_CFG_DEV1_EPF0_0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12040 | #define regBIF_CFG_DEV1_EPF0_0_LANE_2_EQUALIZATION_CNTL_16GT 0x1210c |
12041 | #define regBIF_CFG_DEV1_EPF0_0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12042 | #define regBIF_CFG_DEV1_EPF0_0_LANE_3_EQUALIZATION_CNTL_16GT 0x1210c |
12043 | #define regBIF_CFG_DEV1_EPF0_0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12044 | #define regBIF_CFG_DEV1_EPF0_0_LANE_4_EQUALIZATION_CNTL_16GT 0x1210d |
12045 | #define regBIF_CFG_DEV1_EPF0_0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12046 | #define regBIF_CFG_DEV1_EPF0_0_LANE_5_EQUALIZATION_CNTL_16GT 0x1210d |
12047 | #define regBIF_CFG_DEV1_EPF0_0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12048 | #define regBIF_CFG_DEV1_EPF0_0_LANE_6_EQUALIZATION_CNTL_16GT 0x1210d |
12049 | #define regBIF_CFG_DEV1_EPF0_0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12050 | #define regBIF_CFG_DEV1_EPF0_0_LANE_7_EQUALIZATION_CNTL_16GT 0x1210d |
12051 | #define regBIF_CFG_DEV1_EPF0_0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12052 | #define regBIF_CFG_DEV1_EPF0_0_LANE_8_EQUALIZATION_CNTL_16GT 0x1210e |
12053 | #define regBIF_CFG_DEV1_EPF0_0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12054 | #define regBIF_CFG_DEV1_EPF0_0_LANE_9_EQUALIZATION_CNTL_16GT 0x1210e |
12055 | #define regBIF_CFG_DEV1_EPF0_0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12056 | #define regBIF_CFG_DEV1_EPF0_0_LANE_10_EQUALIZATION_CNTL_16GT 0x1210e |
12057 | #define regBIF_CFG_DEV1_EPF0_0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12058 | #define regBIF_CFG_DEV1_EPF0_0_LANE_11_EQUALIZATION_CNTL_16GT 0x1210e |
12059 | #define regBIF_CFG_DEV1_EPF0_0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12060 | #define regBIF_CFG_DEV1_EPF0_0_LANE_12_EQUALIZATION_CNTL_16GT 0x1210f |
12061 | #define regBIF_CFG_DEV1_EPF0_0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12062 | #define regBIF_CFG_DEV1_EPF0_0_LANE_13_EQUALIZATION_CNTL_16GT 0x1210f |
12063 | #define regBIF_CFG_DEV1_EPF0_0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12064 | #define regBIF_CFG_DEV1_EPF0_0_LANE_14_EQUALIZATION_CNTL_16GT 0x1210f |
12065 | #define regBIF_CFG_DEV1_EPF0_0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12066 | #define regBIF_CFG_DEV1_EPF0_0_LANE_15_EQUALIZATION_CNTL_16GT 0x1210f |
12067 | #define regBIF_CFG_DEV1_EPF0_0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12068 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_MARGINING_ENH_CAP_LIST 0x12110 |
12069 | #define regBIF_CFG_DEV1_EPF0_0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
12070 | #define regBIF_CFG_DEV1_EPF0_0_MARGINING_PORT_CAP 0x12111 |
12071 | #define regBIF_CFG_DEV1_EPF0_0_MARGINING_PORT_CAP_BASE_IDX 5 |
12072 | #define regBIF_CFG_DEV1_EPF0_0_MARGINING_PORT_STATUS 0x12111 |
12073 | #define regBIF_CFG_DEV1_EPF0_0_MARGINING_PORT_STATUS_BASE_IDX 5 |
12074 | #define regBIF_CFG_DEV1_EPF0_0_LANE_0_MARGINING_LANE_CNTL 0x12112 |
12075 | #define regBIF_CFG_DEV1_EPF0_0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
12076 | #define regBIF_CFG_DEV1_EPF0_0_LANE_0_MARGINING_LANE_STATUS 0x12112 |
12077 | #define regBIF_CFG_DEV1_EPF0_0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
12078 | #define regBIF_CFG_DEV1_EPF0_0_LANE_1_MARGINING_LANE_CNTL 0x12113 |
12079 | #define regBIF_CFG_DEV1_EPF0_0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
12080 | #define regBIF_CFG_DEV1_EPF0_0_LANE_1_MARGINING_LANE_STATUS 0x12113 |
12081 | #define regBIF_CFG_DEV1_EPF0_0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
12082 | #define regBIF_CFG_DEV1_EPF0_0_LANE_2_MARGINING_LANE_CNTL 0x12114 |
12083 | #define regBIF_CFG_DEV1_EPF0_0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
12084 | #define regBIF_CFG_DEV1_EPF0_0_LANE_2_MARGINING_LANE_STATUS 0x12114 |
12085 | #define regBIF_CFG_DEV1_EPF0_0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
12086 | #define regBIF_CFG_DEV1_EPF0_0_LANE_3_MARGINING_LANE_CNTL 0x12115 |
12087 | #define regBIF_CFG_DEV1_EPF0_0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
12088 | #define regBIF_CFG_DEV1_EPF0_0_LANE_3_MARGINING_LANE_STATUS 0x12115 |
12089 | #define regBIF_CFG_DEV1_EPF0_0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
12090 | #define regBIF_CFG_DEV1_EPF0_0_LANE_4_MARGINING_LANE_CNTL 0x12116 |
12091 | #define regBIF_CFG_DEV1_EPF0_0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
12092 | #define regBIF_CFG_DEV1_EPF0_0_LANE_4_MARGINING_LANE_STATUS 0x12116 |
12093 | #define regBIF_CFG_DEV1_EPF0_0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
12094 | #define regBIF_CFG_DEV1_EPF0_0_LANE_5_MARGINING_LANE_CNTL 0x12117 |
12095 | #define regBIF_CFG_DEV1_EPF0_0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
12096 | #define regBIF_CFG_DEV1_EPF0_0_LANE_5_MARGINING_LANE_STATUS 0x12117 |
12097 | #define regBIF_CFG_DEV1_EPF0_0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
12098 | #define regBIF_CFG_DEV1_EPF0_0_LANE_6_MARGINING_LANE_CNTL 0x12118 |
12099 | #define regBIF_CFG_DEV1_EPF0_0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
12100 | #define regBIF_CFG_DEV1_EPF0_0_LANE_6_MARGINING_LANE_STATUS 0x12118 |
12101 | #define regBIF_CFG_DEV1_EPF0_0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
12102 | #define regBIF_CFG_DEV1_EPF0_0_LANE_7_MARGINING_LANE_CNTL 0x12119 |
12103 | #define regBIF_CFG_DEV1_EPF0_0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
12104 | #define regBIF_CFG_DEV1_EPF0_0_LANE_7_MARGINING_LANE_STATUS 0x12119 |
12105 | #define regBIF_CFG_DEV1_EPF0_0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
12106 | #define regBIF_CFG_DEV1_EPF0_0_LANE_8_MARGINING_LANE_CNTL 0x1211a |
12107 | #define regBIF_CFG_DEV1_EPF0_0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
12108 | #define regBIF_CFG_DEV1_EPF0_0_LANE_8_MARGINING_LANE_STATUS 0x1211a |
12109 | #define regBIF_CFG_DEV1_EPF0_0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
12110 | #define regBIF_CFG_DEV1_EPF0_0_LANE_9_MARGINING_LANE_CNTL 0x1211b |
12111 | #define regBIF_CFG_DEV1_EPF0_0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
12112 | #define regBIF_CFG_DEV1_EPF0_0_LANE_9_MARGINING_LANE_STATUS 0x1211b |
12113 | #define regBIF_CFG_DEV1_EPF0_0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
12114 | #define regBIF_CFG_DEV1_EPF0_0_LANE_10_MARGINING_LANE_CNTL 0x1211c |
12115 | #define regBIF_CFG_DEV1_EPF0_0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
12116 | #define regBIF_CFG_DEV1_EPF0_0_LANE_10_MARGINING_LANE_STATUS 0x1211c |
12117 | #define regBIF_CFG_DEV1_EPF0_0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
12118 | #define regBIF_CFG_DEV1_EPF0_0_LANE_11_MARGINING_LANE_CNTL 0x1211d |
12119 | #define regBIF_CFG_DEV1_EPF0_0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
12120 | #define regBIF_CFG_DEV1_EPF0_0_LANE_11_MARGINING_LANE_STATUS 0x1211d |
12121 | #define regBIF_CFG_DEV1_EPF0_0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
12122 | #define regBIF_CFG_DEV1_EPF0_0_LANE_12_MARGINING_LANE_CNTL 0x1211e |
12123 | #define regBIF_CFG_DEV1_EPF0_0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
12124 | #define regBIF_CFG_DEV1_EPF0_0_LANE_12_MARGINING_LANE_STATUS 0x1211e |
12125 | #define regBIF_CFG_DEV1_EPF0_0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
12126 | #define regBIF_CFG_DEV1_EPF0_0_LANE_13_MARGINING_LANE_CNTL 0x1211f |
12127 | #define regBIF_CFG_DEV1_EPF0_0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
12128 | #define regBIF_CFG_DEV1_EPF0_0_LANE_13_MARGINING_LANE_STATUS 0x1211f |
12129 | #define regBIF_CFG_DEV1_EPF0_0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
12130 | #define regBIF_CFG_DEV1_EPF0_0_LANE_14_MARGINING_LANE_CNTL 0x12120 |
12131 | #define regBIF_CFG_DEV1_EPF0_0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
12132 | #define regBIF_CFG_DEV1_EPF0_0_LANE_14_MARGINING_LANE_STATUS 0x12120 |
12133 | #define regBIF_CFG_DEV1_EPF0_0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
12134 | #define regBIF_CFG_DEV1_EPF0_0_LANE_15_MARGINING_LANE_CNTL 0x12121 |
12135 | #define regBIF_CFG_DEV1_EPF0_0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
12136 | #define regBIF_CFG_DEV1_EPF0_0_LANE_15_MARGINING_LANE_STATUS 0x12121 |
12137 | #define regBIF_CFG_DEV1_EPF0_0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
12138 | |
12139 | |
12140 | // addressBlock: nbio_nbif0_bif_cfg_dev1_epf1_bifcfgdecp |
12141 | // base address: 0x10149000 |
12142 | #define regBIF_CFG_DEV1_EPF1_0_VENDOR_ID 0x12400 |
12143 | #define regBIF_CFG_DEV1_EPF1_0_VENDOR_ID_BASE_IDX 5 |
12144 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_ID 0x12400 |
12145 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_ID_BASE_IDX 5 |
12146 | #define regBIF_CFG_DEV1_EPF1_0_COMMAND 0x12401 |
12147 | #define regBIF_CFG_DEV1_EPF1_0_COMMAND_BASE_IDX 5 |
12148 | #define regBIF_CFG_DEV1_EPF1_0_STATUS 0x12401 |
12149 | #define regBIF_CFG_DEV1_EPF1_0_STATUS_BASE_IDX 5 |
12150 | #define regBIF_CFG_DEV1_EPF1_0_REVISION_ID 0x12402 |
12151 | #define regBIF_CFG_DEV1_EPF1_0_REVISION_ID_BASE_IDX 5 |
12152 | #define regBIF_CFG_DEV1_EPF1_0_PROG_INTERFACE 0x12402 |
12153 | #define regBIF_CFG_DEV1_EPF1_0_PROG_INTERFACE_BASE_IDX 5 |
12154 | #define regBIF_CFG_DEV1_EPF1_0_SUB_CLASS 0x12402 |
12155 | #define regBIF_CFG_DEV1_EPF1_0_SUB_CLASS_BASE_IDX 5 |
12156 | #define regBIF_CFG_DEV1_EPF1_0_BASE_CLASS 0x12402 |
12157 | #define regBIF_CFG_DEV1_EPF1_0_BASE_CLASS_BASE_IDX 5 |
12158 | #define regBIF_CFG_DEV1_EPF1_0_CACHE_LINE 0x12403 |
12159 | #define regBIF_CFG_DEV1_EPF1_0_CACHE_LINE_BASE_IDX 5 |
12160 | #define regBIF_CFG_DEV1_EPF1_0_LATENCY 0x12403 |
12161 | #define regBIF_CFG_DEV1_EPF1_0_LATENCY_BASE_IDX 5 |
12162 | #define 0x12403 |
12163 | #define 5 |
12164 | #define regBIF_CFG_DEV1_EPF1_0_BIST 0x12403 |
12165 | #define regBIF_CFG_DEV1_EPF1_0_BIST_BASE_IDX 5 |
12166 | #define regBIF_CFG_DEV1_EPF1_0_BASE_ADDR_1 0x12404 |
12167 | #define regBIF_CFG_DEV1_EPF1_0_BASE_ADDR_1_BASE_IDX 5 |
12168 | #define regBIF_CFG_DEV1_EPF1_0_BASE_ADDR_2 0x12405 |
12169 | #define regBIF_CFG_DEV1_EPF1_0_BASE_ADDR_2_BASE_IDX 5 |
12170 | #define regBIF_CFG_DEV1_EPF1_0_BASE_ADDR_3 0x12406 |
12171 | #define regBIF_CFG_DEV1_EPF1_0_BASE_ADDR_3_BASE_IDX 5 |
12172 | #define regBIF_CFG_DEV1_EPF1_0_BASE_ADDR_4 0x12407 |
12173 | #define regBIF_CFG_DEV1_EPF1_0_BASE_ADDR_4_BASE_IDX 5 |
12174 | #define regBIF_CFG_DEV1_EPF1_0_BASE_ADDR_5 0x12408 |
12175 | #define regBIF_CFG_DEV1_EPF1_0_BASE_ADDR_5_BASE_IDX 5 |
12176 | #define regBIF_CFG_DEV1_EPF1_0_BASE_ADDR_6 0x12409 |
12177 | #define regBIF_CFG_DEV1_EPF1_0_BASE_ADDR_6_BASE_IDX 5 |
12178 | #define regBIF_CFG_DEV1_EPF1_0_CARDBUS_CIS_PTR 0x1240a |
12179 | #define regBIF_CFG_DEV1_EPF1_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
12180 | #define regBIF_CFG_DEV1_EPF1_0_ADAPTER_ID 0x1240b |
12181 | #define regBIF_CFG_DEV1_EPF1_0_ADAPTER_ID_BASE_IDX 5 |
12182 | #define regBIF_CFG_DEV1_EPF1_0_ROM_BASE_ADDR 0x1240c |
12183 | #define regBIF_CFG_DEV1_EPF1_0_ROM_BASE_ADDR_BASE_IDX 5 |
12184 | #define regBIF_CFG_DEV1_EPF1_0_CAP_PTR 0x1240d |
12185 | #define regBIF_CFG_DEV1_EPF1_0_CAP_PTR_BASE_IDX 5 |
12186 | #define regBIF_CFG_DEV1_EPF1_0_INTERRUPT_LINE 0x1240f |
12187 | #define regBIF_CFG_DEV1_EPF1_0_INTERRUPT_LINE_BASE_IDX 5 |
12188 | #define regBIF_CFG_DEV1_EPF1_0_INTERRUPT_PIN 0x1240f |
12189 | #define regBIF_CFG_DEV1_EPF1_0_INTERRUPT_PIN_BASE_IDX 5 |
12190 | #define regBIF_CFG_DEV1_EPF1_0_MIN_GRANT 0x1240f |
12191 | #define regBIF_CFG_DEV1_EPF1_0_MIN_GRANT_BASE_IDX 5 |
12192 | #define regBIF_CFG_DEV1_EPF1_0_MAX_LATENCY 0x1240f |
12193 | #define regBIF_CFG_DEV1_EPF1_0_MAX_LATENCY_BASE_IDX 5 |
12194 | #define regBIF_CFG_DEV1_EPF1_0_VENDOR_CAP_LIST 0x12412 |
12195 | #define regBIF_CFG_DEV1_EPF1_0_VENDOR_CAP_LIST_BASE_IDX 5 |
12196 | #define regBIF_CFG_DEV1_EPF1_0_ADAPTER_ID_W 0x12413 |
12197 | #define regBIF_CFG_DEV1_EPF1_0_ADAPTER_ID_W_BASE_IDX 5 |
12198 | #define regBIF_CFG_DEV1_EPF1_0_PMI_CAP_LIST 0x12414 |
12199 | #define regBIF_CFG_DEV1_EPF1_0_PMI_CAP_LIST_BASE_IDX 5 |
12200 | #define regBIF_CFG_DEV1_EPF1_0_PMI_CAP 0x12414 |
12201 | #define regBIF_CFG_DEV1_EPF1_0_PMI_CAP_BASE_IDX 5 |
12202 | #define regBIF_CFG_DEV1_EPF1_0_PMI_STATUS_CNTL 0x12415 |
12203 | #define regBIF_CFG_DEV1_EPF1_0_PMI_STATUS_CNTL_BASE_IDX 5 |
12204 | #define regBIF_CFG_DEV1_EPF1_0_SBRN 0x12418 |
12205 | #define regBIF_CFG_DEV1_EPF1_0_SBRN_BASE_IDX 5 |
12206 | #define regBIF_CFG_DEV1_EPF1_0_FLADJ 0x12418 |
12207 | #define regBIF_CFG_DEV1_EPF1_0_FLADJ_BASE_IDX 5 |
12208 | #define regBIF_CFG_DEV1_EPF1_0_DBESL_DBESLD 0x12418 |
12209 | #define regBIF_CFG_DEV1_EPF1_0_DBESL_DBESLD_BASE_IDX 5 |
12210 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_CAP_LIST 0x12419 |
12211 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_CAP_LIST_BASE_IDX 5 |
12212 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_CAP 0x12419 |
12213 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_CAP_BASE_IDX 5 |
12214 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_CAP 0x1241a |
12215 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_CAP_BASE_IDX 5 |
12216 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_CNTL 0x1241b |
12217 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_CNTL_BASE_IDX 5 |
12218 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_STATUS 0x1241b |
12219 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_STATUS_BASE_IDX 5 |
12220 | #define regBIF_CFG_DEV1_EPF1_0_LINK_CAP 0x1241c |
12221 | #define regBIF_CFG_DEV1_EPF1_0_LINK_CAP_BASE_IDX 5 |
12222 | #define regBIF_CFG_DEV1_EPF1_0_LINK_CNTL 0x1241d |
12223 | #define regBIF_CFG_DEV1_EPF1_0_LINK_CNTL_BASE_IDX 5 |
12224 | #define regBIF_CFG_DEV1_EPF1_0_LINK_STATUS 0x1241d |
12225 | #define regBIF_CFG_DEV1_EPF1_0_LINK_STATUS_BASE_IDX 5 |
12226 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_CAP2 0x12422 |
12227 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_CAP2_BASE_IDX 5 |
12228 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_CNTL2 0x12423 |
12229 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_CNTL2_BASE_IDX 5 |
12230 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_STATUS2 0x12423 |
12231 | #define regBIF_CFG_DEV1_EPF1_0_DEVICE_STATUS2_BASE_IDX 5 |
12232 | #define regBIF_CFG_DEV1_EPF1_0_LINK_CAP2 0x12424 |
12233 | #define regBIF_CFG_DEV1_EPF1_0_LINK_CAP2_BASE_IDX 5 |
12234 | #define regBIF_CFG_DEV1_EPF1_0_LINK_CNTL2 0x12425 |
12235 | #define regBIF_CFG_DEV1_EPF1_0_LINK_CNTL2_BASE_IDX 5 |
12236 | #define regBIF_CFG_DEV1_EPF1_0_LINK_STATUS2 0x12425 |
12237 | #define regBIF_CFG_DEV1_EPF1_0_LINK_STATUS2_BASE_IDX 5 |
12238 | #define regBIF_CFG_DEV1_EPF1_0_MSI_CAP_LIST 0x12428 |
12239 | #define regBIF_CFG_DEV1_EPF1_0_MSI_CAP_LIST_BASE_IDX 5 |
12240 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MSG_CNTL 0x12428 |
12241 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MSG_CNTL_BASE_IDX 5 |
12242 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MSG_ADDR_LO 0x12429 |
12243 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
12244 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MSG_ADDR_HI 0x1242a |
12245 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
12246 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MSG_DATA 0x1242a |
12247 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MSG_DATA_BASE_IDX 5 |
12248 | #define regBIF_CFG_DEV1_EPF1_0_MSI_EXT_MSG_DATA 0x1242a |
12249 | #define regBIF_CFG_DEV1_EPF1_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
12250 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MASK 0x1242b |
12251 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MASK_BASE_IDX 5 |
12252 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MSG_DATA_64 0x1242b |
12253 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MSG_DATA_64_BASE_IDX 5 |
12254 | #define regBIF_CFG_DEV1_EPF1_0_MSI_EXT_MSG_DATA_64 0x1242b |
12255 | #define regBIF_CFG_DEV1_EPF1_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
12256 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MASK_64 0x1242c |
12257 | #define regBIF_CFG_DEV1_EPF1_0_MSI_MASK_64_BASE_IDX 5 |
12258 | #define regBIF_CFG_DEV1_EPF1_0_MSI_PENDING 0x1242c |
12259 | #define regBIF_CFG_DEV1_EPF1_0_MSI_PENDING_BASE_IDX 5 |
12260 | #define regBIF_CFG_DEV1_EPF1_0_MSI_PENDING_64 0x1242d |
12261 | #define regBIF_CFG_DEV1_EPF1_0_MSI_PENDING_64_BASE_IDX 5 |
12262 | #define regBIF_CFG_DEV1_EPF1_0_MSIX_CAP_LIST 0x12430 |
12263 | #define regBIF_CFG_DEV1_EPF1_0_MSIX_CAP_LIST_BASE_IDX 5 |
12264 | #define regBIF_CFG_DEV1_EPF1_0_MSIX_MSG_CNTL 0x12430 |
12265 | #define regBIF_CFG_DEV1_EPF1_0_MSIX_MSG_CNTL_BASE_IDX 5 |
12266 | #define regBIF_CFG_DEV1_EPF1_0_MSIX_TABLE 0x12431 |
12267 | #define regBIF_CFG_DEV1_EPF1_0_MSIX_TABLE_BASE_IDX 5 |
12268 | #define regBIF_CFG_DEV1_EPF1_0_MSIX_PBA 0x12432 |
12269 | #define regBIF_CFG_DEV1_EPF1_0_MSIX_PBA_BASE_IDX 5 |
12270 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x12440 |
12271 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
12272 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR 0x12441 |
12273 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
12274 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_VENDOR_SPECIFIC1 0x12442 |
12275 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
12276 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_VENDOR_SPECIFIC2 0x12443 |
12277 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
12278 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x12454 |
12279 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
12280 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_UNCORR_ERR_STATUS 0x12455 |
12281 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
12282 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_UNCORR_ERR_MASK 0x12456 |
12283 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
12284 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_UNCORR_ERR_SEVERITY 0x12457 |
12285 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
12286 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_CORR_ERR_STATUS 0x12458 |
12287 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
12288 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_CORR_ERR_MASK 0x12459 |
12289 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
12290 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ADV_ERR_CAP_CNTL 0x1245a |
12291 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
12292 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_HDR_LOG0 0x1245b |
12293 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_HDR_LOG0_BASE_IDX 5 |
12294 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_HDR_LOG1 0x1245c |
12295 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_HDR_LOG1_BASE_IDX 5 |
12296 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_HDR_LOG2 0x1245d |
12297 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_HDR_LOG2_BASE_IDX 5 |
12298 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_HDR_LOG3 0x1245e |
12299 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_HDR_LOG3_BASE_IDX 5 |
12300 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TLP_PREFIX_LOG0 0x12462 |
12301 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
12302 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TLP_PREFIX_LOG1 0x12463 |
12303 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
12304 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TLP_PREFIX_LOG2 0x12464 |
12305 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
12306 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TLP_PREFIX_LOG3 0x12465 |
12307 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
12308 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR_ENH_CAP_LIST 0x12480 |
12309 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
12310 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR1_CAP 0x12481 |
12311 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR1_CAP_BASE_IDX 5 |
12312 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR1_CNTL 0x12482 |
12313 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
12314 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR2_CAP 0x12483 |
12315 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR2_CAP_BASE_IDX 5 |
12316 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR2_CNTL 0x12484 |
12317 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
12318 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR3_CAP 0x12485 |
12319 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR3_CAP_BASE_IDX 5 |
12320 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR3_CNTL 0x12486 |
12321 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
12322 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR4_CAP 0x12487 |
12323 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR4_CAP_BASE_IDX 5 |
12324 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR4_CNTL 0x12488 |
12325 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
12326 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR5_CAP 0x12489 |
12327 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR5_CAP_BASE_IDX 5 |
12328 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR5_CNTL 0x1248a |
12329 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
12330 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR6_CAP 0x1248b |
12331 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR6_CAP_BASE_IDX 5 |
12332 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR6_CNTL 0x1248c |
12333 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
12334 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x12490 |
12335 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
12336 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PWR_BUDGET_DATA_SELECT 0x12491 |
12337 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
12338 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PWR_BUDGET_DATA 0x12492 |
12339 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
12340 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PWR_BUDGET_CAP 0x12493 |
12341 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
12342 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_ENH_CAP_LIST 0x12494 |
12343 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
12344 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_CAP 0x12495 |
12345 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_CAP_BASE_IDX 5 |
12346 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_LATENCY_INDICATOR 0x12496 |
12347 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
12348 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_STATUS 0x12497 |
12349 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_STATUS_BASE_IDX 5 |
12350 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_CNTL 0x12497 |
12351 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_CNTL_BASE_IDX 5 |
12352 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x12498 |
12353 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
12354 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x12498 |
12355 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
12356 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x12498 |
12357 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
12358 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x12498 |
12359 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
12360 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x12499 |
12361 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
12362 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x12499 |
12363 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
12364 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x12499 |
12365 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
12366 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x12499 |
12367 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
12368 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ACS_ENH_CAP_LIST 0x124a8 |
12369 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
12370 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ACS_CAP 0x124a9 |
12371 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ACS_CAP_BASE_IDX 5 |
12372 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ACS_CNTL 0x124a9 |
12373 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ACS_CNTL_BASE_IDX 5 |
12374 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PASID_ENH_CAP_LIST 0x124b4 |
12375 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
12376 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PASID_CAP 0x124b5 |
12377 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PASID_CAP_BASE_IDX 5 |
12378 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PASID_CNTL 0x124b5 |
12379 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_PASID_CNTL_BASE_IDX 5 |
12380 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ARI_ENH_CAP_LIST 0x124ca |
12381 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
12382 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ARI_CAP 0x124cb |
12383 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ARI_CAP_BASE_IDX 5 |
12384 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ARI_CNTL 0x124cb |
12385 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_ARI_CNTL_BASE_IDX 5 |
12386 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x124dc |
12387 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
12388 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_REQR_CAP 0x124dd |
12389 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
12390 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_REQR_CNTL 0x124de |
12391 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
12392 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_0 0x124df |
12393 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
12394 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_1 0x124df |
12395 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
12396 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_2 0x124e0 |
12397 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
12398 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_3 0x124e0 |
12399 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
12400 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_4 0x124e1 |
12401 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
12402 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_5 0x124e1 |
12403 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
12404 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_6 0x124e2 |
12405 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
12406 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_7 0x124e2 |
12407 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
12408 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_8 0x124e3 |
12409 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
12410 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_9 0x124e3 |
12411 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
12412 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_10 0x124e4 |
12413 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
12414 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_11 0x124e4 |
12415 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
12416 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_12 0x124e5 |
12417 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
12418 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_13 0x124e5 |
12419 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
12420 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_14 0x124e6 |
12421 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
12422 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_15 0x124e6 |
12423 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
12424 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_16 0x124e7 |
12425 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
12426 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_17 0x124e7 |
12427 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
12428 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_18 0x124e8 |
12429 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
12430 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_19 0x124e8 |
12431 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
12432 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_20 0x124e9 |
12433 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
12434 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_21 0x124e9 |
12435 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
12436 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_22 0x124ea |
12437 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
12438 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_23 0x124ea |
12439 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
12440 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_24 0x124eb |
12441 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
12442 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_25 0x124eb |
12443 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
12444 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_26 0x124ec |
12445 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
12446 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_27 0x124ec |
12447 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
12448 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_28 0x124ed |
12449 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
12450 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_29 0x124ed |
12451 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
12452 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_30 0x124ee |
12453 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
12454 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_31 0x124ee |
12455 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
12456 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_32 0x124ef |
12457 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
12458 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_33 0x124ef |
12459 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
12460 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_34 0x124f0 |
12461 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
12462 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_35 0x124f0 |
12463 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
12464 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_36 0x124f1 |
12465 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
12466 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_37 0x124f1 |
12467 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
12468 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_38 0x124f2 |
12469 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
12470 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_39 0x124f2 |
12471 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
12472 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_40 0x124f3 |
12473 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
12474 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_41 0x124f3 |
12475 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
12476 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_42 0x124f4 |
12477 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
12478 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_43 0x124f4 |
12479 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
12480 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_44 0x124f5 |
12481 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
12482 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_45 0x124f5 |
12483 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
12484 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_46 0x124f6 |
12485 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
12486 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_47 0x124f6 |
12487 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
12488 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_48 0x124f7 |
12489 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
12490 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_49 0x124f7 |
12491 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
12492 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_50 0x124f8 |
12493 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
12494 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_51 0x124f8 |
12495 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
12496 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_52 0x124f9 |
12497 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
12498 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_53 0x124f9 |
12499 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
12500 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_54 0x124fa |
12501 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
12502 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_55 0x124fa |
12503 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
12504 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_56 0x124fb |
12505 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
12506 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_57 0x124fb |
12507 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
12508 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_58 0x124fc |
12509 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
12510 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_59 0x124fc |
12511 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
12512 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_60 0x124fd |
12513 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
12514 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_61 0x124fd |
12515 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
12516 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_62 0x124fe |
12517 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
12518 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_63 0x124fe |
12519 | #define regBIF_CFG_DEV1_EPF1_0_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
12520 | |
12521 | |
12522 | // addressBlock: nbio_nbif0_bif_cfg_dev2_epf0_bifcfgdecp |
12523 | // base address: 0x10150000 |
12524 | #define regBIF_CFG_DEV2_EPF0_0_VENDOR_ID 0x14000 |
12525 | #define regBIF_CFG_DEV2_EPF0_0_VENDOR_ID_BASE_IDX 5 |
12526 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_ID 0x14000 |
12527 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_ID_BASE_IDX 5 |
12528 | #define regBIF_CFG_DEV2_EPF0_0_COMMAND 0x14001 |
12529 | #define regBIF_CFG_DEV2_EPF0_0_COMMAND_BASE_IDX 5 |
12530 | #define regBIF_CFG_DEV2_EPF0_0_STATUS 0x14001 |
12531 | #define regBIF_CFG_DEV2_EPF0_0_STATUS_BASE_IDX 5 |
12532 | #define regBIF_CFG_DEV2_EPF0_0_REVISION_ID 0x14002 |
12533 | #define regBIF_CFG_DEV2_EPF0_0_REVISION_ID_BASE_IDX 5 |
12534 | #define regBIF_CFG_DEV2_EPF0_0_PROG_INTERFACE 0x14002 |
12535 | #define regBIF_CFG_DEV2_EPF0_0_PROG_INTERFACE_BASE_IDX 5 |
12536 | #define regBIF_CFG_DEV2_EPF0_0_SUB_CLASS 0x14002 |
12537 | #define regBIF_CFG_DEV2_EPF0_0_SUB_CLASS_BASE_IDX 5 |
12538 | #define regBIF_CFG_DEV2_EPF0_0_BASE_CLASS 0x14002 |
12539 | #define regBIF_CFG_DEV2_EPF0_0_BASE_CLASS_BASE_IDX 5 |
12540 | #define regBIF_CFG_DEV2_EPF0_0_CACHE_LINE 0x14003 |
12541 | #define regBIF_CFG_DEV2_EPF0_0_CACHE_LINE_BASE_IDX 5 |
12542 | #define regBIF_CFG_DEV2_EPF0_0_LATENCY 0x14003 |
12543 | #define regBIF_CFG_DEV2_EPF0_0_LATENCY_BASE_IDX 5 |
12544 | #define 0x14003 |
12545 | #define 5 |
12546 | #define regBIF_CFG_DEV2_EPF0_0_BIST 0x14003 |
12547 | #define regBIF_CFG_DEV2_EPF0_0_BIST_BASE_IDX 5 |
12548 | #define regBIF_CFG_DEV2_EPF0_0_BASE_ADDR_1 0x14004 |
12549 | #define regBIF_CFG_DEV2_EPF0_0_BASE_ADDR_1_BASE_IDX 5 |
12550 | #define regBIF_CFG_DEV2_EPF0_0_BASE_ADDR_2 0x14005 |
12551 | #define regBIF_CFG_DEV2_EPF0_0_BASE_ADDR_2_BASE_IDX 5 |
12552 | #define regBIF_CFG_DEV2_EPF0_0_BASE_ADDR_3 0x14006 |
12553 | #define regBIF_CFG_DEV2_EPF0_0_BASE_ADDR_3_BASE_IDX 5 |
12554 | #define regBIF_CFG_DEV2_EPF0_0_BASE_ADDR_4 0x14007 |
12555 | #define regBIF_CFG_DEV2_EPF0_0_BASE_ADDR_4_BASE_IDX 5 |
12556 | #define regBIF_CFG_DEV2_EPF0_0_BASE_ADDR_5 0x14008 |
12557 | #define regBIF_CFG_DEV2_EPF0_0_BASE_ADDR_5_BASE_IDX 5 |
12558 | #define regBIF_CFG_DEV2_EPF0_0_BASE_ADDR_6 0x14009 |
12559 | #define regBIF_CFG_DEV2_EPF0_0_BASE_ADDR_6_BASE_IDX 5 |
12560 | #define regBIF_CFG_DEV2_EPF0_0_CARDBUS_CIS_PTR 0x1400a |
12561 | #define regBIF_CFG_DEV2_EPF0_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
12562 | #define regBIF_CFG_DEV2_EPF0_0_ADAPTER_ID 0x1400b |
12563 | #define regBIF_CFG_DEV2_EPF0_0_ADAPTER_ID_BASE_IDX 5 |
12564 | #define regBIF_CFG_DEV2_EPF0_0_ROM_BASE_ADDR 0x1400c |
12565 | #define regBIF_CFG_DEV2_EPF0_0_ROM_BASE_ADDR_BASE_IDX 5 |
12566 | #define regBIF_CFG_DEV2_EPF0_0_CAP_PTR 0x1400d |
12567 | #define regBIF_CFG_DEV2_EPF0_0_CAP_PTR_BASE_IDX 5 |
12568 | #define regBIF_CFG_DEV2_EPF0_0_INTERRUPT_LINE 0x1400f |
12569 | #define regBIF_CFG_DEV2_EPF0_0_INTERRUPT_LINE_BASE_IDX 5 |
12570 | #define regBIF_CFG_DEV2_EPF0_0_INTERRUPT_PIN 0x1400f |
12571 | #define regBIF_CFG_DEV2_EPF0_0_INTERRUPT_PIN_BASE_IDX 5 |
12572 | #define regBIF_CFG_DEV2_EPF0_0_MIN_GRANT 0x1400f |
12573 | #define regBIF_CFG_DEV2_EPF0_0_MIN_GRANT_BASE_IDX 5 |
12574 | #define regBIF_CFG_DEV2_EPF0_0_MAX_LATENCY 0x1400f |
12575 | #define regBIF_CFG_DEV2_EPF0_0_MAX_LATENCY_BASE_IDX 5 |
12576 | #define regBIF_CFG_DEV2_EPF0_0_VENDOR_CAP_LIST 0x14012 |
12577 | #define regBIF_CFG_DEV2_EPF0_0_VENDOR_CAP_LIST_BASE_IDX 5 |
12578 | #define regBIF_CFG_DEV2_EPF0_0_ADAPTER_ID_W 0x14013 |
12579 | #define regBIF_CFG_DEV2_EPF0_0_ADAPTER_ID_W_BASE_IDX 5 |
12580 | #define regBIF_CFG_DEV2_EPF0_0_PMI_CAP_LIST 0x14014 |
12581 | #define regBIF_CFG_DEV2_EPF0_0_PMI_CAP_LIST_BASE_IDX 5 |
12582 | #define regBIF_CFG_DEV2_EPF0_0_PMI_CAP 0x14014 |
12583 | #define regBIF_CFG_DEV2_EPF0_0_PMI_CAP_BASE_IDX 5 |
12584 | #define regBIF_CFG_DEV2_EPF0_0_PMI_STATUS_CNTL 0x14015 |
12585 | #define regBIF_CFG_DEV2_EPF0_0_PMI_STATUS_CNTL_BASE_IDX 5 |
12586 | #define regBIF_CFG_DEV2_EPF0_0_SBRN 0x14018 |
12587 | #define regBIF_CFG_DEV2_EPF0_0_SBRN_BASE_IDX 5 |
12588 | #define regBIF_CFG_DEV2_EPF0_0_FLADJ 0x14018 |
12589 | #define regBIF_CFG_DEV2_EPF0_0_FLADJ_BASE_IDX 5 |
12590 | #define regBIF_CFG_DEV2_EPF0_0_DBESL_DBESLD 0x14018 |
12591 | #define regBIF_CFG_DEV2_EPF0_0_DBESL_DBESLD_BASE_IDX 5 |
12592 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_CAP_LIST 0x14019 |
12593 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_CAP_LIST_BASE_IDX 5 |
12594 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_CAP 0x14019 |
12595 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_CAP_BASE_IDX 5 |
12596 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_CAP 0x1401a |
12597 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_CAP_BASE_IDX 5 |
12598 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_CNTL 0x1401b |
12599 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_CNTL_BASE_IDX 5 |
12600 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_STATUS 0x1401b |
12601 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_STATUS_BASE_IDX 5 |
12602 | #define regBIF_CFG_DEV2_EPF0_0_LINK_CAP 0x1401c |
12603 | #define regBIF_CFG_DEV2_EPF0_0_LINK_CAP_BASE_IDX 5 |
12604 | #define regBIF_CFG_DEV2_EPF0_0_LINK_CNTL 0x1401d |
12605 | #define regBIF_CFG_DEV2_EPF0_0_LINK_CNTL_BASE_IDX 5 |
12606 | #define regBIF_CFG_DEV2_EPF0_0_LINK_STATUS 0x1401d |
12607 | #define regBIF_CFG_DEV2_EPF0_0_LINK_STATUS_BASE_IDX 5 |
12608 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_CAP2 0x14022 |
12609 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_CAP2_BASE_IDX 5 |
12610 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_CNTL2 0x14023 |
12611 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_CNTL2_BASE_IDX 5 |
12612 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_STATUS2 0x14023 |
12613 | #define regBIF_CFG_DEV2_EPF0_0_DEVICE_STATUS2_BASE_IDX 5 |
12614 | #define regBIF_CFG_DEV2_EPF0_0_LINK_CAP2 0x14024 |
12615 | #define regBIF_CFG_DEV2_EPF0_0_LINK_CAP2_BASE_IDX 5 |
12616 | #define regBIF_CFG_DEV2_EPF0_0_LINK_CNTL2 0x14025 |
12617 | #define regBIF_CFG_DEV2_EPF0_0_LINK_CNTL2_BASE_IDX 5 |
12618 | #define regBIF_CFG_DEV2_EPF0_0_LINK_STATUS2 0x14025 |
12619 | #define regBIF_CFG_DEV2_EPF0_0_LINK_STATUS2_BASE_IDX 5 |
12620 | #define regBIF_CFG_DEV2_EPF0_0_MSI_CAP_LIST 0x14028 |
12621 | #define regBIF_CFG_DEV2_EPF0_0_MSI_CAP_LIST_BASE_IDX 5 |
12622 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MSG_CNTL 0x14028 |
12623 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MSG_CNTL_BASE_IDX 5 |
12624 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MSG_ADDR_LO 0x14029 |
12625 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
12626 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MSG_ADDR_HI 0x1402a |
12627 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
12628 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MSG_DATA 0x1402a |
12629 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MSG_DATA_BASE_IDX 5 |
12630 | #define regBIF_CFG_DEV2_EPF0_0_MSI_EXT_MSG_DATA 0x1402a |
12631 | #define regBIF_CFG_DEV2_EPF0_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
12632 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MASK 0x1402b |
12633 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MASK_BASE_IDX 5 |
12634 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MSG_DATA_64 0x1402b |
12635 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MSG_DATA_64_BASE_IDX 5 |
12636 | #define regBIF_CFG_DEV2_EPF0_0_MSI_EXT_MSG_DATA_64 0x1402b |
12637 | #define regBIF_CFG_DEV2_EPF0_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
12638 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MASK_64 0x1402c |
12639 | #define regBIF_CFG_DEV2_EPF0_0_MSI_MASK_64_BASE_IDX 5 |
12640 | #define regBIF_CFG_DEV2_EPF0_0_MSI_PENDING 0x1402c |
12641 | #define regBIF_CFG_DEV2_EPF0_0_MSI_PENDING_BASE_IDX 5 |
12642 | #define regBIF_CFG_DEV2_EPF0_0_MSI_PENDING_64 0x1402d |
12643 | #define regBIF_CFG_DEV2_EPF0_0_MSI_PENDING_64_BASE_IDX 5 |
12644 | #define regBIF_CFG_DEV2_EPF0_0_MSIX_CAP_LIST 0x14030 |
12645 | #define regBIF_CFG_DEV2_EPF0_0_MSIX_CAP_LIST_BASE_IDX 5 |
12646 | #define regBIF_CFG_DEV2_EPF0_0_MSIX_MSG_CNTL 0x14030 |
12647 | #define regBIF_CFG_DEV2_EPF0_0_MSIX_MSG_CNTL_BASE_IDX 5 |
12648 | #define regBIF_CFG_DEV2_EPF0_0_MSIX_TABLE 0x14031 |
12649 | #define regBIF_CFG_DEV2_EPF0_0_MSIX_TABLE_BASE_IDX 5 |
12650 | #define regBIF_CFG_DEV2_EPF0_0_MSIX_PBA 0x14032 |
12651 | #define regBIF_CFG_DEV2_EPF0_0_MSIX_PBA_BASE_IDX 5 |
12652 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x14040 |
12653 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
12654 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR 0x14041 |
12655 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
12656 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VENDOR_SPECIFIC1 0x14042 |
12657 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
12658 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VENDOR_SPECIFIC2 0x14043 |
12659 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
12660 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC_ENH_CAP_LIST 0x14044 |
12661 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
12662 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PORT_VC_CAP_REG1 0x14045 |
12663 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
12664 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PORT_VC_CAP_REG2 0x14046 |
12665 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
12666 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PORT_VC_CNTL 0x14047 |
12667 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
12668 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PORT_VC_STATUS 0x14047 |
12669 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
12670 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC0_RESOURCE_CAP 0x14048 |
12671 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
12672 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC0_RESOURCE_CNTL 0x14049 |
12673 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
12674 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC0_RESOURCE_STATUS 0x1404a |
12675 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
12676 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC1_RESOURCE_CAP 0x1404b |
12677 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
12678 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC1_RESOURCE_CNTL 0x1404c |
12679 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
12680 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC1_RESOURCE_STATUS 0x1404d |
12681 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
12682 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x14054 |
12683 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
12684 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_UNCORR_ERR_STATUS 0x14055 |
12685 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
12686 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_UNCORR_ERR_MASK 0x14056 |
12687 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
12688 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_UNCORR_ERR_SEVERITY 0x14057 |
12689 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
12690 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_CORR_ERR_STATUS 0x14058 |
12691 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
12692 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_CORR_ERR_MASK 0x14059 |
12693 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
12694 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ADV_ERR_CAP_CNTL 0x1405a |
12695 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
12696 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_HDR_LOG0 0x1405b |
12697 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_HDR_LOG0_BASE_IDX 5 |
12698 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_HDR_LOG1 0x1405c |
12699 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_HDR_LOG1_BASE_IDX 5 |
12700 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_HDR_LOG2 0x1405d |
12701 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_HDR_LOG2_BASE_IDX 5 |
12702 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_HDR_LOG3 0x1405e |
12703 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_HDR_LOG3_BASE_IDX 5 |
12704 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TLP_PREFIX_LOG0 0x14062 |
12705 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
12706 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TLP_PREFIX_LOG1 0x14063 |
12707 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
12708 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TLP_PREFIX_LOG2 0x14064 |
12709 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
12710 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TLP_PREFIX_LOG3 0x14065 |
12711 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
12712 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR_ENH_CAP_LIST 0x14080 |
12713 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
12714 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR1_CAP 0x14081 |
12715 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR1_CAP_BASE_IDX 5 |
12716 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR1_CNTL 0x14082 |
12717 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
12718 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR2_CAP 0x14083 |
12719 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR2_CAP_BASE_IDX 5 |
12720 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR2_CNTL 0x14084 |
12721 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
12722 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR3_CAP 0x14085 |
12723 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR3_CAP_BASE_IDX 5 |
12724 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR3_CNTL 0x14086 |
12725 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
12726 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR4_CAP 0x14087 |
12727 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR4_CAP_BASE_IDX 5 |
12728 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR4_CNTL 0x14088 |
12729 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
12730 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR5_CAP 0x14089 |
12731 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR5_CAP_BASE_IDX 5 |
12732 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR5_CNTL 0x1408a |
12733 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
12734 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR6_CAP 0x1408b |
12735 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR6_CAP_BASE_IDX 5 |
12736 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR6_CNTL 0x1408c |
12737 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
12738 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x14090 |
12739 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
12740 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PWR_BUDGET_DATA_SELECT 0x14091 |
12741 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
12742 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PWR_BUDGET_DATA 0x14092 |
12743 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
12744 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PWR_BUDGET_CAP 0x14093 |
12745 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
12746 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_ENH_CAP_LIST 0x14094 |
12747 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
12748 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_CAP 0x14095 |
12749 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_CAP_BASE_IDX 5 |
12750 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_LATENCY_INDICATOR 0x14096 |
12751 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
12752 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_STATUS 0x14097 |
12753 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_STATUS_BASE_IDX 5 |
12754 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_CNTL 0x14097 |
12755 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_CNTL_BASE_IDX 5 |
12756 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x14098 |
12757 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
12758 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x14098 |
12759 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
12760 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x14098 |
12761 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
12762 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x14098 |
12763 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
12764 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x14099 |
12765 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
12766 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x14099 |
12767 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
12768 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x14099 |
12769 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
12770 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x14099 |
12771 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
12772 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_SECONDARY_ENH_CAP_LIST 0x1409c |
12773 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
12774 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LINK_CNTL3 0x1409d |
12775 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LINK_CNTL3_BASE_IDX 5 |
12776 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_ERROR_STATUS 0x1409e |
12777 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
12778 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_0_EQUALIZATION_CNTL 0x1409f |
12779 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
12780 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_1_EQUALIZATION_CNTL 0x1409f |
12781 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
12782 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_2_EQUALIZATION_CNTL 0x140a0 |
12783 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
12784 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_3_EQUALIZATION_CNTL 0x140a0 |
12785 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
12786 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_4_EQUALIZATION_CNTL 0x140a1 |
12787 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
12788 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_5_EQUALIZATION_CNTL 0x140a1 |
12789 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
12790 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_6_EQUALIZATION_CNTL 0x140a2 |
12791 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
12792 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_7_EQUALIZATION_CNTL 0x140a2 |
12793 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
12794 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_8_EQUALIZATION_CNTL 0x140a3 |
12795 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
12796 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_9_EQUALIZATION_CNTL 0x140a3 |
12797 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
12798 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_10_EQUALIZATION_CNTL 0x140a4 |
12799 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
12800 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_11_EQUALIZATION_CNTL 0x140a4 |
12801 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
12802 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_12_EQUALIZATION_CNTL 0x140a5 |
12803 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
12804 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_13_EQUALIZATION_CNTL 0x140a5 |
12805 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
12806 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_14_EQUALIZATION_CNTL 0x140a6 |
12807 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
12808 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_15_EQUALIZATION_CNTL 0x140a6 |
12809 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
12810 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ACS_ENH_CAP_LIST 0x140a8 |
12811 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
12812 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ACS_CAP 0x140a9 |
12813 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ACS_CAP_BASE_IDX 5 |
12814 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ACS_CNTL 0x140a9 |
12815 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ACS_CNTL_BASE_IDX 5 |
12816 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PASID_ENH_CAP_LIST 0x140b4 |
12817 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
12818 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PASID_CAP 0x140b5 |
12819 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PASID_CAP_BASE_IDX 5 |
12820 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PASID_CNTL 0x140b5 |
12821 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PASID_CNTL_BASE_IDX 5 |
12822 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LTR_ENH_CAP_LIST 0x140c8 |
12823 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LTR_ENH_CAP_LIST_BASE_IDX 5 |
12824 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LTR_CAP 0x140c9 |
12825 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_LTR_CAP_BASE_IDX 5 |
12826 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ARI_ENH_CAP_LIST 0x140ca |
12827 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
12828 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ARI_CAP 0x140cb |
12829 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ARI_CAP_BASE_IDX 5 |
12830 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ARI_CNTL 0x140cb |
12831 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_ARI_CNTL_BASE_IDX 5 |
12832 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x140dc |
12833 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
12834 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_REQR_CAP 0x140dd |
12835 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
12836 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_REQR_CNTL 0x140de |
12837 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
12838 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_0 0x140df |
12839 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
12840 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_1 0x140df |
12841 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
12842 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_2 0x140e0 |
12843 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
12844 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_3 0x140e0 |
12845 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
12846 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_4 0x140e1 |
12847 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
12848 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_5 0x140e1 |
12849 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
12850 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_6 0x140e2 |
12851 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
12852 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_7 0x140e2 |
12853 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
12854 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_8 0x140e3 |
12855 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
12856 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_9 0x140e3 |
12857 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
12858 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_10 0x140e4 |
12859 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
12860 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_11 0x140e4 |
12861 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
12862 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_12 0x140e5 |
12863 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
12864 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_13 0x140e5 |
12865 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
12866 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_14 0x140e6 |
12867 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
12868 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_15 0x140e6 |
12869 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
12870 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_16 0x140e7 |
12871 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
12872 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_17 0x140e7 |
12873 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
12874 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_18 0x140e8 |
12875 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
12876 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_19 0x140e8 |
12877 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
12878 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_20 0x140e9 |
12879 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
12880 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_21 0x140e9 |
12881 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
12882 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_22 0x140ea |
12883 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
12884 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_23 0x140ea |
12885 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
12886 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_24 0x140eb |
12887 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
12888 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_25 0x140eb |
12889 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
12890 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_26 0x140ec |
12891 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
12892 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_27 0x140ec |
12893 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
12894 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_28 0x140ed |
12895 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
12896 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_29 0x140ed |
12897 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
12898 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_30 0x140ee |
12899 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
12900 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_31 0x140ee |
12901 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
12902 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_32 0x140ef |
12903 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
12904 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_33 0x140ef |
12905 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
12906 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_34 0x140f0 |
12907 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
12908 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_35 0x140f0 |
12909 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
12910 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_36 0x140f1 |
12911 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
12912 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_37 0x140f1 |
12913 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
12914 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_38 0x140f2 |
12915 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
12916 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_39 0x140f2 |
12917 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
12918 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_40 0x140f3 |
12919 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
12920 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_41 0x140f3 |
12921 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
12922 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_42 0x140f4 |
12923 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
12924 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_43 0x140f4 |
12925 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
12926 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_44 0x140f5 |
12927 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
12928 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_45 0x140f5 |
12929 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
12930 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_46 0x140f6 |
12931 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
12932 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_47 0x140f6 |
12933 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
12934 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_48 0x140f7 |
12935 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
12936 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_49 0x140f7 |
12937 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
12938 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_50 0x140f8 |
12939 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
12940 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_51 0x140f8 |
12941 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
12942 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_52 0x140f9 |
12943 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
12944 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_53 0x140f9 |
12945 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
12946 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_54 0x140fa |
12947 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
12948 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_55 0x140fa |
12949 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
12950 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_56 0x140fb |
12951 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
12952 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_57 0x140fb |
12953 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
12954 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_58 0x140fc |
12955 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
12956 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_59 0x140fc |
12957 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
12958 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_60 0x140fd |
12959 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
12960 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_61 0x140fd |
12961 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
12962 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_62 0x140fe |
12963 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
12964 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_63 0x140fe |
12965 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
12966 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DLF_ENH_CAP_LIST 0x14100 |
12967 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
12968 | #define regBIF_CFG_DEV2_EPF0_0_DATA_LINK_FEATURE_CAP 0x14101 |
12969 | #define regBIF_CFG_DEV2_EPF0_0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
12970 | #define regBIF_CFG_DEV2_EPF0_0_DATA_LINK_FEATURE_STATUS 0x14102 |
12971 | #define regBIF_CFG_DEV2_EPF0_0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
12972 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PHY_16GT_ENH_CAP_LIST 0x14104 |
12973 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
12974 | #define regBIF_CFG_DEV2_EPF0_0_LINK_CAP_16GT 0x14105 |
12975 | #define regBIF_CFG_DEV2_EPF0_0_LINK_CAP_16GT_BASE_IDX 5 |
12976 | #define regBIF_CFG_DEV2_EPF0_0_LINK_CNTL_16GT 0x14106 |
12977 | #define regBIF_CFG_DEV2_EPF0_0_LINK_CNTL_16GT_BASE_IDX 5 |
12978 | #define regBIF_CFG_DEV2_EPF0_0_LINK_STATUS_16GT 0x14107 |
12979 | #define regBIF_CFG_DEV2_EPF0_0_LINK_STATUS_16GT_BASE_IDX 5 |
12980 | #define regBIF_CFG_DEV2_EPF0_0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x14108 |
12981 | #define regBIF_CFG_DEV2_EPF0_0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
12982 | #define regBIF_CFG_DEV2_EPF0_0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x14109 |
12983 | #define regBIF_CFG_DEV2_EPF0_0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
12984 | #define regBIF_CFG_DEV2_EPF0_0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x1410a |
12985 | #define regBIF_CFG_DEV2_EPF0_0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
12986 | #define regBIF_CFG_DEV2_EPF0_0_LANE_0_EQUALIZATION_CNTL_16GT 0x1410c |
12987 | #define regBIF_CFG_DEV2_EPF0_0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12988 | #define regBIF_CFG_DEV2_EPF0_0_LANE_1_EQUALIZATION_CNTL_16GT 0x1410c |
12989 | #define regBIF_CFG_DEV2_EPF0_0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12990 | #define regBIF_CFG_DEV2_EPF0_0_LANE_2_EQUALIZATION_CNTL_16GT 0x1410c |
12991 | #define regBIF_CFG_DEV2_EPF0_0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12992 | #define regBIF_CFG_DEV2_EPF0_0_LANE_3_EQUALIZATION_CNTL_16GT 0x1410c |
12993 | #define regBIF_CFG_DEV2_EPF0_0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12994 | #define regBIF_CFG_DEV2_EPF0_0_LANE_4_EQUALIZATION_CNTL_16GT 0x1410d |
12995 | #define regBIF_CFG_DEV2_EPF0_0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12996 | #define regBIF_CFG_DEV2_EPF0_0_LANE_5_EQUALIZATION_CNTL_16GT 0x1410d |
12997 | #define regBIF_CFG_DEV2_EPF0_0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
12998 | #define regBIF_CFG_DEV2_EPF0_0_LANE_6_EQUALIZATION_CNTL_16GT 0x1410d |
12999 | #define regBIF_CFG_DEV2_EPF0_0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
13000 | #define regBIF_CFG_DEV2_EPF0_0_LANE_7_EQUALIZATION_CNTL_16GT 0x1410d |
13001 | #define regBIF_CFG_DEV2_EPF0_0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
13002 | #define regBIF_CFG_DEV2_EPF0_0_LANE_8_EQUALIZATION_CNTL_16GT 0x1410e |
13003 | #define regBIF_CFG_DEV2_EPF0_0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
13004 | #define regBIF_CFG_DEV2_EPF0_0_LANE_9_EQUALIZATION_CNTL_16GT 0x1410e |
13005 | #define regBIF_CFG_DEV2_EPF0_0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
13006 | #define regBIF_CFG_DEV2_EPF0_0_LANE_10_EQUALIZATION_CNTL_16GT 0x1410e |
13007 | #define regBIF_CFG_DEV2_EPF0_0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
13008 | #define regBIF_CFG_DEV2_EPF0_0_LANE_11_EQUALIZATION_CNTL_16GT 0x1410e |
13009 | #define regBIF_CFG_DEV2_EPF0_0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
13010 | #define regBIF_CFG_DEV2_EPF0_0_LANE_12_EQUALIZATION_CNTL_16GT 0x1410f |
13011 | #define regBIF_CFG_DEV2_EPF0_0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
13012 | #define regBIF_CFG_DEV2_EPF0_0_LANE_13_EQUALIZATION_CNTL_16GT 0x1410f |
13013 | #define regBIF_CFG_DEV2_EPF0_0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
13014 | #define regBIF_CFG_DEV2_EPF0_0_LANE_14_EQUALIZATION_CNTL_16GT 0x1410f |
13015 | #define regBIF_CFG_DEV2_EPF0_0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
13016 | #define regBIF_CFG_DEV2_EPF0_0_LANE_15_EQUALIZATION_CNTL_16GT 0x1410f |
13017 | #define regBIF_CFG_DEV2_EPF0_0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
13018 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_MARGINING_ENH_CAP_LIST 0x14110 |
13019 | #define regBIF_CFG_DEV2_EPF0_0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
13020 | #define regBIF_CFG_DEV2_EPF0_0_MARGINING_PORT_CAP 0x14111 |
13021 | #define regBIF_CFG_DEV2_EPF0_0_MARGINING_PORT_CAP_BASE_IDX 5 |
13022 | #define regBIF_CFG_DEV2_EPF0_0_MARGINING_PORT_STATUS 0x14111 |
13023 | #define regBIF_CFG_DEV2_EPF0_0_MARGINING_PORT_STATUS_BASE_IDX 5 |
13024 | #define regBIF_CFG_DEV2_EPF0_0_LANE_0_MARGINING_LANE_CNTL 0x14112 |
13025 | #define regBIF_CFG_DEV2_EPF0_0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
13026 | #define regBIF_CFG_DEV2_EPF0_0_LANE_0_MARGINING_LANE_STATUS 0x14112 |
13027 | #define regBIF_CFG_DEV2_EPF0_0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
13028 | #define regBIF_CFG_DEV2_EPF0_0_LANE_1_MARGINING_LANE_CNTL 0x14113 |
13029 | #define regBIF_CFG_DEV2_EPF0_0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
13030 | #define regBIF_CFG_DEV2_EPF0_0_LANE_1_MARGINING_LANE_STATUS 0x14113 |
13031 | #define regBIF_CFG_DEV2_EPF0_0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
13032 | #define regBIF_CFG_DEV2_EPF0_0_LANE_2_MARGINING_LANE_CNTL 0x14114 |
13033 | #define regBIF_CFG_DEV2_EPF0_0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
13034 | #define regBIF_CFG_DEV2_EPF0_0_LANE_2_MARGINING_LANE_STATUS 0x14114 |
13035 | #define regBIF_CFG_DEV2_EPF0_0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
13036 | #define regBIF_CFG_DEV2_EPF0_0_LANE_3_MARGINING_LANE_CNTL 0x14115 |
13037 | #define regBIF_CFG_DEV2_EPF0_0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
13038 | #define regBIF_CFG_DEV2_EPF0_0_LANE_3_MARGINING_LANE_STATUS 0x14115 |
13039 | #define regBIF_CFG_DEV2_EPF0_0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
13040 | #define regBIF_CFG_DEV2_EPF0_0_LANE_4_MARGINING_LANE_CNTL 0x14116 |
13041 | #define regBIF_CFG_DEV2_EPF0_0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
13042 | #define regBIF_CFG_DEV2_EPF0_0_LANE_4_MARGINING_LANE_STATUS 0x14116 |
13043 | #define regBIF_CFG_DEV2_EPF0_0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
13044 | #define regBIF_CFG_DEV2_EPF0_0_LANE_5_MARGINING_LANE_CNTL 0x14117 |
13045 | #define regBIF_CFG_DEV2_EPF0_0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
13046 | #define regBIF_CFG_DEV2_EPF0_0_LANE_5_MARGINING_LANE_STATUS 0x14117 |
13047 | #define regBIF_CFG_DEV2_EPF0_0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
13048 | #define regBIF_CFG_DEV2_EPF0_0_LANE_6_MARGINING_LANE_CNTL 0x14118 |
13049 | #define regBIF_CFG_DEV2_EPF0_0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
13050 | #define regBIF_CFG_DEV2_EPF0_0_LANE_6_MARGINING_LANE_STATUS 0x14118 |
13051 | #define regBIF_CFG_DEV2_EPF0_0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
13052 | #define regBIF_CFG_DEV2_EPF0_0_LANE_7_MARGINING_LANE_CNTL 0x14119 |
13053 | #define regBIF_CFG_DEV2_EPF0_0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
13054 | #define regBIF_CFG_DEV2_EPF0_0_LANE_7_MARGINING_LANE_STATUS 0x14119 |
13055 | #define regBIF_CFG_DEV2_EPF0_0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
13056 | #define regBIF_CFG_DEV2_EPF0_0_LANE_8_MARGINING_LANE_CNTL 0x1411a |
13057 | #define regBIF_CFG_DEV2_EPF0_0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
13058 | #define regBIF_CFG_DEV2_EPF0_0_LANE_8_MARGINING_LANE_STATUS 0x1411a |
13059 | #define regBIF_CFG_DEV2_EPF0_0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
13060 | #define regBIF_CFG_DEV2_EPF0_0_LANE_9_MARGINING_LANE_CNTL 0x1411b |
13061 | #define regBIF_CFG_DEV2_EPF0_0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
13062 | #define regBIF_CFG_DEV2_EPF0_0_LANE_9_MARGINING_LANE_STATUS 0x1411b |
13063 | #define regBIF_CFG_DEV2_EPF0_0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
13064 | #define regBIF_CFG_DEV2_EPF0_0_LANE_10_MARGINING_LANE_CNTL 0x1411c |
13065 | #define regBIF_CFG_DEV2_EPF0_0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
13066 | #define regBIF_CFG_DEV2_EPF0_0_LANE_10_MARGINING_LANE_STATUS 0x1411c |
13067 | #define regBIF_CFG_DEV2_EPF0_0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
13068 | #define regBIF_CFG_DEV2_EPF0_0_LANE_11_MARGINING_LANE_CNTL 0x1411d |
13069 | #define regBIF_CFG_DEV2_EPF0_0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
13070 | #define regBIF_CFG_DEV2_EPF0_0_LANE_11_MARGINING_LANE_STATUS 0x1411d |
13071 | #define regBIF_CFG_DEV2_EPF0_0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
13072 | #define regBIF_CFG_DEV2_EPF0_0_LANE_12_MARGINING_LANE_CNTL 0x1411e |
13073 | #define regBIF_CFG_DEV2_EPF0_0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
13074 | #define regBIF_CFG_DEV2_EPF0_0_LANE_12_MARGINING_LANE_STATUS 0x1411e |
13075 | #define regBIF_CFG_DEV2_EPF0_0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
13076 | #define regBIF_CFG_DEV2_EPF0_0_LANE_13_MARGINING_LANE_CNTL 0x1411f |
13077 | #define regBIF_CFG_DEV2_EPF0_0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
13078 | #define regBIF_CFG_DEV2_EPF0_0_LANE_13_MARGINING_LANE_STATUS 0x1411f |
13079 | #define regBIF_CFG_DEV2_EPF0_0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
13080 | #define regBIF_CFG_DEV2_EPF0_0_LANE_14_MARGINING_LANE_CNTL 0x14120 |
13081 | #define regBIF_CFG_DEV2_EPF0_0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
13082 | #define regBIF_CFG_DEV2_EPF0_0_LANE_14_MARGINING_LANE_STATUS 0x14120 |
13083 | #define regBIF_CFG_DEV2_EPF0_0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
13084 | #define regBIF_CFG_DEV2_EPF0_0_LANE_15_MARGINING_LANE_CNTL 0x14121 |
13085 | #define regBIF_CFG_DEV2_EPF0_0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
13086 | #define regBIF_CFG_DEV2_EPF0_0_LANE_15_MARGINING_LANE_STATUS 0x14121 |
13087 | #define regBIF_CFG_DEV2_EPF0_0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
13088 | |
13089 | |
13090 | // addressBlock: nbio_nbif0_bif_cfg_dev2_epf1_bifcfgdecp |
13091 | // base address: 0x10151000 |
13092 | #define regBIF_CFG_DEV2_EPF1_0_VENDOR_ID 0x14400 |
13093 | #define regBIF_CFG_DEV2_EPF1_0_VENDOR_ID_BASE_IDX 5 |
13094 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_ID 0x14400 |
13095 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_ID_BASE_IDX 5 |
13096 | #define regBIF_CFG_DEV2_EPF1_0_COMMAND 0x14401 |
13097 | #define regBIF_CFG_DEV2_EPF1_0_COMMAND_BASE_IDX 5 |
13098 | #define regBIF_CFG_DEV2_EPF1_0_STATUS 0x14401 |
13099 | #define regBIF_CFG_DEV2_EPF1_0_STATUS_BASE_IDX 5 |
13100 | #define regBIF_CFG_DEV2_EPF1_0_REVISION_ID 0x14402 |
13101 | #define regBIF_CFG_DEV2_EPF1_0_REVISION_ID_BASE_IDX 5 |
13102 | #define regBIF_CFG_DEV2_EPF1_0_PROG_INTERFACE 0x14402 |
13103 | #define regBIF_CFG_DEV2_EPF1_0_PROG_INTERFACE_BASE_IDX 5 |
13104 | #define regBIF_CFG_DEV2_EPF1_0_SUB_CLASS 0x14402 |
13105 | #define regBIF_CFG_DEV2_EPF1_0_SUB_CLASS_BASE_IDX 5 |
13106 | #define regBIF_CFG_DEV2_EPF1_0_BASE_CLASS 0x14402 |
13107 | #define regBIF_CFG_DEV2_EPF1_0_BASE_CLASS_BASE_IDX 5 |
13108 | #define regBIF_CFG_DEV2_EPF1_0_CACHE_LINE 0x14403 |
13109 | #define regBIF_CFG_DEV2_EPF1_0_CACHE_LINE_BASE_IDX 5 |
13110 | #define regBIF_CFG_DEV2_EPF1_0_LATENCY 0x14403 |
13111 | #define regBIF_CFG_DEV2_EPF1_0_LATENCY_BASE_IDX 5 |
13112 | #define 0x14403 |
13113 | #define 5 |
13114 | #define regBIF_CFG_DEV2_EPF1_0_BIST 0x14403 |
13115 | #define regBIF_CFG_DEV2_EPF1_0_BIST_BASE_IDX 5 |
13116 | #define regBIF_CFG_DEV2_EPF1_0_BASE_ADDR_1 0x14404 |
13117 | #define regBIF_CFG_DEV2_EPF1_0_BASE_ADDR_1_BASE_IDX 5 |
13118 | #define regBIF_CFG_DEV2_EPF1_0_BASE_ADDR_2 0x14405 |
13119 | #define regBIF_CFG_DEV2_EPF1_0_BASE_ADDR_2_BASE_IDX 5 |
13120 | #define regBIF_CFG_DEV2_EPF1_0_BASE_ADDR_3 0x14406 |
13121 | #define regBIF_CFG_DEV2_EPF1_0_BASE_ADDR_3_BASE_IDX 5 |
13122 | #define regBIF_CFG_DEV2_EPF1_0_BASE_ADDR_4 0x14407 |
13123 | #define regBIF_CFG_DEV2_EPF1_0_BASE_ADDR_4_BASE_IDX 5 |
13124 | #define regBIF_CFG_DEV2_EPF1_0_BASE_ADDR_5 0x14408 |
13125 | #define regBIF_CFG_DEV2_EPF1_0_BASE_ADDR_5_BASE_IDX 5 |
13126 | #define regBIF_CFG_DEV2_EPF1_0_BASE_ADDR_6 0x14409 |
13127 | #define regBIF_CFG_DEV2_EPF1_0_BASE_ADDR_6_BASE_IDX 5 |
13128 | #define regBIF_CFG_DEV2_EPF1_0_CARDBUS_CIS_PTR 0x1440a |
13129 | #define regBIF_CFG_DEV2_EPF1_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
13130 | #define regBIF_CFG_DEV2_EPF1_0_ADAPTER_ID 0x1440b |
13131 | #define regBIF_CFG_DEV2_EPF1_0_ADAPTER_ID_BASE_IDX 5 |
13132 | #define regBIF_CFG_DEV2_EPF1_0_ROM_BASE_ADDR 0x1440c |
13133 | #define regBIF_CFG_DEV2_EPF1_0_ROM_BASE_ADDR_BASE_IDX 5 |
13134 | #define regBIF_CFG_DEV2_EPF1_0_CAP_PTR 0x1440d |
13135 | #define regBIF_CFG_DEV2_EPF1_0_CAP_PTR_BASE_IDX 5 |
13136 | #define regBIF_CFG_DEV2_EPF1_0_INTERRUPT_LINE 0x1440f |
13137 | #define regBIF_CFG_DEV2_EPF1_0_INTERRUPT_LINE_BASE_IDX 5 |
13138 | #define regBIF_CFG_DEV2_EPF1_0_INTERRUPT_PIN 0x1440f |
13139 | #define regBIF_CFG_DEV2_EPF1_0_INTERRUPT_PIN_BASE_IDX 5 |
13140 | #define regBIF_CFG_DEV2_EPF1_0_MIN_GRANT 0x1440f |
13141 | #define regBIF_CFG_DEV2_EPF1_0_MIN_GRANT_BASE_IDX 5 |
13142 | #define regBIF_CFG_DEV2_EPF1_0_MAX_LATENCY 0x1440f |
13143 | #define regBIF_CFG_DEV2_EPF1_0_MAX_LATENCY_BASE_IDX 5 |
13144 | #define regBIF_CFG_DEV2_EPF1_0_VENDOR_CAP_LIST 0x14412 |
13145 | #define regBIF_CFG_DEV2_EPF1_0_VENDOR_CAP_LIST_BASE_IDX 5 |
13146 | #define regBIF_CFG_DEV2_EPF1_0_ADAPTER_ID_W 0x14413 |
13147 | #define regBIF_CFG_DEV2_EPF1_0_ADAPTER_ID_W_BASE_IDX 5 |
13148 | #define regBIF_CFG_DEV2_EPF1_0_PMI_CAP_LIST 0x14414 |
13149 | #define regBIF_CFG_DEV2_EPF1_0_PMI_CAP_LIST_BASE_IDX 5 |
13150 | #define regBIF_CFG_DEV2_EPF1_0_PMI_CAP 0x14414 |
13151 | #define regBIF_CFG_DEV2_EPF1_0_PMI_CAP_BASE_IDX 5 |
13152 | #define regBIF_CFG_DEV2_EPF1_0_PMI_STATUS_CNTL 0x14415 |
13153 | #define regBIF_CFG_DEV2_EPF1_0_PMI_STATUS_CNTL_BASE_IDX 5 |
13154 | #define regBIF_CFG_DEV2_EPF1_0_SBRN 0x14418 |
13155 | #define regBIF_CFG_DEV2_EPF1_0_SBRN_BASE_IDX 5 |
13156 | #define regBIF_CFG_DEV2_EPF1_0_FLADJ 0x14418 |
13157 | #define regBIF_CFG_DEV2_EPF1_0_FLADJ_BASE_IDX 5 |
13158 | #define regBIF_CFG_DEV2_EPF1_0_DBESL_DBESLD 0x14418 |
13159 | #define regBIF_CFG_DEV2_EPF1_0_DBESL_DBESLD_BASE_IDX 5 |
13160 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_CAP_LIST 0x14419 |
13161 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_CAP_LIST_BASE_IDX 5 |
13162 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_CAP 0x14419 |
13163 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_CAP_BASE_IDX 5 |
13164 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_CAP 0x1441a |
13165 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_CAP_BASE_IDX 5 |
13166 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_CNTL 0x1441b |
13167 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_CNTL_BASE_IDX 5 |
13168 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_STATUS 0x1441b |
13169 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_STATUS_BASE_IDX 5 |
13170 | #define regBIF_CFG_DEV2_EPF1_0_LINK_CAP 0x1441c |
13171 | #define regBIF_CFG_DEV2_EPF1_0_LINK_CAP_BASE_IDX 5 |
13172 | #define regBIF_CFG_DEV2_EPF1_0_LINK_CNTL 0x1441d |
13173 | #define regBIF_CFG_DEV2_EPF1_0_LINK_CNTL_BASE_IDX 5 |
13174 | #define regBIF_CFG_DEV2_EPF1_0_LINK_STATUS 0x1441d |
13175 | #define regBIF_CFG_DEV2_EPF1_0_LINK_STATUS_BASE_IDX 5 |
13176 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_CAP2 0x14422 |
13177 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_CAP2_BASE_IDX 5 |
13178 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_CNTL2 0x14423 |
13179 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_CNTL2_BASE_IDX 5 |
13180 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_STATUS2 0x14423 |
13181 | #define regBIF_CFG_DEV2_EPF1_0_DEVICE_STATUS2_BASE_IDX 5 |
13182 | #define regBIF_CFG_DEV2_EPF1_0_LINK_CAP2 0x14424 |
13183 | #define regBIF_CFG_DEV2_EPF1_0_LINK_CAP2_BASE_IDX 5 |
13184 | #define regBIF_CFG_DEV2_EPF1_0_LINK_CNTL2 0x14425 |
13185 | #define regBIF_CFG_DEV2_EPF1_0_LINK_CNTL2_BASE_IDX 5 |
13186 | #define regBIF_CFG_DEV2_EPF1_0_LINK_STATUS2 0x14425 |
13187 | #define regBIF_CFG_DEV2_EPF1_0_LINK_STATUS2_BASE_IDX 5 |
13188 | #define regBIF_CFG_DEV2_EPF1_0_MSI_CAP_LIST 0x14428 |
13189 | #define regBIF_CFG_DEV2_EPF1_0_MSI_CAP_LIST_BASE_IDX 5 |
13190 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MSG_CNTL 0x14428 |
13191 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MSG_CNTL_BASE_IDX 5 |
13192 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MSG_ADDR_LO 0x14429 |
13193 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
13194 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MSG_ADDR_HI 0x1442a |
13195 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
13196 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MSG_DATA 0x1442a |
13197 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MSG_DATA_BASE_IDX 5 |
13198 | #define regBIF_CFG_DEV2_EPF1_0_MSI_EXT_MSG_DATA 0x1442a |
13199 | #define regBIF_CFG_DEV2_EPF1_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
13200 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MASK 0x1442b |
13201 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MASK_BASE_IDX 5 |
13202 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MSG_DATA_64 0x1442b |
13203 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MSG_DATA_64_BASE_IDX 5 |
13204 | #define regBIF_CFG_DEV2_EPF1_0_MSI_EXT_MSG_DATA_64 0x1442b |
13205 | #define regBIF_CFG_DEV2_EPF1_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
13206 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MASK_64 0x1442c |
13207 | #define regBIF_CFG_DEV2_EPF1_0_MSI_MASK_64_BASE_IDX 5 |
13208 | #define regBIF_CFG_DEV2_EPF1_0_MSI_PENDING 0x1442c |
13209 | #define regBIF_CFG_DEV2_EPF1_0_MSI_PENDING_BASE_IDX 5 |
13210 | #define regBIF_CFG_DEV2_EPF1_0_MSI_PENDING_64 0x1442d |
13211 | #define regBIF_CFG_DEV2_EPF1_0_MSI_PENDING_64_BASE_IDX 5 |
13212 | #define regBIF_CFG_DEV2_EPF1_0_MSIX_CAP_LIST 0x14430 |
13213 | #define regBIF_CFG_DEV2_EPF1_0_MSIX_CAP_LIST_BASE_IDX 5 |
13214 | #define regBIF_CFG_DEV2_EPF1_0_MSIX_MSG_CNTL 0x14430 |
13215 | #define regBIF_CFG_DEV2_EPF1_0_MSIX_MSG_CNTL_BASE_IDX 5 |
13216 | #define regBIF_CFG_DEV2_EPF1_0_MSIX_TABLE 0x14431 |
13217 | #define regBIF_CFG_DEV2_EPF1_0_MSIX_TABLE_BASE_IDX 5 |
13218 | #define regBIF_CFG_DEV2_EPF1_0_MSIX_PBA 0x14432 |
13219 | #define regBIF_CFG_DEV2_EPF1_0_MSIX_PBA_BASE_IDX 5 |
13220 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x14440 |
13221 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
13222 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR 0x14441 |
13223 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
13224 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_VENDOR_SPECIFIC1 0x14442 |
13225 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
13226 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_VENDOR_SPECIFIC2 0x14443 |
13227 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
13228 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x14454 |
13229 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
13230 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_UNCORR_ERR_STATUS 0x14455 |
13231 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
13232 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_UNCORR_ERR_MASK 0x14456 |
13233 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
13234 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_UNCORR_ERR_SEVERITY 0x14457 |
13235 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
13236 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_CORR_ERR_STATUS 0x14458 |
13237 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
13238 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_CORR_ERR_MASK 0x14459 |
13239 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
13240 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ADV_ERR_CAP_CNTL 0x1445a |
13241 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
13242 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_HDR_LOG0 0x1445b |
13243 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_HDR_LOG0_BASE_IDX 5 |
13244 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_HDR_LOG1 0x1445c |
13245 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_HDR_LOG1_BASE_IDX 5 |
13246 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_HDR_LOG2 0x1445d |
13247 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_HDR_LOG2_BASE_IDX 5 |
13248 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_HDR_LOG3 0x1445e |
13249 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_HDR_LOG3_BASE_IDX 5 |
13250 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TLP_PREFIX_LOG0 0x14462 |
13251 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
13252 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TLP_PREFIX_LOG1 0x14463 |
13253 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
13254 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TLP_PREFIX_LOG2 0x14464 |
13255 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
13256 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TLP_PREFIX_LOG3 0x14465 |
13257 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
13258 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR_ENH_CAP_LIST 0x14480 |
13259 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
13260 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR1_CAP 0x14481 |
13261 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR1_CAP_BASE_IDX 5 |
13262 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR1_CNTL 0x14482 |
13263 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
13264 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR2_CAP 0x14483 |
13265 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR2_CAP_BASE_IDX 5 |
13266 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR2_CNTL 0x14484 |
13267 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
13268 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR3_CAP 0x14485 |
13269 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR3_CAP_BASE_IDX 5 |
13270 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR3_CNTL 0x14486 |
13271 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
13272 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR4_CAP 0x14487 |
13273 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR4_CAP_BASE_IDX 5 |
13274 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR4_CNTL 0x14488 |
13275 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
13276 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR5_CAP 0x14489 |
13277 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR5_CAP_BASE_IDX 5 |
13278 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR5_CNTL 0x1448a |
13279 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
13280 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR6_CAP 0x1448b |
13281 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR6_CAP_BASE_IDX 5 |
13282 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR6_CNTL 0x1448c |
13283 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
13284 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x14490 |
13285 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
13286 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PWR_BUDGET_DATA_SELECT 0x14491 |
13287 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
13288 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PWR_BUDGET_DATA 0x14492 |
13289 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
13290 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PWR_BUDGET_CAP 0x14493 |
13291 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
13292 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_ENH_CAP_LIST 0x14494 |
13293 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
13294 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_CAP 0x14495 |
13295 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_CAP_BASE_IDX 5 |
13296 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_LATENCY_INDICATOR 0x14496 |
13297 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
13298 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_STATUS 0x14497 |
13299 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_STATUS_BASE_IDX 5 |
13300 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_CNTL 0x14497 |
13301 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_CNTL_BASE_IDX 5 |
13302 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x14498 |
13303 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
13304 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x14498 |
13305 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
13306 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x14498 |
13307 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
13308 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x14498 |
13309 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
13310 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x14499 |
13311 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
13312 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x14499 |
13313 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
13314 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x14499 |
13315 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
13316 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x14499 |
13317 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
13318 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ACS_ENH_CAP_LIST 0x144a8 |
13319 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
13320 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ACS_CAP 0x144a9 |
13321 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ACS_CAP_BASE_IDX 5 |
13322 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ACS_CNTL 0x144a9 |
13323 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ACS_CNTL_BASE_IDX 5 |
13324 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PASID_ENH_CAP_LIST 0x144b4 |
13325 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
13326 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PASID_CAP 0x144b5 |
13327 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PASID_CAP_BASE_IDX 5 |
13328 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PASID_CNTL 0x144b5 |
13329 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_PASID_CNTL_BASE_IDX 5 |
13330 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ARI_ENH_CAP_LIST 0x144ca |
13331 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
13332 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ARI_CAP 0x144cb |
13333 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ARI_CAP_BASE_IDX 5 |
13334 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ARI_CNTL 0x144cb |
13335 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_ARI_CNTL_BASE_IDX 5 |
13336 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x144dc |
13337 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
13338 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_REQR_CAP 0x144dd |
13339 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
13340 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_REQR_CNTL 0x144de |
13341 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
13342 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_0 0x144df |
13343 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
13344 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_1 0x144df |
13345 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
13346 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_2 0x144e0 |
13347 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
13348 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_3 0x144e0 |
13349 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
13350 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_4 0x144e1 |
13351 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
13352 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_5 0x144e1 |
13353 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
13354 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_6 0x144e2 |
13355 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
13356 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_7 0x144e2 |
13357 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
13358 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_8 0x144e3 |
13359 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
13360 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_9 0x144e3 |
13361 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
13362 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_10 0x144e4 |
13363 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
13364 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_11 0x144e4 |
13365 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
13366 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_12 0x144e5 |
13367 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
13368 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_13 0x144e5 |
13369 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
13370 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_14 0x144e6 |
13371 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
13372 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_15 0x144e6 |
13373 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
13374 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_16 0x144e7 |
13375 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
13376 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_17 0x144e7 |
13377 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
13378 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_18 0x144e8 |
13379 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
13380 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_19 0x144e8 |
13381 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
13382 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_20 0x144e9 |
13383 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
13384 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_21 0x144e9 |
13385 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
13386 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_22 0x144ea |
13387 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
13388 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_23 0x144ea |
13389 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
13390 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_24 0x144eb |
13391 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
13392 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_25 0x144eb |
13393 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
13394 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_26 0x144ec |
13395 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
13396 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_27 0x144ec |
13397 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
13398 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_28 0x144ed |
13399 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
13400 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_29 0x144ed |
13401 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
13402 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_30 0x144ee |
13403 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
13404 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_31 0x144ee |
13405 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
13406 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_32 0x144ef |
13407 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
13408 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_33 0x144ef |
13409 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
13410 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_34 0x144f0 |
13411 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
13412 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_35 0x144f0 |
13413 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
13414 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_36 0x144f1 |
13415 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
13416 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_37 0x144f1 |
13417 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
13418 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_38 0x144f2 |
13419 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
13420 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_39 0x144f2 |
13421 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
13422 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_40 0x144f3 |
13423 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
13424 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_41 0x144f3 |
13425 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
13426 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_42 0x144f4 |
13427 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
13428 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_43 0x144f4 |
13429 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
13430 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_44 0x144f5 |
13431 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
13432 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_45 0x144f5 |
13433 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
13434 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_46 0x144f6 |
13435 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
13436 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_47 0x144f6 |
13437 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
13438 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_48 0x144f7 |
13439 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
13440 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_49 0x144f7 |
13441 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
13442 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_50 0x144f8 |
13443 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
13444 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_51 0x144f8 |
13445 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
13446 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_52 0x144f9 |
13447 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
13448 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_53 0x144f9 |
13449 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
13450 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_54 0x144fa |
13451 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
13452 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_55 0x144fa |
13453 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
13454 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_56 0x144fb |
13455 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
13456 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_57 0x144fb |
13457 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
13458 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_58 0x144fc |
13459 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
13460 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_59 0x144fc |
13461 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
13462 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_60 0x144fd |
13463 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
13464 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_61 0x144fd |
13465 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
13466 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_62 0x144fe |
13467 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
13468 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_63 0x144fe |
13469 | #define regBIF_CFG_DEV2_EPF1_0_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
13470 | |
13471 | |
13472 | // addressBlock: nbio_nbif0_bif_cfg_dev2_epf2_bifcfgdecp |
13473 | // base address: 0x10152000 |
13474 | #define regBIF_CFG_DEV2_EPF2_0_VENDOR_ID 0x14800 |
13475 | #define regBIF_CFG_DEV2_EPF2_0_VENDOR_ID_BASE_IDX 5 |
13476 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_ID 0x14800 |
13477 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_ID_BASE_IDX 5 |
13478 | #define regBIF_CFG_DEV2_EPF2_0_COMMAND 0x14801 |
13479 | #define regBIF_CFG_DEV2_EPF2_0_COMMAND_BASE_IDX 5 |
13480 | #define regBIF_CFG_DEV2_EPF2_0_STATUS 0x14801 |
13481 | #define regBIF_CFG_DEV2_EPF2_0_STATUS_BASE_IDX 5 |
13482 | #define regBIF_CFG_DEV2_EPF2_0_REVISION_ID 0x14802 |
13483 | #define regBIF_CFG_DEV2_EPF2_0_REVISION_ID_BASE_IDX 5 |
13484 | #define regBIF_CFG_DEV2_EPF2_0_PROG_INTERFACE 0x14802 |
13485 | #define regBIF_CFG_DEV2_EPF2_0_PROG_INTERFACE_BASE_IDX 5 |
13486 | #define regBIF_CFG_DEV2_EPF2_0_SUB_CLASS 0x14802 |
13487 | #define regBIF_CFG_DEV2_EPF2_0_SUB_CLASS_BASE_IDX 5 |
13488 | #define regBIF_CFG_DEV2_EPF2_0_BASE_CLASS 0x14802 |
13489 | #define regBIF_CFG_DEV2_EPF2_0_BASE_CLASS_BASE_IDX 5 |
13490 | #define regBIF_CFG_DEV2_EPF2_0_CACHE_LINE 0x14803 |
13491 | #define regBIF_CFG_DEV2_EPF2_0_CACHE_LINE_BASE_IDX 5 |
13492 | #define regBIF_CFG_DEV2_EPF2_0_LATENCY 0x14803 |
13493 | #define regBIF_CFG_DEV2_EPF2_0_LATENCY_BASE_IDX 5 |
13494 | #define 0x14803 |
13495 | #define 5 |
13496 | #define regBIF_CFG_DEV2_EPF2_0_BIST 0x14803 |
13497 | #define regBIF_CFG_DEV2_EPF2_0_BIST_BASE_IDX 5 |
13498 | #define regBIF_CFG_DEV2_EPF2_0_BASE_ADDR_1 0x14804 |
13499 | #define regBIF_CFG_DEV2_EPF2_0_BASE_ADDR_1_BASE_IDX 5 |
13500 | #define regBIF_CFG_DEV2_EPF2_0_BASE_ADDR_2 0x14805 |
13501 | #define regBIF_CFG_DEV2_EPF2_0_BASE_ADDR_2_BASE_IDX 5 |
13502 | #define regBIF_CFG_DEV2_EPF2_0_BASE_ADDR_3 0x14806 |
13503 | #define regBIF_CFG_DEV2_EPF2_0_BASE_ADDR_3_BASE_IDX 5 |
13504 | #define regBIF_CFG_DEV2_EPF2_0_BASE_ADDR_4 0x14807 |
13505 | #define regBIF_CFG_DEV2_EPF2_0_BASE_ADDR_4_BASE_IDX 5 |
13506 | #define regBIF_CFG_DEV2_EPF2_0_BASE_ADDR_5 0x14808 |
13507 | #define regBIF_CFG_DEV2_EPF2_0_BASE_ADDR_5_BASE_IDX 5 |
13508 | #define regBIF_CFG_DEV2_EPF2_0_BASE_ADDR_6 0x14809 |
13509 | #define regBIF_CFG_DEV2_EPF2_0_BASE_ADDR_6_BASE_IDX 5 |
13510 | #define regBIF_CFG_DEV2_EPF2_0_CARDBUS_CIS_PTR 0x1480a |
13511 | #define regBIF_CFG_DEV2_EPF2_0_CARDBUS_CIS_PTR_BASE_IDX 5 |
13512 | #define regBIF_CFG_DEV2_EPF2_0_ADAPTER_ID 0x1480b |
13513 | #define regBIF_CFG_DEV2_EPF2_0_ADAPTER_ID_BASE_IDX 5 |
13514 | #define regBIF_CFG_DEV2_EPF2_0_ROM_BASE_ADDR 0x1480c |
13515 | #define regBIF_CFG_DEV2_EPF2_0_ROM_BASE_ADDR_BASE_IDX 5 |
13516 | #define regBIF_CFG_DEV2_EPF2_0_CAP_PTR 0x1480d |
13517 | #define regBIF_CFG_DEV2_EPF2_0_CAP_PTR_BASE_IDX 5 |
13518 | #define regBIF_CFG_DEV2_EPF2_0_INTERRUPT_LINE 0x1480f |
13519 | #define regBIF_CFG_DEV2_EPF2_0_INTERRUPT_LINE_BASE_IDX 5 |
13520 | #define regBIF_CFG_DEV2_EPF2_0_INTERRUPT_PIN 0x1480f |
13521 | #define regBIF_CFG_DEV2_EPF2_0_INTERRUPT_PIN_BASE_IDX 5 |
13522 | #define regBIF_CFG_DEV2_EPF2_0_MIN_GRANT 0x1480f |
13523 | #define regBIF_CFG_DEV2_EPF2_0_MIN_GRANT_BASE_IDX 5 |
13524 | #define regBIF_CFG_DEV2_EPF2_0_MAX_LATENCY 0x1480f |
13525 | #define regBIF_CFG_DEV2_EPF2_0_MAX_LATENCY_BASE_IDX 5 |
13526 | #define regBIF_CFG_DEV2_EPF2_0_VENDOR_CAP_LIST 0x14812 |
13527 | #define regBIF_CFG_DEV2_EPF2_0_VENDOR_CAP_LIST_BASE_IDX 5 |
13528 | #define regBIF_CFG_DEV2_EPF2_0_ADAPTER_ID_W 0x14813 |
13529 | #define regBIF_CFG_DEV2_EPF2_0_ADAPTER_ID_W_BASE_IDX 5 |
13530 | #define regBIF_CFG_DEV2_EPF2_0_PMI_CAP_LIST 0x14814 |
13531 | #define regBIF_CFG_DEV2_EPF2_0_PMI_CAP_LIST_BASE_IDX 5 |
13532 | #define regBIF_CFG_DEV2_EPF2_0_PMI_CAP 0x14814 |
13533 | #define regBIF_CFG_DEV2_EPF2_0_PMI_CAP_BASE_IDX 5 |
13534 | #define regBIF_CFG_DEV2_EPF2_0_PMI_STATUS_CNTL 0x14815 |
13535 | #define regBIF_CFG_DEV2_EPF2_0_PMI_STATUS_CNTL_BASE_IDX 5 |
13536 | #define regBIF_CFG_DEV2_EPF2_0_SBRN 0x14818 |
13537 | #define regBIF_CFG_DEV2_EPF2_0_SBRN_BASE_IDX 5 |
13538 | #define regBIF_CFG_DEV2_EPF2_0_FLADJ 0x14818 |
13539 | #define regBIF_CFG_DEV2_EPF2_0_FLADJ_BASE_IDX 5 |
13540 | #define regBIF_CFG_DEV2_EPF2_0_DBESL_DBESLD 0x14818 |
13541 | #define regBIF_CFG_DEV2_EPF2_0_DBESL_DBESLD_BASE_IDX 5 |
13542 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_CAP_LIST 0x14819 |
13543 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_CAP_LIST_BASE_IDX 5 |
13544 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_CAP 0x14819 |
13545 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_CAP_BASE_IDX 5 |
13546 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_CAP 0x1481a |
13547 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_CAP_BASE_IDX 5 |
13548 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_CNTL 0x1481b |
13549 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_CNTL_BASE_IDX 5 |
13550 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_STATUS 0x1481b |
13551 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_STATUS_BASE_IDX 5 |
13552 | #define regBIF_CFG_DEV2_EPF2_0_LINK_CAP 0x1481c |
13553 | #define regBIF_CFG_DEV2_EPF2_0_LINK_CAP_BASE_IDX 5 |
13554 | #define regBIF_CFG_DEV2_EPF2_0_LINK_CNTL 0x1481d |
13555 | #define regBIF_CFG_DEV2_EPF2_0_LINK_CNTL_BASE_IDX 5 |
13556 | #define regBIF_CFG_DEV2_EPF2_0_LINK_STATUS 0x1481d |
13557 | #define regBIF_CFG_DEV2_EPF2_0_LINK_STATUS_BASE_IDX 5 |
13558 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_CAP2 0x14822 |
13559 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_CAP2_BASE_IDX 5 |
13560 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_CNTL2 0x14823 |
13561 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_CNTL2_BASE_IDX 5 |
13562 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_STATUS2 0x14823 |
13563 | #define regBIF_CFG_DEV2_EPF2_0_DEVICE_STATUS2_BASE_IDX 5 |
13564 | #define regBIF_CFG_DEV2_EPF2_0_LINK_CAP2 0x14824 |
13565 | #define regBIF_CFG_DEV2_EPF2_0_LINK_CAP2_BASE_IDX 5 |
13566 | #define regBIF_CFG_DEV2_EPF2_0_LINK_CNTL2 0x14825 |
13567 | #define regBIF_CFG_DEV2_EPF2_0_LINK_CNTL2_BASE_IDX 5 |
13568 | #define regBIF_CFG_DEV2_EPF2_0_LINK_STATUS2 0x14825 |
13569 | #define regBIF_CFG_DEV2_EPF2_0_LINK_STATUS2_BASE_IDX 5 |
13570 | #define regBIF_CFG_DEV2_EPF2_0_MSI_CAP_LIST 0x14828 |
13571 | #define regBIF_CFG_DEV2_EPF2_0_MSI_CAP_LIST_BASE_IDX 5 |
13572 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MSG_CNTL 0x14828 |
13573 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MSG_CNTL_BASE_IDX 5 |
13574 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MSG_ADDR_LO 0x14829 |
13575 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
13576 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MSG_ADDR_HI 0x1482a |
13577 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
13578 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MSG_DATA 0x1482a |
13579 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MSG_DATA_BASE_IDX 5 |
13580 | #define regBIF_CFG_DEV2_EPF2_0_MSI_EXT_MSG_DATA 0x1482a |
13581 | #define regBIF_CFG_DEV2_EPF2_0_MSI_EXT_MSG_DATA_BASE_IDX 5 |
13582 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MASK 0x1482b |
13583 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MASK_BASE_IDX 5 |
13584 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MSG_DATA_64 0x1482b |
13585 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MSG_DATA_64_BASE_IDX 5 |
13586 | #define regBIF_CFG_DEV2_EPF2_0_MSI_EXT_MSG_DATA_64 0x1482b |
13587 | #define regBIF_CFG_DEV2_EPF2_0_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
13588 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MASK_64 0x1482c |
13589 | #define regBIF_CFG_DEV2_EPF2_0_MSI_MASK_64_BASE_IDX 5 |
13590 | #define regBIF_CFG_DEV2_EPF2_0_MSI_PENDING 0x1482c |
13591 | #define regBIF_CFG_DEV2_EPF2_0_MSI_PENDING_BASE_IDX 5 |
13592 | #define regBIF_CFG_DEV2_EPF2_0_MSI_PENDING_64 0x1482d |
13593 | #define regBIF_CFG_DEV2_EPF2_0_MSI_PENDING_64_BASE_IDX 5 |
13594 | #define regBIF_CFG_DEV2_EPF2_0_MSIX_CAP_LIST 0x14830 |
13595 | #define regBIF_CFG_DEV2_EPF2_0_MSIX_CAP_LIST_BASE_IDX 5 |
13596 | #define regBIF_CFG_DEV2_EPF2_0_MSIX_MSG_CNTL 0x14830 |
13597 | #define regBIF_CFG_DEV2_EPF2_0_MSIX_MSG_CNTL_BASE_IDX 5 |
13598 | #define regBIF_CFG_DEV2_EPF2_0_MSIX_TABLE 0x14831 |
13599 | #define regBIF_CFG_DEV2_EPF2_0_MSIX_TABLE_BASE_IDX 5 |
13600 | #define regBIF_CFG_DEV2_EPF2_0_MSIX_PBA 0x14832 |
13601 | #define regBIF_CFG_DEV2_EPF2_0_MSIX_PBA_BASE_IDX 5 |
13602 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x14840 |
13603 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
13604 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_VENDOR_SPECIFIC_HDR 0x14841 |
13605 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
13606 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_VENDOR_SPECIFIC1 0x14842 |
13607 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
13608 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_VENDOR_SPECIFIC2 0x14843 |
13609 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
13610 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x14854 |
13611 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
13612 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_UNCORR_ERR_STATUS 0x14855 |
13613 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
13614 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_UNCORR_ERR_MASK 0x14856 |
13615 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
13616 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_UNCORR_ERR_SEVERITY 0x14857 |
13617 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
13618 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_CORR_ERR_STATUS 0x14858 |
13619 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
13620 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_CORR_ERR_MASK 0x14859 |
13621 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
13622 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ADV_ERR_CAP_CNTL 0x1485a |
13623 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
13624 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_HDR_LOG0 0x1485b |
13625 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_HDR_LOG0_BASE_IDX 5 |
13626 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_HDR_LOG1 0x1485c |
13627 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_HDR_LOG1_BASE_IDX 5 |
13628 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_HDR_LOG2 0x1485d |
13629 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_HDR_LOG2_BASE_IDX 5 |
13630 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_HDR_LOG3 0x1485e |
13631 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_HDR_LOG3_BASE_IDX 5 |
13632 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TLP_PREFIX_LOG0 0x14862 |
13633 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
13634 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TLP_PREFIX_LOG1 0x14863 |
13635 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
13636 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TLP_PREFIX_LOG2 0x14864 |
13637 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
13638 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TLP_PREFIX_LOG3 0x14865 |
13639 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
13640 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR_ENH_CAP_LIST 0x14880 |
13641 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
13642 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR1_CAP 0x14881 |
13643 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR1_CAP_BASE_IDX 5 |
13644 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR1_CNTL 0x14882 |
13645 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR1_CNTL_BASE_IDX 5 |
13646 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR2_CAP 0x14883 |
13647 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR2_CAP_BASE_IDX 5 |
13648 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR2_CNTL 0x14884 |
13649 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR2_CNTL_BASE_IDX 5 |
13650 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR3_CAP 0x14885 |
13651 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR3_CAP_BASE_IDX 5 |
13652 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR3_CNTL 0x14886 |
13653 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR3_CNTL_BASE_IDX 5 |
13654 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR4_CAP 0x14887 |
13655 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR4_CAP_BASE_IDX 5 |
13656 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR4_CNTL 0x14888 |
13657 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR4_CNTL_BASE_IDX 5 |
13658 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR5_CAP 0x14889 |
13659 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR5_CAP_BASE_IDX 5 |
13660 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR5_CNTL 0x1488a |
13661 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR5_CNTL_BASE_IDX 5 |
13662 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR6_CAP 0x1488b |
13663 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR6_CAP_BASE_IDX 5 |
13664 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR6_CNTL 0x1488c |
13665 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_BAR6_CNTL_BASE_IDX 5 |
13666 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x14890 |
13667 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
13668 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PWR_BUDGET_DATA_SELECT 0x14891 |
13669 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
13670 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PWR_BUDGET_DATA 0x14892 |
13671 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
13672 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PWR_BUDGET_CAP 0x14893 |
13673 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
13674 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_ENH_CAP_LIST 0x14894 |
13675 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
13676 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_CAP 0x14895 |
13677 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_CAP_BASE_IDX 5 |
13678 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_LATENCY_INDICATOR 0x14896 |
13679 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
13680 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_STATUS 0x14897 |
13681 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_STATUS_BASE_IDX 5 |
13682 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_CNTL 0x14897 |
13683 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_CNTL_BASE_IDX 5 |
13684 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x14898 |
13685 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
13686 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x14898 |
13687 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
13688 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x14898 |
13689 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
13690 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x14898 |
13691 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
13692 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x14899 |
13693 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
13694 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x14899 |
13695 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
13696 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x14899 |
13697 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
13698 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x14899 |
13699 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
13700 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ACS_ENH_CAP_LIST 0x148a8 |
13701 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
13702 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ACS_CAP 0x148a9 |
13703 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ACS_CAP_BASE_IDX 5 |
13704 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ACS_CNTL 0x148a9 |
13705 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ACS_CNTL_BASE_IDX 5 |
13706 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PASID_ENH_CAP_LIST 0x148b4 |
13707 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
13708 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PASID_CAP 0x148b5 |
13709 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PASID_CAP_BASE_IDX 5 |
13710 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PASID_CNTL 0x148b5 |
13711 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_PASID_CNTL_BASE_IDX 5 |
13712 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ARI_ENH_CAP_LIST 0x148ca |
13713 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
13714 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ARI_CAP 0x148cb |
13715 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ARI_CAP_BASE_IDX 5 |
13716 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ARI_CNTL 0x148cb |
13717 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_ARI_CNTL_BASE_IDX 5 |
13718 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_REQR_ENH_CAP_LIST 0x148dc |
13719 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
13720 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_REQR_CAP 0x148dd |
13721 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
13722 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_REQR_CNTL 0x148de |
13723 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
13724 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_0 0x148df |
13725 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
13726 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_1 0x148df |
13727 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
13728 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_2 0x148e0 |
13729 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
13730 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_3 0x148e0 |
13731 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
13732 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_4 0x148e1 |
13733 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
13734 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_5 0x148e1 |
13735 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
13736 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_6 0x148e2 |
13737 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
13738 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_7 0x148e2 |
13739 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
13740 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_8 0x148e3 |
13741 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
13742 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_9 0x148e3 |
13743 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
13744 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_10 0x148e4 |
13745 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
13746 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_11 0x148e4 |
13747 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
13748 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_12 0x148e5 |
13749 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
13750 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_13 0x148e5 |
13751 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
13752 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_14 0x148e6 |
13753 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
13754 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_15 0x148e6 |
13755 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
13756 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_16 0x148e7 |
13757 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
13758 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_17 0x148e7 |
13759 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
13760 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_18 0x148e8 |
13761 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
13762 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_19 0x148e8 |
13763 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
13764 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_20 0x148e9 |
13765 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
13766 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_21 0x148e9 |
13767 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
13768 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_22 0x148ea |
13769 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
13770 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_23 0x148ea |
13771 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
13772 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_24 0x148eb |
13773 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
13774 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_25 0x148eb |
13775 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
13776 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_26 0x148ec |
13777 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
13778 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_27 0x148ec |
13779 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
13780 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_28 0x148ed |
13781 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
13782 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_29 0x148ed |
13783 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
13784 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_30 0x148ee |
13785 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
13786 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_31 0x148ee |
13787 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
13788 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_32 0x148ef |
13789 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
13790 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_33 0x148ef |
13791 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
13792 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_34 0x148f0 |
13793 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
13794 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_35 0x148f0 |
13795 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
13796 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_36 0x148f1 |
13797 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
13798 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_37 0x148f1 |
13799 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
13800 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_38 0x148f2 |
13801 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
13802 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_39 0x148f2 |
13803 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
13804 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_40 0x148f3 |
13805 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
13806 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_41 0x148f3 |
13807 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
13808 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_42 0x148f4 |
13809 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
13810 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_43 0x148f4 |
13811 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
13812 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_44 0x148f5 |
13813 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
13814 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_45 0x148f5 |
13815 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
13816 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_46 0x148f6 |
13817 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
13818 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_47 0x148f6 |
13819 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
13820 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_48 0x148f7 |
13821 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
13822 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_49 0x148f7 |
13823 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
13824 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_50 0x148f8 |
13825 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
13826 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_51 0x148f8 |
13827 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
13828 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_52 0x148f9 |
13829 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
13830 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_53 0x148f9 |
13831 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
13832 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_54 0x148fa |
13833 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
13834 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_55 0x148fa |
13835 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
13836 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_56 0x148fb |
13837 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
13838 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_57 0x148fb |
13839 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
13840 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_58 0x148fc |
13841 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
13842 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_59 0x148fc |
13843 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
13844 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_60 0x148fd |
13845 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
13846 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_61 0x148fd |
13847 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
13848 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_62 0x148fe |
13849 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
13850 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_63 0x148fe |
13851 | #define regBIF_CFG_DEV2_EPF2_0_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
13852 | |
13853 | |
13854 | // addressBlock: nbio_pcie0_bifplr0_cfgdecp |
13855 | // base address: 0x11100000 |
13856 | #define regBIFPLR0_0_VENDOR_ID 0x400000 |
13857 | #define regBIFPLR0_0_VENDOR_ID_BASE_IDX 5 |
13858 | #define regBIFPLR0_0_DEVICE_ID 0x400000 |
13859 | #define regBIFPLR0_0_DEVICE_ID_BASE_IDX 5 |
13860 | #define regBIFPLR0_0_COMMAND 0x400001 |
13861 | #define regBIFPLR0_0_COMMAND_BASE_IDX 5 |
13862 | #define regBIFPLR0_0_STATUS 0x400001 |
13863 | #define regBIFPLR0_0_STATUS_BASE_IDX 5 |
13864 | #define regBIFPLR0_0_REVISION_ID 0x400002 |
13865 | #define regBIFPLR0_0_REVISION_ID_BASE_IDX 5 |
13866 | #define regBIFPLR0_0_PROG_INTERFACE 0x400002 |
13867 | #define regBIFPLR0_0_PROG_INTERFACE_BASE_IDX 5 |
13868 | #define regBIFPLR0_0_SUB_CLASS 0x400002 |
13869 | #define regBIFPLR0_0_SUB_CLASS_BASE_IDX 5 |
13870 | #define regBIFPLR0_0_BASE_CLASS 0x400002 |
13871 | #define regBIFPLR0_0_BASE_CLASS_BASE_IDX 5 |
13872 | #define regBIFPLR0_0_CACHE_LINE 0x400003 |
13873 | #define regBIFPLR0_0_CACHE_LINE_BASE_IDX 5 |
13874 | #define regBIFPLR0_0_LATENCY 0x400003 |
13875 | #define regBIFPLR0_0_LATENCY_BASE_IDX 5 |
13876 | #define 0x400003 |
13877 | #define 5 |
13878 | #define regBIFPLR0_0_BIST 0x400003 |
13879 | #define regBIFPLR0_0_BIST_BASE_IDX 5 |
13880 | #define regBIFPLR0_0_SUB_BUS_NUMBER_LATENCY 0x400006 |
13881 | #define regBIFPLR0_0_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
13882 | #define regBIFPLR0_0_IO_BASE_LIMIT 0x400007 |
13883 | #define regBIFPLR0_0_IO_BASE_LIMIT_BASE_IDX 5 |
13884 | #define regBIFPLR0_0_SECONDARY_STATUS 0x400007 |
13885 | #define regBIFPLR0_0_SECONDARY_STATUS_BASE_IDX 5 |
13886 | #define regBIFPLR0_0_MEM_BASE_LIMIT 0x400008 |
13887 | #define regBIFPLR0_0_MEM_BASE_LIMIT_BASE_IDX 5 |
13888 | #define regBIFPLR0_0_PREF_BASE_LIMIT 0x400009 |
13889 | #define regBIFPLR0_0_PREF_BASE_LIMIT_BASE_IDX 5 |
13890 | #define regBIFPLR0_0_PREF_BASE_UPPER 0x40000a |
13891 | #define regBIFPLR0_0_PREF_BASE_UPPER_BASE_IDX 5 |
13892 | #define regBIFPLR0_0_PREF_LIMIT_UPPER 0x40000b |
13893 | #define regBIFPLR0_0_PREF_LIMIT_UPPER_BASE_IDX 5 |
13894 | #define regBIFPLR0_0_IO_BASE_LIMIT_HI 0x40000c |
13895 | #define regBIFPLR0_0_IO_BASE_LIMIT_HI_BASE_IDX 5 |
13896 | #define regBIFPLR0_0_CAP_PTR 0x40000d |
13897 | #define regBIFPLR0_0_CAP_PTR_BASE_IDX 5 |
13898 | #define regBIFPLR0_0_ROM_BASE_ADDR 0x40000e |
13899 | #define regBIFPLR0_0_ROM_BASE_ADDR_BASE_IDX 5 |
13900 | #define regBIFPLR0_0_INTERRUPT_LINE 0x40000f |
13901 | #define regBIFPLR0_0_INTERRUPT_LINE_BASE_IDX 5 |
13902 | #define regBIFPLR0_0_INTERRUPT_PIN 0x40000f |
13903 | #define regBIFPLR0_0_INTERRUPT_PIN_BASE_IDX 5 |
13904 | #define regBIFPLR0_0_IRQ_BRIDGE_CNTL 0x40000f |
13905 | #define regBIFPLR0_0_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
13906 | #define regBIFPLR0_0_EXT_BRIDGE_CNTL 0x400010 |
13907 | #define regBIFPLR0_0_EXT_BRIDGE_CNTL_BASE_IDX 5 |
13908 | #define regBIFPLR0_0_VENDOR_CAP_LIST 0x400012 |
13909 | #define regBIFPLR0_0_VENDOR_CAP_LIST_BASE_IDX 5 |
13910 | #define regBIFPLR0_0_ADAPTER_ID_W 0x400013 |
13911 | #define regBIFPLR0_0_ADAPTER_ID_W_BASE_IDX 5 |
13912 | #define regBIFPLR0_0_PMI_CAP_LIST 0x400014 |
13913 | #define regBIFPLR0_0_PMI_CAP_LIST_BASE_IDX 5 |
13914 | #define regBIFPLR0_0_PMI_CAP 0x400014 |
13915 | #define regBIFPLR0_0_PMI_CAP_BASE_IDX 5 |
13916 | #define regBIFPLR0_0_PMI_STATUS_CNTL 0x400015 |
13917 | #define regBIFPLR0_0_PMI_STATUS_CNTL_BASE_IDX 5 |
13918 | #define regBIFPLR0_0_PCIE_CAP_LIST 0x400016 |
13919 | #define regBIFPLR0_0_PCIE_CAP_LIST_BASE_IDX 5 |
13920 | #define regBIFPLR0_0_PCIE_CAP 0x400016 |
13921 | #define regBIFPLR0_0_PCIE_CAP_BASE_IDX 5 |
13922 | #define regBIFPLR0_0_DEVICE_CAP 0x400017 |
13923 | #define regBIFPLR0_0_DEVICE_CAP_BASE_IDX 5 |
13924 | #define regBIFPLR0_0_DEVICE_CNTL 0x400018 |
13925 | #define regBIFPLR0_0_DEVICE_CNTL_BASE_IDX 5 |
13926 | #define regBIFPLR0_0_DEVICE_STATUS 0x400018 |
13927 | #define regBIFPLR0_0_DEVICE_STATUS_BASE_IDX 5 |
13928 | #define regBIFPLR0_0_LINK_CAP 0x400019 |
13929 | #define regBIFPLR0_0_LINK_CAP_BASE_IDX 5 |
13930 | #define regBIFPLR0_0_LINK_CNTL 0x40001a |
13931 | #define regBIFPLR0_0_LINK_CNTL_BASE_IDX 5 |
13932 | #define regBIFPLR0_0_LINK_STATUS 0x40001a |
13933 | #define regBIFPLR0_0_LINK_STATUS_BASE_IDX 5 |
13934 | #define regBIFPLR0_0_SLOT_CAP 0x40001b |
13935 | #define regBIFPLR0_0_SLOT_CAP_BASE_IDX 5 |
13936 | #define regBIFPLR0_0_SLOT_CNTL 0x40001c |
13937 | #define regBIFPLR0_0_SLOT_CNTL_BASE_IDX 5 |
13938 | #define regBIFPLR0_0_SLOT_STATUS 0x40001c |
13939 | #define regBIFPLR0_0_SLOT_STATUS_BASE_IDX 5 |
13940 | #define regBIFPLR0_0_ROOT_CNTL 0x40001d |
13941 | #define regBIFPLR0_0_ROOT_CNTL_BASE_IDX 5 |
13942 | #define regBIFPLR0_0_ROOT_CAP 0x40001d |
13943 | #define regBIFPLR0_0_ROOT_CAP_BASE_IDX 5 |
13944 | #define regBIFPLR0_0_ROOT_STATUS 0x40001e |
13945 | #define regBIFPLR0_0_ROOT_STATUS_BASE_IDX 5 |
13946 | #define regBIFPLR0_0_DEVICE_CAP2 0x40001f |
13947 | #define regBIFPLR0_0_DEVICE_CAP2_BASE_IDX 5 |
13948 | #define regBIFPLR0_0_DEVICE_CNTL2 0x400020 |
13949 | #define regBIFPLR0_0_DEVICE_CNTL2_BASE_IDX 5 |
13950 | #define regBIFPLR0_0_DEVICE_STATUS2 0x400020 |
13951 | #define regBIFPLR0_0_DEVICE_STATUS2_BASE_IDX 5 |
13952 | #define regBIFPLR0_0_LINK_CAP2 0x400021 |
13953 | #define regBIFPLR0_0_LINK_CAP2_BASE_IDX 5 |
13954 | #define regBIFPLR0_0_LINK_CNTL2 0x400022 |
13955 | #define regBIFPLR0_0_LINK_CNTL2_BASE_IDX 5 |
13956 | #define regBIFPLR0_0_LINK_STATUS2 0x400022 |
13957 | #define regBIFPLR0_0_LINK_STATUS2_BASE_IDX 5 |
13958 | #define regBIFPLR0_0_SLOT_CAP2 0x400023 |
13959 | #define regBIFPLR0_0_SLOT_CAP2_BASE_IDX 5 |
13960 | #define regBIFPLR0_0_SLOT_CNTL2 0x400024 |
13961 | #define regBIFPLR0_0_SLOT_CNTL2_BASE_IDX 5 |
13962 | #define regBIFPLR0_0_SLOT_STATUS2 0x400024 |
13963 | #define regBIFPLR0_0_SLOT_STATUS2_BASE_IDX 5 |
13964 | #define regBIFPLR0_0_MSI_CAP_LIST 0x400028 |
13965 | #define regBIFPLR0_0_MSI_CAP_LIST_BASE_IDX 5 |
13966 | #define regBIFPLR0_0_MSI_MSG_CNTL 0x400028 |
13967 | #define regBIFPLR0_0_MSI_MSG_CNTL_BASE_IDX 5 |
13968 | #define regBIFPLR0_0_MSI_MSG_ADDR_LO 0x400029 |
13969 | #define regBIFPLR0_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
13970 | #define regBIFPLR0_0_MSI_MSG_ADDR_HI 0x40002a |
13971 | #define regBIFPLR0_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
13972 | #define regBIFPLR0_0_MSI_MSG_DATA 0x40002a |
13973 | #define regBIFPLR0_0_MSI_MSG_DATA_BASE_IDX 5 |
13974 | #define regBIFPLR0_0_MSI_MSG_DATA_64 0x40002b |
13975 | #define regBIFPLR0_0_MSI_MSG_DATA_64_BASE_IDX 5 |
13976 | #define regBIFPLR0_0_SSID_CAP_LIST 0x400030 |
13977 | #define regBIFPLR0_0_SSID_CAP_LIST_BASE_IDX 5 |
13978 | #define regBIFPLR0_0_SSID_CAP 0x400031 |
13979 | #define regBIFPLR0_0_SSID_CAP_BASE_IDX 5 |
13980 | #define regBIFPLR0_0_MSI_MAP_CAP_LIST 0x400032 |
13981 | #define regBIFPLR0_0_MSI_MAP_CAP_LIST_BASE_IDX 5 |
13982 | #define regBIFPLR0_0_MSI_MAP_CAP 0x400032 |
13983 | #define regBIFPLR0_0_MSI_MAP_CAP_BASE_IDX 5 |
13984 | #define regBIFPLR0_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x400040 |
13985 | #define regBIFPLR0_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
13986 | #define regBIFPLR0_0_PCIE_VENDOR_SPECIFIC_HDR 0x400041 |
13987 | #define regBIFPLR0_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
13988 | #define regBIFPLR0_0_PCIE_VENDOR_SPECIFIC1 0x400042 |
13989 | #define regBIFPLR0_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
13990 | #define regBIFPLR0_0_PCIE_VENDOR_SPECIFIC2 0x400043 |
13991 | #define regBIFPLR0_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
13992 | #define regBIFPLR0_0_PCIE_VC_ENH_CAP_LIST 0x400044 |
13993 | #define regBIFPLR0_0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
13994 | #define regBIFPLR0_0_PCIE_PORT_VC_CAP_REG1 0x400045 |
13995 | #define regBIFPLR0_0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
13996 | #define regBIFPLR0_0_PCIE_PORT_VC_CAP_REG2 0x400046 |
13997 | #define regBIFPLR0_0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
13998 | #define regBIFPLR0_0_PCIE_PORT_VC_CNTL 0x400047 |
13999 | #define regBIFPLR0_0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
14000 | #define regBIFPLR0_0_PCIE_PORT_VC_STATUS 0x400047 |
14001 | #define regBIFPLR0_0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
14002 | #define regBIFPLR0_0_PCIE_VC0_RESOURCE_CAP 0x400048 |
14003 | #define regBIFPLR0_0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
14004 | #define regBIFPLR0_0_PCIE_VC0_RESOURCE_CNTL 0x400049 |
14005 | #define regBIFPLR0_0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
14006 | #define regBIFPLR0_0_PCIE_VC0_RESOURCE_STATUS 0x40004a |
14007 | #define regBIFPLR0_0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
14008 | #define regBIFPLR0_0_PCIE_VC1_RESOURCE_CAP 0x40004b |
14009 | #define regBIFPLR0_0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
14010 | #define regBIFPLR0_0_PCIE_VC1_RESOURCE_CNTL 0x40004c |
14011 | #define regBIFPLR0_0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
14012 | #define regBIFPLR0_0_PCIE_VC1_RESOURCE_STATUS 0x40004d |
14013 | #define regBIFPLR0_0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
14014 | #define regBIFPLR0_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x400050 |
14015 | #define regBIFPLR0_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
14016 | #define regBIFPLR0_0_PCIE_DEV_SERIAL_NUM_DW1 0x400051 |
14017 | #define regBIFPLR0_0_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
14018 | #define regBIFPLR0_0_PCIE_DEV_SERIAL_NUM_DW2 0x400052 |
14019 | #define regBIFPLR0_0_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
14020 | #define regBIFPLR0_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x400054 |
14021 | #define regBIFPLR0_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
14022 | #define regBIFPLR0_0_PCIE_UNCORR_ERR_STATUS 0x400055 |
14023 | #define regBIFPLR0_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
14024 | #define regBIFPLR0_0_PCIE_UNCORR_ERR_MASK 0x400056 |
14025 | #define regBIFPLR0_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
14026 | #define regBIFPLR0_0_PCIE_UNCORR_ERR_SEVERITY 0x400057 |
14027 | #define regBIFPLR0_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
14028 | #define regBIFPLR0_0_PCIE_CORR_ERR_STATUS 0x400058 |
14029 | #define regBIFPLR0_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
14030 | #define regBIFPLR0_0_PCIE_CORR_ERR_MASK 0x400059 |
14031 | #define regBIFPLR0_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
14032 | #define regBIFPLR0_0_PCIE_ADV_ERR_CAP_CNTL 0x40005a |
14033 | #define regBIFPLR0_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
14034 | #define regBIFPLR0_0_PCIE_HDR_LOG0 0x40005b |
14035 | #define regBIFPLR0_0_PCIE_HDR_LOG0_BASE_IDX 5 |
14036 | #define regBIFPLR0_0_PCIE_HDR_LOG1 0x40005c |
14037 | #define regBIFPLR0_0_PCIE_HDR_LOG1_BASE_IDX 5 |
14038 | #define regBIFPLR0_0_PCIE_HDR_LOG2 0x40005d |
14039 | #define regBIFPLR0_0_PCIE_HDR_LOG2_BASE_IDX 5 |
14040 | #define regBIFPLR0_0_PCIE_HDR_LOG3 0x40005e |
14041 | #define regBIFPLR0_0_PCIE_HDR_LOG3_BASE_IDX 5 |
14042 | #define regBIFPLR0_0_PCIE_ROOT_ERR_CMD 0x40005f |
14043 | #define regBIFPLR0_0_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
14044 | #define regBIFPLR0_0_PCIE_ROOT_ERR_STATUS 0x400060 |
14045 | #define regBIFPLR0_0_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
14046 | #define regBIFPLR0_0_PCIE_ERR_SRC_ID 0x400061 |
14047 | #define regBIFPLR0_0_PCIE_ERR_SRC_ID_BASE_IDX 5 |
14048 | #define regBIFPLR0_0_PCIE_TLP_PREFIX_LOG0 0x400062 |
14049 | #define regBIFPLR0_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
14050 | #define regBIFPLR0_0_PCIE_TLP_PREFIX_LOG1 0x400063 |
14051 | #define regBIFPLR0_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
14052 | #define regBIFPLR0_0_PCIE_TLP_PREFIX_LOG2 0x400064 |
14053 | #define regBIFPLR0_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
14054 | #define regBIFPLR0_0_PCIE_TLP_PREFIX_LOG3 0x400065 |
14055 | #define regBIFPLR0_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
14056 | #define regBIFPLR0_0_PCIE_SECONDARY_ENH_CAP_LIST 0x40009c |
14057 | #define regBIFPLR0_0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
14058 | #define regBIFPLR0_0_PCIE_LINK_CNTL3 0x40009d |
14059 | #define regBIFPLR0_0_PCIE_LINK_CNTL3_BASE_IDX 5 |
14060 | #define regBIFPLR0_0_PCIE_LANE_ERROR_STATUS 0x40009e |
14061 | #define regBIFPLR0_0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
14062 | #define regBIFPLR0_0_PCIE_LANE_0_EQUALIZATION_CNTL 0x40009f |
14063 | #define regBIFPLR0_0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
14064 | #define regBIFPLR0_0_PCIE_LANE_1_EQUALIZATION_CNTL 0x40009f |
14065 | #define regBIFPLR0_0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
14066 | #define regBIFPLR0_0_PCIE_LANE_2_EQUALIZATION_CNTL 0x4000a0 |
14067 | #define regBIFPLR0_0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
14068 | #define regBIFPLR0_0_PCIE_LANE_3_EQUALIZATION_CNTL 0x4000a0 |
14069 | #define regBIFPLR0_0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
14070 | #define regBIFPLR0_0_PCIE_LANE_4_EQUALIZATION_CNTL 0x4000a1 |
14071 | #define regBIFPLR0_0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
14072 | #define regBIFPLR0_0_PCIE_LANE_5_EQUALIZATION_CNTL 0x4000a1 |
14073 | #define regBIFPLR0_0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
14074 | #define regBIFPLR0_0_PCIE_LANE_6_EQUALIZATION_CNTL 0x4000a2 |
14075 | #define regBIFPLR0_0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
14076 | #define regBIFPLR0_0_PCIE_LANE_7_EQUALIZATION_CNTL 0x4000a2 |
14077 | #define regBIFPLR0_0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
14078 | #define regBIFPLR0_0_PCIE_LANE_8_EQUALIZATION_CNTL 0x4000a3 |
14079 | #define regBIFPLR0_0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
14080 | #define regBIFPLR0_0_PCIE_LANE_9_EQUALIZATION_CNTL 0x4000a3 |
14081 | #define regBIFPLR0_0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
14082 | #define regBIFPLR0_0_PCIE_LANE_10_EQUALIZATION_CNTL 0x4000a4 |
14083 | #define regBIFPLR0_0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
14084 | #define regBIFPLR0_0_PCIE_LANE_11_EQUALIZATION_CNTL 0x4000a4 |
14085 | #define regBIFPLR0_0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
14086 | #define regBIFPLR0_0_PCIE_LANE_12_EQUALIZATION_CNTL 0x4000a5 |
14087 | #define regBIFPLR0_0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
14088 | #define regBIFPLR0_0_PCIE_LANE_13_EQUALIZATION_CNTL 0x4000a5 |
14089 | #define regBIFPLR0_0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
14090 | #define regBIFPLR0_0_PCIE_LANE_14_EQUALIZATION_CNTL 0x4000a6 |
14091 | #define regBIFPLR0_0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
14092 | #define regBIFPLR0_0_PCIE_LANE_15_EQUALIZATION_CNTL 0x4000a6 |
14093 | #define regBIFPLR0_0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
14094 | #define regBIFPLR0_0_PCIE_ACS_ENH_CAP_LIST 0x4000a8 |
14095 | #define regBIFPLR0_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
14096 | #define regBIFPLR0_0_PCIE_ACS_CAP 0x4000a9 |
14097 | #define regBIFPLR0_0_PCIE_ACS_CAP_BASE_IDX 5 |
14098 | #define regBIFPLR0_0_PCIE_ACS_CNTL 0x4000a9 |
14099 | #define regBIFPLR0_0_PCIE_ACS_CNTL_BASE_IDX 5 |
14100 | #define regBIFPLR0_0_PCIE_MC_ENH_CAP_LIST 0x4000bc |
14101 | #define regBIFPLR0_0_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
14102 | #define regBIFPLR0_0_PCIE_MC_CAP 0x4000bd |
14103 | #define regBIFPLR0_0_PCIE_MC_CAP_BASE_IDX 5 |
14104 | #define regBIFPLR0_0_PCIE_MC_CNTL 0x4000bd |
14105 | #define regBIFPLR0_0_PCIE_MC_CNTL_BASE_IDX 5 |
14106 | #define regBIFPLR0_0_PCIE_MC_ADDR0 0x4000be |
14107 | #define regBIFPLR0_0_PCIE_MC_ADDR0_BASE_IDX 5 |
14108 | #define regBIFPLR0_0_PCIE_MC_ADDR1 0x4000bf |
14109 | #define regBIFPLR0_0_PCIE_MC_ADDR1_BASE_IDX 5 |
14110 | #define regBIFPLR0_0_PCIE_MC_RCV0 0x4000c0 |
14111 | #define regBIFPLR0_0_PCIE_MC_RCV0_BASE_IDX 5 |
14112 | #define regBIFPLR0_0_PCIE_MC_RCV1 0x4000c1 |
14113 | #define regBIFPLR0_0_PCIE_MC_RCV1_BASE_IDX 5 |
14114 | #define regBIFPLR0_0_PCIE_MC_BLOCK_ALL0 0x4000c2 |
14115 | #define regBIFPLR0_0_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
14116 | #define regBIFPLR0_0_PCIE_MC_BLOCK_ALL1 0x4000c3 |
14117 | #define regBIFPLR0_0_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
14118 | #define regBIFPLR0_0_PCIE_MC_BLOCK_UNTRANSLATED_0 0x4000c4 |
14119 | #define regBIFPLR0_0_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
14120 | #define regBIFPLR0_0_PCIE_MC_BLOCK_UNTRANSLATED_1 0x4000c5 |
14121 | #define regBIFPLR0_0_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
14122 | #define regBIFPLR0_0_PCIE_MC_OVERLAY_BAR0 0x4000c6 |
14123 | #define regBIFPLR0_0_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
14124 | #define regBIFPLR0_0_PCIE_MC_OVERLAY_BAR1 0x4000c7 |
14125 | #define regBIFPLR0_0_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
14126 | #define regBIFPLR0_0_PCIE_L1_PM_SUB_CAP_LIST 0x4000dc |
14127 | #define regBIFPLR0_0_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
14128 | #define regBIFPLR0_0_PCIE_L1_PM_SUB_CAP 0x4000dd |
14129 | #define regBIFPLR0_0_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
14130 | #define regBIFPLR0_0_PCIE_L1_PM_SUB_CNTL 0x4000de |
14131 | #define regBIFPLR0_0_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
14132 | #define regBIFPLR0_0_PCIE_L1_PM_SUB_CNTL2 0x4000df |
14133 | #define regBIFPLR0_0_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
14134 | #define regBIFPLR0_0_PCIE_DPC_ENH_CAP_LIST 0x4000e0 |
14135 | #define regBIFPLR0_0_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
14136 | #define regBIFPLR0_0_PCIE_DPC_CAP_LIST 0x4000e1 |
14137 | #define regBIFPLR0_0_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
14138 | #define regBIFPLR0_0_PCIE_DPC_CNTL 0x4000e1 |
14139 | #define regBIFPLR0_0_PCIE_DPC_CNTL_BASE_IDX 5 |
14140 | #define regBIFPLR0_0_PCIE_DPC_STATUS 0x4000e2 |
14141 | #define regBIFPLR0_0_PCIE_DPC_STATUS_BASE_IDX 5 |
14142 | #define regBIFPLR0_0_PCIE_DPC_ERROR_SOURCE_ID 0x4000e2 |
14143 | #define regBIFPLR0_0_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
14144 | #define regBIFPLR0_0_PCIE_RP_PIO_STATUS 0x4000e3 |
14145 | #define regBIFPLR0_0_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
14146 | #define regBIFPLR0_0_PCIE_RP_PIO_MASK 0x4000e4 |
14147 | #define regBIFPLR0_0_PCIE_RP_PIO_MASK_BASE_IDX 5 |
14148 | #define regBIFPLR0_0_PCIE_RP_PIO_SEVERITY 0x4000e5 |
14149 | #define regBIFPLR0_0_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
14150 | #define regBIFPLR0_0_PCIE_RP_PIO_SYSERROR 0x4000e6 |
14151 | #define regBIFPLR0_0_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
14152 | #define regBIFPLR0_0_PCIE_RP_PIO_EXCEPTION 0x4000e7 |
14153 | #define regBIFPLR0_0_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
14154 | #define regBIFPLR0_0_PCIE_RP_PIO_HDR_LOG0 0x4000e8 |
14155 | #define regBIFPLR0_0_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
14156 | #define regBIFPLR0_0_PCIE_RP_PIO_HDR_LOG1 0x4000e9 |
14157 | #define regBIFPLR0_0_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
14158 | #define regBIFPLR0_0_PCIE_RP_PIO_HDR_LOG2 0x4000ea |
14159 | #define regBIFPLR0_0_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
14160 | #define regBIFPLR0_0_PCIE_RP_PIO_HDR_LOG3 0x4000eb |
14161 | #define regBIFPLR0_0_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
14162 | #define regBIFPLR0_0_PCIE_RP_PIO_PREFIX_LOG0 0x4000ed |
14163 | #define regBIFPLR0_0_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
14164 | #define regBIFPLR0_0_PCIE_RP_PIO_PREFIX_LOG1 0x4000ee |
14165 | #define regBIFPLR0_0_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
14166 | #define regBIFPLR0_0_PCIE_RP_PIO_PREFIX_LOG2 0x4000ef |
14167 | #define regBIFPLR0_0_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
14168 | #define regBIFPLR0_0_PCIE_RP_PIO_PREFIX_LOG3 0x4000f0 |
14169 | #define regBIFPLR0_0_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
14170 | #define regBIFPLR0_0_PCIE_ESM_CAP_LIST 0x4000f1 |
14171 | #define regBIFPLR0_0_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
14172 | #define 0x4000f2 |
14173 | #define 5 |
14174 | #define 0x4000f3 |
14175 | #define 5 |
14176 | #define regBIFPLR0_0_PCIE_ESM_STATUS 0x4000f3 |
14177 | #define regBIFPLR0_0_PCIE_ESM_STATUS_BASE_IDX 5 |
14178 | #define regBIFPLR0_0_PCIE_ESM_CTRL 0x4000f4 |
14179 | #define regBIFPLR0_0_PCIE_ESM_CTRL_BASE_IDX 5 |
14180 | #define regBIFPLR0_0_PCIE_ESM_CAP_1 0x4000f5 |
14181 | #define regBIFPLR0_0_PCIE_ESM_CAP_1_BASE_IDX 5 |
14182 | #define regBIFPLR0_0_PCIE_ESM_CAP_2 0x4000f6 |
14183 | #define regBIFPLR0_0_PCIE_ESM_CAP_2_BASE_IDX 5 |
14184 | #define regBIFPLR0_0_PCIE_ESM_CAP_3 0x4000f7 |
14185 | #define regBIFPLR0_0_PCIE_ESM_CAP_3_BASE_IDX 5 |
14186 | #define regBIFPLR0_0_PCIE_ESM_CAP_4 0x4000f8 |
14187 | #define regBIFPLR0_0_PCIE_ESM_CAP_4_BASE_IDX 5 |
14188 | #define regBIFPLR0_0_PCIE_ESM_CAP_5 0x4000f9 |
14189 | #define regBIFPLR0_0_PCIE_ESM_CAP_5_BASE_IDX 5 |
14190 | #define regBIFPLR0_0_PCIE_ESM_CAP_6 0x4000fa |
14191 | #define regBIFPLR0_0_PCIE_ESM_CAP_6_BASE_IDX 5 |
14192 | #define regBIFPLR0_0_PCIE_ESM_CAP_7 0x4000fb |
14193 | #define regBIFPLR0_0_PCIE_ESM_CAP_7_BASE_IDX 5 |
14194 | #define regBIFPLR0_0_PCIE_DLF_ENH_CAP_LIST 0x400100 |
14195 | #define regBIFPLR0_0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
14196 | #define regBIFPLR0_0_DATA_LINK_FEATURE_CAP 0x400101 |
14197 | #define regBIFPLR0_0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
14198 | #define regBIFPLR0_0_DATA_LINK_FEATURE_STATUS 0x400102 |
14199 | #define regBIFPLR0_0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
14200 | #define regBIFPLR0_0_PCIE_PHY_16GT_ENH_CAP_LIST 0x400104 |
14201 | #define regBIFPLR0_0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
14202 | #define regBIFPLR0_0_LINK_CAP_16GT 0x400105 |
14203 | #define regBIFPLR0_0_LINK_CAP_16GT_BASE_IDX 5 |
14204 | #define regBIFPLR0_0_LINK_CNTL_16GT 0x400106 |
14205 | #define regBIFPLR0_0_LINK_CNTL_16GT_BASE_IDX 5 |
14206 | #define regBIFPLR0_0_LINK_STATUS_16GT 0x400107 |
14207 | #define regBIFPLR0_0_LINK_STATUS_16GT_BASE_IDX 5 |
14208 | #define regBIFPLR0_0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x400108 |
14209 | #define regBIFPLR0_0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
14210 | #define regBIFPLR0_0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x400109 |
14211 | #define regBIFPLR0_0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
14212 | #define regBIFPLR0_0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x40010a |
14213 | #define regBIFPLR0_0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
14214 | #define regBIFPLR0_0_LANE_0_EQUALIZATION_CNTL_16GT 0x40010c |
14215 | #define regBIFPLR0_0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14216 | #define regBIFPLR0_0_LANE_1_EQUALIZATION_CNTL_16GT 0x40010c |
14217 | #define regBIFPLR0_0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14218 | #define regBIFPLR0_0_LANE_2_EQUALIZATION_CNTL_16GT 0x40010c |
14219 | #define regBIFPLR0_0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14220 | #define regBIFPLR0_0_LANE_3_EQUALIZATION_CNTL_16GT 0x40010c |
14221 | #define regBIFPLR0_0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14222 | #define regBIFPLR0_0_LANE_4_EQUALIZATION_CNTL_16GT 0x40010d |
14223 | #define regBIFPLR0_0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14224 | #define regBIFPLR0_0_LANE_5_EQUALIZATION_CNTL_16GT 0x40010d |
14225 | #define regBIFPLR0_0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14226 | #define regBIFPLR0_0_LANE_6_EQUALIZATION_CNTL_16GT 0x40010d |
14227 | #define regBIFPLR0_0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14228 | #define regBIFPLR0_0_LANE_7_EQUALIZATION_CNTL_16GT 0x40010d |
14229 | #define regBIFPLR0_0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14230 | #define regBIFPLR0_0_LANE_8_EQUALIZATION_CNTL_16GT 0x40010e |
14231 | #define regBIFPLR0_0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14232 | #define regBIFPLR0_0_LANE_9_EQUALIZATION_CNTL_16GT 0x40010e |
14233 | #define regBIFPLR0_0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14234 | #define regBIFPLR0_0_LANE_10_EQUALIZATION_CNTL_16GT 0x40010e |
14235 | #define regBIFPLR0_0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14236 | #define regBIFPLR0_0_LANE_11_EQUALIZATION_CNTL_16GT 0x40010e |
14237 | #define regBIFPLR0_0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14238 | #define regBIFPLR0_0_LANE_12_EQUALIZATION_CNTL_16GT 0x40010f |
14239 | #define regBIFPLR0_0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14240 | #define regBIFPLR0_0_LANE_13_EQUALIZATION_CNTL_16GT 0x40010f |
14241 | #define regBIFPLR0_0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14242 | #define regBIFPLR0_0_LANE_14_EQUALIZATION_CNTL_16GT 0x40010f |
14243 | #define regBIFPLR0_0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14244 | #define regBIFPLR0_0_LANE_15_EQUALIZATION_CNTL_16GT 0x40010f |
14245 | #define regBIFPLR0_0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14246 | #define regBIFPLR0_0_PCIE_MARGINING_ENH_CAP_LIST 0x400110 |
14247 | #define regBIFPLR0_0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
14248 | #define regBIFPLR0_0_MARGINING_PORT_CAP 0x400111 |
14249 | #define regBIFPLR0_0_MARGINING_PORT_CAP_BASE_IDX 5 |
14250 | #define regBIFPLR0_0_MARGINING_PORT_STATUS 0x400111 |
14251 | #define regBIFPLR0_0_MARGINING_PORT_STATUS_BASE_IDX 5 |
14252 | #define regBIFPLR0_0_LANE_0_MARGINING_LANE_CNTL 0x400112 |
14253 | #define regBIFPLR0_0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
14254 | #define regBIFPLR0_0_LANE_0_MARGINING_LANE_STATUS 0x400112 |
14255 | #define regBIFPLR0_0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
14256 | #define regBIFPLR0_0_LANE_1_MARGINING_LANE_CNTL 0x400113 |
14257 | #define regBIFPLR0_0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
14258 | #define regBIFPLR0_0_LANE_1_MARGINING_LANE_STATUS 0x400113 |
14259 | #define regBIFPLR0_0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
14260 | #define regBIFPLR0_0_LANE_2_MARGINING_LANE_CNTL 0x400114 |
14261 | #define regBIFPLR0_0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
14262 | #define regBIFPLR0_0_LANE_2_MARGINING_LANE_STATUS 0x400114 |
14263 | #define regBIFPLR0_0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
14264 | #define regBIFPLR0_0_LANE_3_MARGINING_LANE_CNTL 0x400115 |
14265 | #define regBIFPLR0_0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
14266 | #define regBIFPLR0_0_LANE_3_MARGINING_LANE_STATUS 0x400115 |
14267 | #define regBIFPLR0_0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
14268 | #define regBIFPLR0_0_LANE_4_MARGINING_LANE_CNTL 0x400116 |
14269 | #define regBIFPLR0_0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
14270 | #define regBIFPLR0_0_LANE_4_MARGINING_LANE_STATUS 0x400116 |
14271 | #define regBIFPLR0_0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
14272 | #define regBIFPLR0_0_LANE_5_MARGINING_LANE_CNTL 0x400117 |
14273 | #define regBIFPLR0_0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
14274 | #define regBIFPLR0_0_LANE_5_MARGINING_LANE_STATUS 0x400117 |
14275 | #define regBIFPLR0_0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
14276 | #define regBIFPLR0_0_LANE_6_MARGINING_LANE_CNTL 0x400118 |
14277 | #define regBIFPLR0_0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
14278 | #define regBIFPLR0_0_LANE_6_MARGINING_LANE_STATUS 0x400118 |
14279 | #define regBIFPLR0_0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
14280 | #define regBIFPLR0_0_LANE_7_MARGINING_LANE_CNTL 0x400119 |
14281 | #define regBIFPLR0_0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
14282 | #define regBIFPLR0_0_LANE_7_MARGINING_LANE_STATUS 0x400119 |
14283 | #define regBIFPLR0_0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
14284 | #define regBIFPLR0_0_LANE_8_MARGINING_LANE_CNTL 0x40011a |
14285 | #define regBIFPLR0_0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
14286 | #define regBIFPLR0_0_LANE_8_MARGINING_LANE_STATUS 0x40011a |
14287 | #define regBIFPLR0_0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
14288 | #define regBIFPLR0_0_LANE_9_MARGINING_LANE_CNTL 0x40011b |
14289 | #define regBIFPLR0_0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
14290 | #define regBIFPLR0_0_LANE_9_MARGINING_LANE_STATUS 0x40011b |
14291 | #define regBIFPLR0_0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
14292 | #define regBIFPLR0_0_LANE_10_MARGINING_LANE_CNTL 0x40011c |
14293 | #define regBIFPLR0_0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
14294 | #define regBIFPLR0_0_LANE_10_MARGINING_LANE_STATUS 0x40011c |
14295 | #define regBIFPLR0_0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
14296 | #define regBIFPLR0_0_LANE_11_MARGINING_LANE_CNTL 0x40011d |
14297 | #define regBIFPLR0_0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
14298 | #define regBIFPLR0_0_LANE_11_MARGINING_LANE_STATUS 0x40011d |
14299 | #define regBIFPLR0_0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
14300 | #define regBIFPLR0_0_LANE_12_MARGINING_LANE_CNTL 0x40011e |
14301 | #define regBIFPLR0_0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
14302 | #define regBIFPLR0_0_LANE_12_MARGINING_LANE_STATUS 0x40011e |
14303 | #define regBIFPLR0_0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
14304 | #define regBIFPLR0_0_LANE_13_MARGINING_LANE_CNTL 0x40011f |
14305 | #define regBIFPLR0_0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
14306 | #define regBIFPLR0_0_LANE_13_MARGINING_LANE_STATUS 0x40011f |
14307 | #define regBIFPLR0_0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
14308 | #define regBIFPLR0_0_LANE_14_MARGINING_LANE_CNTL 0x400120 |
14309 | #define regBIFPLR0_0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
14310 | #define regBIFPLR0_0_LANE_14_MARGINING_LANE_STATUS 0x400120 |
14311 | #define regBIFPLR0_0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
14312 | #define regBIFPLR0_0_LANE_15_MARGINING_LANE_CNTL 0x400121 |
14313 | #define regBIFPLR0_0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
14314 | #define regBIFPLR0_0_LANE_15_MARGINING_LANE_STATUS 0x400121 |
14315 | #define regBIFPLR0_0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
14316 | #define regBIFPLR0_0_PCIE_CCIX_CAP_LIST 0x400122 |
14317 | #define regBIFPLR0_0_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
14318 | #define 0x400123 |
14319 | #define 5 |
14320 | #define 0x400124 |
14321 | #define 5 |
14322 | #define regBIFPLR0_0_PCIE_CCIX_CAP 0x400124 |
14323 | #define regBIFPLR0_0_PCIE_CCIX_CAP_BASE_IDX 5 |
14324 | #define regBIFPLR0_0_PCIE_CCIX_ESM_REQD_CAP 0x400125 |
14325 | #define regBIFPLR0_0_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
14326 | #define regBIFPLR0_0_PCIE_CCIX_ESM_OPTL_CAP 0x400126 |
14327 | #define regBIFPLR0_0_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
14328 | #define regBIFPLR0_0_PCIE_CCIX_ESM_STATUS 0x400127 |
14329 | #define regBIFPLR0_0_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
14330 | #define regBIFPLR0_0_PCIE_CCIX_ESM_CNTL 0x400128 |
14331 | #define regBIFPLR0_0_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
14332 | #define regBIFPLR0_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x400129 |
14333 | #define regBIFPLR0_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14334 | #define regBIFPLR0_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x400129 |
14335 | #define regBIFPLR0_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14336 | #define regBIFPLR0_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x400129 |
14337 | #define regBIFPLR0_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14338 | #define regBIFPLR0_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x400129 |
14339 | #define regBIFPLR0_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14340 | #define regBIFPLR0_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x40012a |
14341 | #define regBIFPLR0_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14342 | #define regBIFPLR0_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x40012a |
14343 | #define regBIFPLR0_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14344 | #define regBIFPLR0_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x40012a |
14345 | #define regBIFPLR0_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14346 | #define regBIFPLR0_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x40012a |
14347 | #define regBIFPLR0_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14348 | #define regBIFPLR0_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x40012b |
14349 | #define regBIFPLR0_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14350 | #define regBIFPLR0_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x40012b |
14351 | #define regBIFPLR0_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14352 | #define regBIFPLR0_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x40012b |
14353 | #define regBIFPLR0_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14354 | #define regBIFPLR0_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x40012b |
14355 | #define regBIFPLR0_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14356 | #define regBIFPLR0_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x40012c |
14357 | #define regBIFPLR0_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14358 | #define regBIFPLR0_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x40012c |
14359 | #define regBIFPLR0_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14360 | #define regBIFPLR0_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x40012c |
14361 | #define regBIFPLR0_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14362 | #define regBIFPLR0_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x40012c |
14363 | #define regBIFPLR0_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14364 | #define regBIFPLR0_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x40012d |
14365 | #define regBIFPLR0_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14366 | #define regBIFPLR0_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x40012d |
14367 | #define regBIFPLR0_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14368 | #define regBIFPLR0_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x40012d |
14369 | #define regBIFPLR0_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14370 | #define regBIFPLR0_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x40012d |
14371 | #define regBIFPLR0_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14372 | #define regBIFPLR0_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x40012e |
14373 | #define regBIFPLR0_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14374 | #define regBIFPLR0_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x40012e |
14375 | #define regBIFPLR0_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14376 | #define regBIFPLR0_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x40012e |
14377 | #define regBIFPLR0_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14378 | #define regBIFPLR0_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x40012e |
14379 | #define regBIFPLR0_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14380 | #define regBIFPLR0_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x40012f |
14381 | #define regBIFPLR0_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14382 | #define regBIFPLR0_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x40012f |
14383 | #define regBIFPLR0_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14384 | #define regBIFPLR0_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x40012f |
14385 | #define regBIFPLR0_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14386 | #define regBIFPLR0_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x40012f |
14387 | #define regBIFPLR0_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14388 | #define regBIFPLR0_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x400130 |
14389 | #define regBIFPLR0_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14390 | #define regBIFPLR0_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x400130 |
14391 | #define regBIFPLR0_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14392 | #define regBIFPLR0_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x400130 |
14393 | #define regBIFPLR0_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14394 | #define regBIFPLR0_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x400130 |
14395 | #define regBIFPLR0_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14396 | #define regBIFPLR0_0_PCIE_CCIX_TRANS_CAP 0x400131 |
14397 | #define regBIFPLR0_0_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
14398 | #define regBIFPLR0_0_PCIE_CCIX_TRANS_CNTL 0x400132 |
14399 | #define regBIFPLR0_0_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
14400 | |
14401 | |
14402 | // addressBlock: nbio_pcie0_bifplr1_cfgdecp |
14403 | // base address: 0x11101000 |
14404 | #define regBIFPLR1_0_VENDOR_ID 0x400400 |
14405 | #define regBIFPLR1_0_VENDOR_ID_BASE_IDX 5 |
14406 | #define regBIFPLR1_0_DEVICE_ID 0x400400 |
14407 | #define regBIFPLR1_0_DEVICE_ID_BASE_IDX 5 |
14408 | #define regBIFPLR1_0_COMMAND 0x400401 |
14409 | #define regBIFPLR1_0_COMMAND_BASE_IDX 5 |
14410 | #define regBIFPLR1_0_STATUS 0x400401 |
14411 | #define regBIFPLR1_0_STATUS_BASE_IDX 5 |
14412 | #define regBIFPLR1_0_REVISION_ID 0x400402 |
14413 | #define regBIFPLR1_0_REVISION_ID_BASE_IDX 5 |
14414 | #define regBIFPLR1_0_PROG_INTERFACE 0x400402 |
14415 | #define regBIFPLR1_0_PROG_INTERFACE_BASE_IDX 5 |
14416 | #define regBIFPLR1_0_SUB_CLASS 0x400402 |
14417 | #define regBIFPLR1_0_SUB_CLASS_BASE_IDX 5 |
14418 | #define regBIFPLR1_0_BASE_CLASS 0x400402 |
14419 | #define regBIFPLR1_0_BASE_CLASS_BASE_IDX 5 |
14420 | #define regBIFPLR1_0_CACHE_LINE 0x400403 |
14421 | #define regBIFPLR1_0_CACHE_LINE_BASE_IDX 5 |
14422 | #define regBIFPLR1_0_LATENCY 0x400403 |
14423 | #define regBIFPLR1_0_LATENCY_BASE_IDX 5 |
14424 | #define 0x400403 |
14425 | #define 5 |
14426 | #define regBIFPLR1_0_BIST 0x400403 |
14427 | #define regBIFPLR1_0_BIST_BASE_IDX 5 |
14428 | #define regBIFPLR1_0_SUB_BUS_NUMBER_LATENCY 0x400406 |
14429 | #define regBIFPLR1_0_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
14430 | #define regBIFPLR1_0_IO_BASE_LIMIT 0x400407 |
14431 | #define regBIFPLR1_0_IO_BASE_LIMIT_BASE_IDX 5 |
14432 | #define regBIFPLR1_0_SECONDARY_STATUS 0x400407 |
14433 | #define regBIFPLR1_0_SECONDARY_STATUS_BASE_IDX 5 |
14434 | #define regBIFPLR1_0_MEM_BASE_LIMIT 0x400408 |
14435 | #define regBIFPLR1_0_MEM_BASE_LIMIT_BASE_IDX 5 |
14436 | #define regBIFPLR1_0_PREF_BASE_LIMIT 0x400409 |
14437 | #define regBIFPLR1_0_PREF_BASE_LIMIT_BASE_IDX 5 |
14438 | #define regBIFPLR1_0_PREF_BASE_UPPER 0x40040a |
14439 | #define regBIFPLR1_0_PREF_BASE_UPPER_BASE_IDX 5 |
14440 | #define regBIFPLR1_0_PREF_LIMIT_UPPER 0x40040b |
14441 | #define regBIFPLR1_0_PREF_LIMIT_UPPER_BASE_IDX 5 |
14442 | #define regBIFPLR1_0_IO_BASE_LIMIT_HI 0x40040c |
14443 | #define regBIFPLR1_0_IO_BASE_LIMIT_HI_BASE_IDX 5 |
14444 | #define regBIFPLR1_0_CAP_PTR 0x40040d |
14445 | #define regBIFPLR1_0_CAP_PTR_BASE_IDX 5 |
14446 | #define regBIFPLR1_0_ROM_BASE_ADDR 0x40040e |
14447 | #define regBIFPLR1_0_ROM_BASE_ADDR_BASE_IDX 5 |
14448 | #define regBIFPLR1_0_INTERRUPT_LINE 0x40040f |
14449 | #define regBIFPLR1_0_INTERRUPT_LINE_BASE_IDX 5 |
14450 | #define regBIFPLR1_0_INTERRUPT_PIN 0x40040f |
14451 | #define regBIFPLR1_0_INTERRUPT_PIN_BASE_IDX 5 |
14452 | #define regBIFPLR1_0_IRQ_BRIDGE_CNTL 0x40040f |
14453 | #define regBIFPLR1_0_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
14454 | #define regBIFPLR1_0_EXT_BRIDGE_CNTL 0x400410 |
14455 | #define regBIFPLR1_0_EXT_BRIDGE_CNTL_BASE_IDX 5 |
14456 | #define regBIFPLR1_0_VENDOR_CAP_LIST 0x400412 |
14457 | #define regBIFPLR1_0_VENDOR_CAP_LIST_BASE_IDX 5 |
14458 | #define regBIFPLR1_0_ADAPTER_ID_W 0x400413 |
14459 | #define regBIFPLR1_0_ADAPTER_ID_W_BASE_IDX 5 |
14460 | #define regBIFPLR1_0_PMI_CAP_LIST 0x400414 |
14461 | #define regBIFPLR1_0_PMI_CAP_LIST_BASE_IDX 5 |
14462 | #define regBIFPLR1_0_PMI_CAP 0x400414 |
14463 | #define regBIFPLR1_0_PMI_CAP_BASE_IDX 5 |
14464 | #define regBIFPLR1_0_PMI_STATUS_CNTL 0x400415 |
14465 | #define regBIFPLR1_0_PMI_STATUS_CNTL_BASE_IDX 5 |
14466 | #define regBIFPLR1_0_PCIE_CAP_LIST 0x400416 |
14467 | #define regBIFPLR1_0_PCIE_CAP_LIST_BASE_IDX 5 |
14468 | #define regBIFPLR1_0_PCIE_CAP 0x400416 |
14469 | #define regBIFPLR1_0_PCIE_CAP_BASE_IDX 5 |
14470 | #define regBIFPLR1_0_DEVICE_CAP 0x400417 |
14471 | #define regBIFPLR1_0_DEVICE_CAP_BASE_IDX 5 |
14472 | #define regBIFPLR1_0_DEVICE_CNTL 0x400418 |
14473 | #define regBIFPLR1_0_DEVICE_CNTL_BASE_IDX 5 |
14474 | #define regBIFPLR1_0_DEVICE_STATUS 0x400418 |
14475 | #define regBIFPLR1_0_DEVICE_STATUS_BASE_IDX 5 |
14476 | #define regBIFPLR1_0_LINK_CAP 0x400419 |
14477 | #define regBIFPLR1_0_LINK_CAP_BASE_IDX 5 |
14478 | #define regBIFPLR1_0_LINK_CNTL 0x40041a |
14479 | #define regBIFPLR1_0_LINK_CNTL_BASE_IDX 5 |
14480 | #define regBIFPLR1_0_LINK_STATUS 0x40041a |
14481 | #define regBIFPLR1_0_LINK_STATUS_BASE_IDX 5 |
14482 | #define regBIFPLR1_0_SLOT_CAP 0x40041b |
14483 | #define regBIFPLR1_0_SLOT_CAP_BASE_IDX 5 |
14484 | #define regBIFPLR1_0_SLOT_CNTL 0x40041c |
14485 | #define regBIFPLR1_0_SLOT_CNTL_BASE_IDX 5 |
14486 | #define regBIFPLR1_0_SLOT_STATUS 0x40041c |
14487 | #define regBIFPLR1_0_SLOT_STATUS_BASE_IDX 5 |
14488 | #define regBIFPLR1_0_ROOT_CNTL 0x40041d |
14489 | #define regBIFPLR1_0_ROOT_CNTL_BASE_IDX 5 |
14490 | #define regBIFPLR1_0_ROOT_CAP 0x40041d |
14491 | #define regBIFPLR1_0_ROOT_CAP_BASE_IDX 5 |
14492 | #define regBIFPLR1_0_ROOT_STATUS 0x40041e |
14493 | #define regBIFPLR1_0_ROOT_STATUS_BASE_IDX 5 |
14494 | #define regBIFPLR1_0_DEVICE_CAP2 0x40041f |
14495 | #define regBIFPLR1_0_DEVICE_CAP2_BASE_IDX 5 |
14496 | #define regBIFPLR1_0_DEVICE_CNTL2 0x400420 |
14497 | #define regBIFPLR1_0_DEVICE_CNTL2_BASE_IDX 5 |
14498 | #define regBIFPLR1_0_DEVICE_STATUS2 0x400420 |
14499 | #define regBIFPLR1_0_DEVICE_STATUS2_BASE_IDX 5 |
14500 | #define regBIFPLR1_0_LINK_CAP2 0x400421 |
14501 | #define regBIFPLR1_0_LINK_CAP2_BASE_IDX 5 |
14502 | #define regBIFPLR1_0_LINK_CNTL2 0x400422 |
14503 | #define regBIFPLR1_0_LINK_CNTL2_BASE_IDX 5 |
14504 | #define regBIFPLR1_0_LINK_STATUS2 0x400422 |
14505 | #define regBIFPLR1_0_LINK_STATUS2_BASE_IDX 5 |
14506 | #define regBIFPLR1_0_SLOT_CAP2 0x400423 |
14507 | #define regBIFPLR1_0_SLOT_CAP2_BASE_IDX 5 |
14508 | #define regBIFPLR1_0_SLOT_CNTL2 0x400424 |
14509 | #define regBIFPLR1_0_SLOT_CNTL2_BASE_IDX 5 |
14510 | #define regBIFPLR1_0_SLOT_STATUS2 0x400424 |
14511 | #define regBIFPLR1_0_SLOT_STATUS2_BASE_IDX 5 |
14512 | #define regBIFPLR1_0_MSI_CAP_LIST 0x400428 |
14513 | #define regBIFPLR1_0_MSI_CAP_LIST_BASE_IDX 5 |
14514 | #define regBIFPLR1_0_MSI_MSG_CNTL 0x400428 |
14515 | #define regBIFPLR1_0_MSI_MSG_CNTL_BASE_IDX 5 |
14516 | #define regBIFPLR1_0_MSI_MSG_ADDR_LO 0x400429 |
14517 | #define regBIFPLR1_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
14518 | #define regBIFPLR1_0_MSI_MSG_ADDR_HI 0x40042a |
14519 | #define regBIFPLR1_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
14520 | #define regBIFPLR1_0_MSI_MSG_DATA 0x40042a |
14521 | #define regBIFPLR1_0_MSI_MSG_DATA_BASE_IDX 5 |
14522 | #define regBIFPLR1_0_MSI_MSG_DATA_64 0x40042b |
14523 | #define regBIFPLR1_0_MSI_MSG_DATA_64_BASE_IDX 5 |
14524 | #define regBIFPLR1_0_SSID_CAP_LIST 0x400430 |
14525 | #define regBIFPLR1_0_SSID_CAP_LIST_BASE_IDX 5 |
14526 | #define regBIFPLR1_0_SSID_CAP 0x400431 |
14527 | #define regBIFPLR1_0_SSID_CAP_BASE_IDX 5 |
14528 | #define regBIFPLR1_0_MSI_MAP_CAP_LIST 0x400432 |
14529 | #define regBIFPLR1_0_MSI_MAP_CAP_LIST_BASE_IDX 5 |
14530 | #define regBIFPLR1_0_MSI_MAP_CAP 0x400432 |
14531 | #define regBIFPLR1_0_MSI_MAP_CAP_BASE_IDX 5 |
14532 | #define regBIFPLR1_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x400440 |
14533 | #define regBIFPLR1_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
14534 | #define regBIFPLR1_0_PCIE_VENDOR_SPECIFIC_HDR 0x400441 |
14535 | #define regBIFPLR1_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
14536 | #define regBIFPLR1_0_PCIE_VENDOR_SPECIFIC1 0x400442 |
14537 | #define regBIFPLR1_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
14538 | #define regBIFPLR1_0_PCIE_VENDOR_SPECIFIC2 0x400443 |
14539 | #define regBIFPLR1_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
14540 | #define regBIFPLR1_0_PCIE_VC_ENH_CAP_LIST 0x400444 |
14541 | #define regBIFPLR1_0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
14542 | #define regBIFPLR1_0_PCIE_PORT_VC_CAP_REG1 0x400445 |
14543 | #define regBIFPLR1_0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
14544 | #define regBIFPLR1_0_PCIE_PORT_VC_CAP_REG2 0x400446 |
14545 | #define regBIFPLR1_0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
14546 | #define regBIFPLR1_0_PCIE_PORT_VC_CNTL 0x400447 |
14547 | #define regBIFPLR1_0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
14548 | #define regBIFPLR1_0_PCIE_PORT_VC_STATUS 0x400447 |
14549 | #define regBIFPLR1_0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
14550 | #define regBIFPLR1_0_PCIE_VC0_RESOURCE_CAP 0x400448 |
14551 | #define regBIFPLR1_0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
14552 | #define regBIFPLR1_0_PCIE_VC0_RESOURCE_CNTL 0x400449 |
14553 | #define regBIFPLR1_0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
14554 | #define regBIFPLR1_0_PCIE_VC0_RESOURCE_STATUS 0x40044a |
14555 | #define regBIFPLR1_0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
14556 | #define regBIFPLR1_0_PCIE_VC1_RESOURCE_CAP 0x40044b |
14557 | #define regBIFPLR1_0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
14558 | #define regBIFPLR1_0_PCIE_VC1_RESOURCE_CNTL 0x40044c |
14559 | #define regBIFPLR1_0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
14560 | #define regBIFPLR1_0_PCIE_VC1_RESOURCE_STATUS 0x40044d |
14561 | #define regBIFPLR1_0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
14562 | #define regBIFPLR1_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x400450 |
14563 | #define regBIFPLR1_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
14564 | #define regBIFPLR1_0_PCIE_DEV_SERIAL_NUM_DW1 0x400451 |
14565 | #define regBIFPLR1_0_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
14566 | #define regBIFPLR1_0_PCIE_DEV_SERIAL_NUM_DW2 0x400452 |
14567 | #define regBIFPLR1_0_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
14568 | #define regBIFPLR1_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x400454 |
14569 | #define regBIFPLR1_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
14570 | #define regBIFPLR1_0_PCIE_UNCORR_ERR_STATUS 0x400455 |
14571 | #define regBIFPLR1_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
14572 | #define regBIFPLR1_0_PCIE_UNCORR_ERR_MASK 0x400456 |
14573 | #define regBIFPLR1_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
14574 | #define regBIFPLR1_0_PCIE_UNCORR_ERR_SEVERITY 0x400457 |
14575 | #define regBIFPLR1_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
14576 | #define regBIFPLR1_0_PCIE_CORR_ERR_STATUS 0x400458 |
14577 | #define regBIFPLR1_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
14578 | #define regBIFPLR1_0_PCIE_CORR_ERR_MASK 0x400459 |
14579 | #define regBIFPLR1_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
14580 | #define regBIFPLR1_0_PCIE_ADV_ERR_CAP_CNTL 0x40045a |
14581 | #define regBIFPLR1_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
14582 | #define regBIFPLR1_0_PCIE_HDR_LOG0 0x40045b |
14583 | #define regBIFPLR1_0_PCIE_HDR_LOG0_BASE_IDX 5 |
14584 | #define regBIFPLR1_0_PCIE_HDR_LOG1 0x40045c |
14585 | #define regBIFPLR1_0_PCIE_HDR_LOG1_BASE_IDX 5 |
14586 | #define regBIFPLR1_0_PCIE_HDR_LOG2 0x40045d |
14587 | #define regBIFPLR1_0_PCIE_HDR_LOG2_BASE_IDX 5 |
14588 | #define regBIFPLR1_0_PCIE_HDR_LOG3 0x40045e |
14589 | #define regBIFPLR1_0_PCIE_HDR_LOG3_BASE_IDX 5 |
14590 | #define regBIFPLR1_0_PCIE_ROOT_ERR_CMD 0x40045f |
14591 | #define regBIFPLR1_0_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
14592 | #define regBIFPLR1_0_PCIE_ROOT_ERR_STATUS 0x400460 |
14593 | #define regBIFPLR1_0_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
14594 | #define regBIFPLR1_0_PCIE_ERR_SRC_ID 0x400461 |
14595 | #define regBIFPLR1_0_PCIE_ERR_SRC_ID_BASE_IDX 5 |
14596 | #define regBIFPLR1_0_PCIE_TLP_PREFIX_LOG0 0x400462 |
14597 | #define regBIFPLR1_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
14598 | #define regBIFPLR1_0_PCIE_TLP_PREFIX_LOG1 0x400463 |
14599 | #define regBIFPLR1_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
14600 | #define regBIFPLR1_0_PCIE_TLP_PREFIX_LOG2 0x400464 |
14601 | #define regBIFPLR1_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
14602 | #define regBIFPLR1_0_PCIE_TLP_PREFIX_LOG3 0x400465 |
14603 | #define regBIFPLR1_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
14604 | #define regBIFPLR1_0_PCIE_SECONDARY_ENH_CAP_LIST 0x40049c |
14605 | #define regBIFPLR1_0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
14606 | #define regBIFPLR1_0_PCIE_LINK_CNTL3 0x40049d |
14607 | #define regBIFPLR1_0_PCIE_LINK_CNTL3_BASE_IDX 5 |
14608 | #define regBIFPLR1_0_PCIE_LANE_ERROR_STATUS 0x40049e |
14609 | #define regBIFPLR1_0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
14610 | #define regBIFPLR1_0_PCIE_LANE_0_EQUALIZATION_CNTL 0x40049f |
14611 | #define regBIFPLR1_0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
14612 | #define regBIFPLR1_0_PCIE_LANE_1_EQUALIZATION_CNTL 0x40049f |
14613 | #define regBIFPLR1_0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
14614 | #define regBIFPLR1_0_PCIE_LANE_2_EQUALIZATION_CNTL 0x4004a0 |
14615 | #define regBIFPLR1_0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
14616 | #define regBIFPLR1_0_PCIE_LANE_3_EQUALIZATION_CNTL 0x4004a0 |
14617 | #define regBIFPLR1_0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
14618 | #define regBIFPLR1_0_PCIE_LANE_4_EQUALIZATION_CNTL 0x4004a1 |
14619 | #define regBIFPLR1_0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
14620 | #define regBIFPLR1_0_PCIE_LANE_5_EQUALIZATION_CNTL 0x4004a1 |
14621 | #define regBIFPLR1_0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
14622 | #define regBIFPLR1_0_PCIE_LANE_6_EQUALIZATION_CNTL 0x4004a2 |
14623 | #define regBIFPLR1_0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
14624 | #define regBIFPLR1_0_PCIE_LANE_7_EQUALIZATION_CNTL 0x4004a2 |
14625 | #define regBIFPLR1_0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
14626 | #define regBIFPLR1_0_PCIE_LANE_8_EQUALIZATION_CNTL 0x4004a3 |
14627 | #define regBIFPLR1_0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
14628 | #define regBIFPLR1_0_PCIE_LANE_9_EQUALIZATION_CNTL 0x4004a3 |
14629 | #define regBIFPLR1_0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
14630 | #define regBIFPLR1_0_PCIE_LANE_10_EQUALIZATION_CNTL 0x4004a4 |
14631 | #define regBIFPLR1_0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
14632 | #define regBIFPLR1_0_PCIE_LANE_11_EQUALIZATION_CNTL 0x4004a4 |
14633 | #define regBIFPLR1_0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
14634 | #define regBIFPLR1_0_PCIE_LANE_12_EQUALIZATION_CNTL 0x4004a5 |
14635 | #define regBIFPLR1_0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
14636 | #define regBIFPLR1_0_PCIE_LANE_13_EQUALIZATION_CNTL 0x4004a5 |
14637 | #define regBIFPLR1_0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
14638 | #define regBIFPLR1_0_PCIE_LANE_14_EQUALIZATION_CNTL 0x4004a6 |
14639 | #define regBIFPLR1_0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
14640 | #define regBIFPLR1_0_PCIE_LANE_15_EQUALIZATION_CNTL 0x4004a6 |
14641 | #define regBIFPLR1_0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
14642 | #define regBIFPLR1_0_PCIE_ACS_ENH_CAP_LIST 0x4004a8 |
14643 | #define regBIFPLR1_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
14644 | #define regBIFPLR1_0_PCIE_ACS_CAP 0x4004a9 |
14645 | #define regBIFPLR1_0_PCIE_ACS_CAP_BASE_IDX 5 |
14646 | #define regBIFPLR1_0_PCIE_ACS_CNTL 0x4004a9 |
14647 | #define regBIFPLR1_0_PCIE_ACS_CNTL_BASE_IDX 5 |
14648 | #define regBIFPLR1_0_PCIE_MC_ENH_CAP_LIST 0x4004bc |
14649 | #define regBIFPLR1_0_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
14650 | #define regBIFPLR1_0_PCIE_MC_CAP 0x4004bd |
14651 | #define regBIFPLR1_0_PCIE_MC_CAP_BASE_IDX 5 |
14652 | #define regBIFPLR1_0_PCIE_MC_CNTL 0x4004bd |
14653 | #define regBIFPLR1_0_PCIE_MC_CNTL_BASE_IDX 5 |
14654 | #define regBIFPLR1_0_PCIE_MC_ADDR0 0x4004be |
14655 | #define regBIFPLR1_0_PCIE_MC_ADDR0_BASE_IDX 5 |
14656 | #define regBIFPLR1_0_PCIE_MC_ADDR1 0x4004bf |
14657 | #define regBIFPLR1_0_PCIE_MC_ADDR1_BASE_IDX 5 |
14658 | #define regBIFPLR1_0_PCIE_MC_RCV0 0x4004c0 |
14659 | #define regBIFPLR1_0_PCIE_MC_RCV0_BASE_IDX 5 |
14660 | #define regBIFPLR1_0_PCIE_MC_RCV1 0x4004c1 |
14661 | #define regBIFPLR1_0_PCIE_MC_RCV1_BASE_IDX 5 |
14662 | #define regBIFPLR1_0_PCIE_MC_BLOCK_ALL0 0x4004c2 |
14663 | #define regBIFPLR1_0_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
14664 | #define regBIFPLR1_0_PCIE_MC_BLOCK_ALL1 0x4004c3 |
14665 | #define regBIFPLR1_0_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
14666 | #define regBIFPLR1_0_PCIE_MC_BLOCK_UNTRANSLATED_0 0x4004c4 |
14667 | #define regBIFPLR1_0_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
14668 | #define regBIFPLR1_0_PCIE_MC_BLOCK_UNTRANSLATED_1 0x4004c5 |
14669 | #define regBIFPLR1_0_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
14670 | #define regBIFPLR1_0_PCIE_MC_OVERLAY_BAR0 0x4004c6 |
14671 | #define regBIFPLR1_0_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
14672 | #define regBIFPLR1_0_PCIE_MC_OVERLAY_BAR1 0x4004c7 |
14673 | #define regBIFPLR1_0_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
14674 | #define regBIFPLR1_0_PCIE_L1_PM_SUB_CAP_LIST 0x4004dc |
14675 | #define regBIFPLR1_0_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
14676 | #define regBIFPLR1_0_PCIE_L1_PM_SUB_CAP 0x4004dd |
14677 | #define regBIFPLR1_0_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
14678 | #define regBIFPLR1_0_PCIE_L1_PM_SUB_CNTL 0x4004de |
14679 | #define regBIFPLR1_0_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
14680 | #define regBIFPLR1_0_PCIE_L1_PM_SUB_CNTL2 0x4004df |
14681 | #define regBIFPLR1_0_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
14682 | #define regBIFPLR1_0_PCIE_DPC_ENH_CAP_LIST 0x4004e0 |
14683 | #define regBIFPLR1_0_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
14684 | #define regBIFPLR1_0_PCIE_DPC_CAP_LIST 0x4004e1 |
14685 | #define regBIFPLR1_0_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
14686 | #define regBIFPLR1_0_PCIE_DPC_CNTL 0x4004e1 |
14687 | #define regBIFPLR1_0_PCIE_DPC_CNTL_BASE_IDX 5 |
14688 | #define regBIFPLR1_0_PCIE_DPC_STATUS 0x4004e2 |
14689 | #define regBIFPLR1_0_PCIE_DPC_STATUS_BASE_IDX 5 |
14690 | #define regBIFPLR1_0_PCIE_DPC_ERROR_SOURCE_ID 0x4004e2 |
14691 | #define regBIFPLR1_0_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
14692 | #define regBIFPLR1_0_PCIE_RP_PIO_STATUS 0x4004e3 |
14693 | #define regBIFPLR1_0_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
14694 | #define regBIFPLR1_0_PCIE_RP_PIO_MASK 0x4004e4 |
14695 | #define regBIFPLR1_0_PCIE_RP_PIO_MASK_BASE_IDX 5 |
14696 | #define regBIFPLR1_0_PCIE_RP_PIO_SEVERITY 0x4004e5 |
14697 | #define regBIFPLR1_0_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
14698 | #define regBIFPLR1_0_PCIE_RP_PIO_SYSERROR 0x4004e6 |
14699 | #define regBIFPLR1_0_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
14700 | #define regBIFPLR1_0_PCIE_RP_PIO_EXCEPTION 0x4004e7 |
14701 | #define regBIFPLR1_0_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
14702 | #define regBIFPLR1_0_PCIE_RP_PIO_HDR_LOG0 0x4004e8 |
14703 | #define regBIFPLR1_0_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
14704 | #define regBIFPLR1_0_PCIE_RP_PIO_HDR_LOG1 0x4004e9 |
14705 | #define regBIFPLR1_0_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
14706 | #define regBIFPLR1_0_PCIE_RP_PIO_HDR_LOG2 0x4004ea |
14707 | #define regBIFPLR1_0_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
14708 | #define regBIFPLR1_0_PCIE_RP_PIO_HDR_LOG3 0x4004eb |
14709 | #define regBIFPLR1_0_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
14710 | #define regBIFPLR1_0_PCIE_RP_PIO_PREFIX_LOG0 0x4004ed |
14711 | #define regBIFPLR1_0_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
14712 | #define regBIFPLR1_0_PCIE_RP_PIO_PREFIX_LOG1 0x4004ee |
14713 | #define regBIFPLR1_0_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
14714 | #define regBIFPLR1_0_PCIE_RP_PIO_PREFIX_LOG2 0x4004ef |
14715 | #define regBIFPLR1_0_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
14716 | #define regBIFPLR1_0_PCIE_RP_PIO_PREFIX_LOG3 0x4004f0 |
14717 | #define regBIFPLR1_0_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
14718 | #define regBIFPLR1_0_PCIE_ESM_CAP_LIST 0x4004f1 |
14719 | #define regBIFPLR1_0_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
14720 | #define 0x4004f2 |
14721 | #define 5 |
14722 | #define 0x4004f3 |
14723 | #define 5 |
14724 | #define regBIFPLR1_0_PCIE_ESM_STATUS 0x4004f3 |
14725 | #define regBIFPLR1_0_PCIE_ESM_STATUS_BASE_IDX 5 |
14726 | #define regBIFPLR1_0_PCIE_ESM_CTRL 0x4004f4 |
14727 | #define regBIFPLR1_0_PCIE_ESM_CTRL_BASE_IDX 5 |
14728 | #define regBIFPLR1_0_PCIE_ESM_CAP_1 0x4004f5 |
14729 | #define regBIFPLR1_0_PCIE_ESM_CAP_1_BASE_IDX 5 |
14730 | #define regBIFPLR1_0_PCIE_ESM_CAP_2 0x4004f6 |
14731 | #define regBIFPLR1_0_PCIE_ESM_CAP_2_BASE_IDX 5 |
14732 | #define regBIFPLR1_0_PCIE_ESM_CAP_3 0x4004f7 |
14733 | #define regBIFPLR1_0_PCIE_ESM_CAP_3_BASE_IDX 5 |
14734 | #define regBIFPLR1_0_PCIE_ESM_CAP_4 0x4004f8 |
14735 | #define regBIFPLR1_0_PCIE_ESM_CAP_4_BASE_IDX 5 |
14736 | #define regBIFPLR1_0_PCIE_ESM_CAP_5 0x4004f9 |
14737 | #define regBIFPLR1_0_PCIE_ESM_CAP_5_BASE_IDX 5 |
14738 | #define regBIFPLR1_0_PCIE_ESM_CAP_6 0x4004fa |
14739 | #define regBIFPLR1_0_PCIE_ESM_CAP_6_BASE_IDX 5 |
14740 | #define regBIFPLR1_0_PCIE_ESM_CAP_7 0x4004fb |
14741 | #define regBIFPLR1_0_PCIE_ESM_CAP_7_BASE_IDX 5 |
14742 | #define regBIFPLR1_0_PCIE_DLF_ENH_CAP_LIST 0x400500 |
14743 | #define regBIFPLR1_0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
14744 | #define regBIFPLR1_0_DATA_LINK_FEATURE_CAP 0x400501 |
14745 | #define regBIFPLR1_0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
14746 | #define regBIFPLR1_0_DATA_LINK_FEATURE_STATUS 0x400502 |
14747 | #define regBIFPLR1_0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
14748 | #define regBIFPLR1_0_PCIE_PHY_16GT_ENH_CAP_LIST 0x400504 |
14749 | #define regBIFPLR1_0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
14750 | #define regBIFPLR1_0_LINK_CAP_16GT 0x400505 |
14751 | #define regBIFPLR1_0_LINK_CAP_16GT_BASE_IDX 5 |
14752 | #define regBIFPLR1_0_LINK_CNTL_16GT 0x400506 |
14753 | #define regBIFPLR1_0_LINK_CNTL_16GT_BASE_IDX 5 |
14754 | #define regBIFPLR1_0_LINK_STATUS_16GT 0x400507 |
14755 | #define regBIFPLR1_0_LINK_STATUS_16GT_BASE_IDX 5 |
14756 | #define regBIFPLR1_0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x400508 |
14757 | #define regBIFPLR1_0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
14758 | #define regBIFPLR1_0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x400509 |
14759 | #define regBIFPLR1_0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
14760 | #define regBIFPLR1_0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x40050a |
14761 | #define regBIFPLR1_0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
14762 | #define regBIFPLR1_0_LANE_0_EQUALIZATION_CNTL_16GT 0x40050c |
14763 | #define regBIFPLR1_0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14764 | #define regBIFPLR1_0_LANE_1_EQUALIZATION_CNTL_16GT 0x40050c |
14765 | #define regBIFPLR1_0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14766 | #define regBIFPLR1_0_LANE_2_EQUALIZATION_CNTL_16GT 0x40050c |
14767 | #define regBIFPLR1_0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14768 | #define regBIFPLR1_0_LANE_3_EQUALIZATION_CNTL_16GT 0x40050c |
14769 | #define regBIFPLR1_0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14770 | #define regBIFPLR1_0_LANE_4_EQUALIZATION_CNTL_16GT 0x40050d |
14771 | #define regBIFPLR1_0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14772 | #define regBIFPLR1_0_LANE_5_EQUALIZATION_CNTL_16GT 0x40050d |
14773 | #define regBIFPLR1_0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14774 | #define regBIFPLR1_0_LANE_6_EQUALIZATION_CNTL_16GT 0x40050d |
14775 | #define regBIFPLR1_0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14776 | #define regBIFPLR1_0_LANE_7_EQUALIZATION_CNTL_16GT 0x40050d |
14777 | #define regBIFPLR1_0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14778 | #define regBIFPLR1_0_LANE_8_EQUALIZATION_CNTL_16GT 0x40050e |
14779 | #define regBIFPLR1_0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14780 | #define regBIFPLR1_0_LANE_9_EQUALIZATION_CNTL_16GT 0x40050e |
14781 | #define regBIFPLR1_0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14782 | #define regBIFPLR1_0_LANE_10_EQUALIZATION_CNTL_16GT 0x40050e |
14783 | #define regBIFPLR1_0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14784 | #define regBIFPLR1_0_LANE_11_EQUALIZATION_CNTL_16GT 0x40050e |
14785 | #define regBIFPLR1_0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14786 | #define regBIFPLR1_0_LANE_12_EQUALIZATION_CNTL_16GT 0x40050f |
14787 | #define regBIFPLR1_0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14788 | #define regBIFPLR1_0_LANE_13_EQUALIZATION_CNTL_16GT 0x40050f |
14789 | #define regBIFPLR1_0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14790 | #define regBIFPLR1_0_LANE_14_EQUALIZATION_CNTL_16GT 0x40050f |
14791 | #define regBIFPLR1_0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14792 | #define regBIFPLR1_0_LANE_15_EQUALIZATION_CNTL_16GT 0x40050f |
14793 | #define regBIFPLR1_0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
14794 | #define regBIFPLR1_0_PCIE_MARGINING_ENH_CAP_LIST 0x400510 |
14795 | #define regBIFPLR1_0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
14796 | #define regBIFPLR1_0_MARGINING_PORT_CAP 0x400511 |
14797 | #define regBIFPLR1_0_MARGINING_PORT_CAP_BASE_IDX 5 |
14798 | #define regBIFPLR1_0_MARGINING_PORT_STATUS 0x400511 |
14799 | #define regBIFPLR1_0_MARGINING_PORT_STATUS_BASE_IDX 5 |
14800 | #define regBIFPLR1_0_LANE_0_MARGINING_LANE_CNTL 0x400512 |
14801 | #define regBIFPLR1_0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
14802 | #define regBIFPLR1_0_LANE_0_MARGINING_LANE_STATUS 0x400512 |
14803 | #define regBIFPLR1_0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
14804 | #define regBIFPLR1_0_LANE_1_MARGINING_LANE_CNTL 0x400513 |
14805 | #define regBIFPLR1_0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
14806 | #define regBIFPLR1_0_LANE_1_MARGINING_LANE_STATUS 0x400513 |
14807 | #define regBIFPLR1_0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
14808 | #define regBIFPLR1_0_LANE_2_MARGINING_LANE_CNTL 0x400514 |
14809 | #define regBIFPLR1_0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
14810 | #define regBIFPLR1_0_LANE_2_MARGINING_LANE_STATUS 0x400514 |
14811 | #define regBIFPLR1_0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
14812 | #define regBIFPLR1_0_LANE_3_MARGINING_LANE_CNTL 0x400515 |
14813 | #define regBIFPLR1_0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
14814 | #define regBIFPLR1_0_LANE_3_MARGINING_LANE_STATUS 0x400515 |
14815 | #define regBIFPLR1_0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
14816 | #define regBIFPLR1_0_LANE_4_MARGINING_LANE_CNTL 0x400516 |
14817 | #define regBIFPLR1_0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
14818 | #define regBIFPLR1_0_LANE_4_MARGINING_LANE_STATUS 0x400516 |
14819 | #define regBIFPLR1_0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
14820 | #define regBIFPLR1_0_LANE_5_MARGINING_LANE_CNTL 0x400517 |
14821 | #define regBIFPLR1_0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
14822 | #define regBIFPLR1_0_LANE_5_MARGINING_LANE_STATUS 0x400517 |
14823 | #define regBIFPLR1_0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
14824 | #define regBIFPLR1_0_LANE_6_MARGINING_LANE_CNTL 0x400518 |
14825 | #define regBIFPLR1_0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
14826 | #define regBIFPLR1_0_LANE_6_MARGINING_LANE_STATUS 0x400518 |
14827 | #define regBIFPLR1_0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
14828 | #define regBIFPLR1_0_LANE_7_MARGINING_LANE_CNTL 0x400519 |
14829 | #define regBIFPLR1_0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
14830 | #define regBIFPLR1_0_LANE_7_MARGINING_LANE_STATUS 0x400519 |
14831 | #define regBIFPLR1_0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
14832 | #define regBIFPLR1_0_LANE_8_MARGINING_LANE_CNTL 0x40051a |
14833 | #define regBIFPLR1_0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
14834 | #define regBIFPLR1_0_LANE_8_MARGINING_LANE_STATUS 0x40051a |
14835 | #define regBIFPLR1_0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
14836 | #define regBIFPLR1_0_LANE_9_MARGINING_LANE_CNTL 0x40051b |
14837 | #define regBIFPLR1_0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
14838 | #define regBIFPLR1_0_LANE_9_MARGINING_LANE_STATUS 0x40051b |
14839 | #define regBIFPLR1_0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
14840 | #define regBIFPLR1_0_LANE_10_MARGINING_LANE_CNTL 0x40051c |
14841 | #define regBIFPLR1_0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
14842 | #define regBIFPLR1_0_LANE_10_MARGINING_LANE_STATUS 0x40051c |
14843 | #define regBIFPLR1_0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
14844 | #define regBIFPLR1_0_LANE_11_MARGINING_LANE_CNTL 0x40051d |
14845 | #define regBIFPLR1_0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
14846 | #define regBIFPLR1_0_LANE_11_MARGINING_LANE_STATUS 0x40051d |
14847 | #define regBIFPLR1_0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
14848 | #define regBIFPLR1_0_LANE_12_MARGINING_LANE_CNTL 0x40051e |
14849 | #define regBIFPLR1_0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
14850 | #define regBIFPLR1_0_LANE_12_MARGINING_LANE_STATUS 0x40051e |
14851 | #define regBIFPLR1_0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
14852 | #define regBIFPLR1_0_LANE_13_MARGINING_LANE_CNTL 0x40051f |
14853 | #define regBIFPLR1_0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
14854 | #define regBIFPLR1_0_LANE_13_MARGINING_LANE_STATUS 0x40051f |
14855 | #define regBIFPLR1_0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
14856 | #define regBIFPLR1_0_LANE_14_MARGINING_LANE_CNTL 0x400520 |
14857 | #define regBIFPLR1_0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
14858 | #define regBIFPLR1_0_LANE_14_MARGINING_LANE_STATUS 0x400520 |
14859 | #define regBIFPLR1_0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
14860 | #define regBIFPLR1_0_LANE_15_MARGINING_LANE_CNTL 0x400521 |
14861 | #define regBIFPLR1_0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
14862 | #define regBIFPLR1_0_LANE_15_MARGINING_LANE_STATUS 0x400521 |
14863 | #define regBIFPLR1_0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
14864 | #define regBIFPLR1_0_PCIE_CCIX_CAP_LIST 0x400522 |
14865 | #define regBIFPLR1_0_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
14866 | #define 0x400523 |
14867 | #define 5 |
14868 | #define 0x400524 |
14869 | #define 5 |
14870 | #define regBIFPLR1_0_PCIE_CCIX_CAP 0x400524 |
14871 | #define regBIFPLR1_0_PCIE_CCIX_CAP_BASE_IDX 5 |
14872 | #define regBIFPLR1_0_PCIE_CCIX_ESM_REQD_CAP 0x400525 |
14873 | #define regBIFPLR1_0_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
14874 | #define regBIFPLR1_0_PCIE_CCIX_ESM_OPTL_CAP 0x400526 |
14875 | #define regBIFPLR1_0_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
14876 | #define regBIFPLR1_0_PCIE_CCIX_ESM_STATUS 0x400527 |
14877 | #define regBIFPLR1_0_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
14878 | #define regBIFPLR1_0_PCIE_CCIX_ESM_CNTL 0x400528 |
14879 | #define regBIFPLR1_0_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
14880 | #define regBIFPLR1_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x400529 |
14881 | #define regBIFPLR1_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14882 | #define regBIFPLR1_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x400529 |
14883 | #define regBIFPLR1_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14884 | #define regBIFPLR1_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x400529 |
14885 | #define regBIFPLR1_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14886 | #define regBIFPLR1_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x400529 |
14887 | #define regBIFPLR1_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14888 | #define regBIFPLR1_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x40052a |
14889 | #define regBIFPLR1_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14890 | #define regBIFPLR1_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x40052a |
14891 | #define regBIFPLR1_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14892 | #define regBIFPLR1_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x40052a |
14893 | #define regBIFPLR1_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14894 | #define regBIFPLR1_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x40052a |
14895 | #define regBIFPLR1_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14896 | #define regBIFPLR1_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x40052b |
14897 | #define regBIFPLR1_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14898 | #define regBIFPLR1_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x40052b |
14899 | #define regBIFPLR1_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14900 | #define regBIFPLR1_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x40052b |
14901 | #define regBIFPLR1_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14902 | #define regBIFPLR1_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x40052b |
14903 | #define regBIFPLR1_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14904 | #define regBIFPLR1_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x40052c |
14905 | #define regBIFPLR1_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14906 | #define regBIFPLR1_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x40052c |
14907 | #define regBIFPLR1_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14908 | #define regBIFPLR1_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x40052c |
14909 | #define regBIFPLR1_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14910 | #define regBIFPLR1_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x40052c |
14911 | #define regBIFPLR1_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
14912 | #define regBIFPLR1_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x40052d |
14913 | #define regBIFPLR1_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14914 | #define regBIFPLR1_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x40052d |
14915 | #define regBIFPLR1_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14916 | #define regBIFPLR1_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x40052d |
14917 | #define regBIFPLR1_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14918 | #define regBIFPLR1_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x40052d |
14919 | #define regBIFPLR1_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14920 | #define regBIFPLR1_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x40052e |
14921 | #define regBIFPLR1_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14922 | #define regBIFPLR1_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x40052e |
14923 | #define regBIFPLR1_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14924 | #define regBIFPLR1_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x40052e |
14925 | #define regBIFPLR1_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14926 | #define regBIFPLR1_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x40052e |
14927 | #define regBIFPLR1_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14928 | #define regBIFPLR1_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x40052f |
14929 | #define regBIFPLR1_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14930 | #define regBIFPLR1_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x40052f |
14931 | #define regBIFPLR1_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14932 | #define regBIFPLR1_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x40052f |
14933 | #define regBIFPLR1_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14934 | #define regBIFPLR1_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x40052f |
14935 | #define regBIFPLR1_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14936 | #define regBIFPLR1_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x400530 |
14937 | #define regBIFPLR1_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14938 | #define regBIFPLR1_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x400530 |
14939 | #define regBIFPLR1_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14940 | #define regBIFPLR1_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x400530 |
14941 | #define regBIFPLR1_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14942 | #define regBIFPLR1_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x400530 |
14943 | #define regBIFPLR1_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
14944 | #define regBIFPLR1_0_PCIE_CCIX_TRANS_CAP 0x400531 |
14945 | #define regBIFPLR1_0_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
14946 | #define regBIFPLR1_0_PCIE_CCIX_TRANS_CNTL 0x400532 |
14947 | #define regBIFPLR1_0_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
14948 | |
14949 | |
14950 | // addressBlock: nbio_pcie0_bifplr2_cfgdecp |
14951 | // base address: 0x11102000 |
14952 | #define regBIFPLR2_0_VENDOR_ID 0x400800 |
14953 | #define regBIFPLR2_0_VENDOR_ID_BASE_IDX 5 |
14954 | #define regBIFPLR2_0_DEVICE_ID 0x400800 |
14955 | #define regBIFPLR2_0_DEVICE_ID_BASE_IDX 5 |
14956 | #define regBIFPLR2_0_COMMAND 0x400801 |
14957 | #define regBIFPLR2_0_COMMAND_BASE_IDX 5 |
14958 | #define regBIFPLR2_0_STATUS 0x400801 |
14959 | #define regBIFPLR2_0_STATUS_BASE_IDX 5 |
14960 | #define regBIFPLR2_0_REVISION_ID 0x400802 |
14961 | #define regBIFPLR2_0_REVISION_ID_BASE_IDX 5 |
14962 | #define regBIFPLR2_0_PROG_INTERFACE 0x400802 |
14963 | #define regBIFPLR2_0_PROG_INTERFACE_BASE_IDX 5 |
14964 | #define regBIFPLR2_0_SUB_CLASS 0x400802 |
14965 | #define regBIFPLR2_0_SUB_CLASS_BASE_IDX 5 |
14966 | #define regBIFPLR2_0_BASE_CLASS 0x400802 |
14967 | #define regBIFPLR2_0_BASE_CLASS_BASE_IDX 5 |
14968 | #define regBIFPLR2_0_CACHE_LINE 0x400803 |
14969 | #define regBIFPLR2_0_CACHE_LINE_BASE_IDX 5 |
14970 | #define regBIFPLR2_0_LATENCY 0x400803 |
14971 | #define regBIFPLR2_0_LATENCY_BASE_IDX 5 |
14972 | #define 0x400803 |
14973 | #define 5 |
14974 | #define regBIFPLR2_0_BIST 0x400803 |
14975 | #define regBIFPLR2_0_BIST_BASE_IDX 5 |
14976 | #define regBIFPLR2_0_SUB_BUS_NUMBER_LATENCY 0x400806 |
14977 | #define regBIFPLR2_0_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
14978 | #define regBIFPLR2_0_IO_BASE_LIMIT 0x400807 |
14979 | #define regBIFPLR2_0_IO_BASE_LIMIT_BASE_IDX 5 |
14980 | #define regBIFPLR2_0_SECONDARY_STATUS 0x400807 |
14981 | #define regBIFPLR2_0_SECONDARY_STATUS_BASE_IDX 5 |
14982 | #define regBIFPLR2_0_MEM_BASE_LIMIT 0x400808 |
14983 | #define regBIFPLR2_0_MEM_BASE_LIMIT_BASE_IDX 5 |
14984 | #define regBIFPLR2_0_PREF_BASE_LIMIT 0x400809 |
14985 | #define regBIFPLR2_0_PREF_BASE_LIMIT_BASE_IDX 5 |
14986 | #define regBIFPLR2_0_PREF_BASE_UPPER 0x40080a |
14987 | #define regBIFPLR2_0_PREF_BASE_UPPER_BASE_IDX 5 |
14988 | #define regBIFPLR2_0_PREF_LIMIT_UPPER 0x40080b |
14989 | #define regBIFPLR2_0_PREF_LIMIT_UPPER_BASE_IDX 5 |
14990 | #define regBIFPLR2_0_IO_BASE_LIMIT_HI 0x40080c |
14991 | #define regBIFPLR2_0_IO_BASE_LIMIT_HI_BASE_IDX 5 |
14992 | #define regBIFPLR2_0_CAP_PTR 0x40080d |
14993 | #define regBIFPLR2_0_CAP_PTR_BASE_IDX 5 |
14994 | #define regBIFPLR2_0_ROM_BASE_ADDR 0x40080e |
14995 | #define regBIFPLR2_0_ROM_BASE_ADDR_BASE_IDX 5 |
14996 | #define regBIFPLR2_0_INTERRUPT_LINE 0x40080f |
14997 | #define regBIFPLR2_0_INTERRUPT_LINE_BASE_IDX 5 |
14998 | #define regBIFPLR2_0_INTERRUPT_PIN 0x40080f |
14999 | #define regBIFPLR2_0_INTERRUPT_PIN_BASE_IDX 5 |
15000 | #define regBIFPLR2_0_IRQ_BRIDGE_CNTL 0x40080f |
15001 | #define regBIFPLR2_0_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
15002 | #define regBIFPLR2_0_EXT_BRIDGE_CNTL 0x400810 |
15003 | #define regBIFPLR2_0_EXT_BRIDGE_CNTL_BASE_IDX 5 |
15004 | #define regBIFPLR2_0_VENDOR_CAP_LIST 0x400812 |
15005 | #define regBIFPLR2_0_VENDOR_CAP_LIST_BASE_IDX 5 |
15006 | #define regBIFPLR2_0_ADAPTER_ID_W 0x400813 |
15007 | #define regBIFPLR2_0_ADAPTER_ID_W_BASE_IDX 5 |
15008 | #define regBIFPLR2_0_PMI_CAP_LIST 0x400814 |
15009 | #define regBIFPLR2_0_PMI_CAP_LIST_BASE_IDX 5 |
15010 | #define regBIFPLR2_0_PMI_CAP 0x400814 |
15011 | #define regBIFPLR2_0_PMI_CAP_BASE_IDX 5 |
15012 | #define regBIFPLR2_0_PMI_STATUS_CNTL 0x400815 |
15013 | #define regBIFPLR2_0_PMI_STATUS_CNTL_BASE_IDX 5 |
15014 | #define regBIFPLR2_0_PCIE_CAP_LIST 0x400816 |
15015 | #define regBIFPLR2_0_PCIE_CAP_LIST_BASE_IDX 5 |
15016 | #define regBIFPLR2_0_PCIE_CAP 0x400816 |
15017 | #define regBIFPLR2_0_PCIE_CAP_BASE_IDX 5 |
15018 | #define regBIFPLR2_0_DEVICE_CAP 0x400817 |
15019 | #define regBIFPLR2_0_DEVICE_CAP_BASE_IDX 5 |
15020 | #define regBIFPLR2_0_DEVICE_CNTL 0x400818 |
15021 | #define regBIFPLR2_0_DEVICE_CNTL_BASE_IDX 5 |
15022 | #define regBIFPLR2_0_DEVICE_STATUS 0x400818 |
15023 | #define regBIFPLR2_0_DEVICE_STATUS_BASE_IDX 5 |
15024 | #define regBIFPLR2_0_LINK_CAP 0x400819 |
15025 | #define regBIFPLR2_0_LINK_CAP_BASE_IDX 5 |
15026 | #define regBIFPLR2_0_LINK_CNTL 0x40081a |
15027 | #define regBIFPLR2_0_LINK_CNTL_BASE_IDX 5 |
15028 | #define regBIFPLR2_0_LINK_STATUS 0x40081a |
15029 | #define regBIFPLR2_0_LINK_STATUS_BASE_IDX 5 |
15030 | #define regBIFPLR2_0_SLOT_CAP 0x40081b |
15031 | #define regBIFPLR2_0_SLOT_CAP_BASE_IDX 5 |
15032 | #define regBIFPLR2_0_SLOT_CNTL 0x40081c |
15033 | #define regBIFPLR2_0_SLOT_CNTL_BASE_IDX 5 |
15034 | #define regBIFPLR2_0_SLOT_STATUS 0x40081c |
15035 | #define regBIFPLR2_0_SLOT_STATUS_BASE_IDX 5 |
15036 | #define regBIFPLR2_0_ROOT_CNTL 0x40081d |
15037 | #define regBIFPLR2_0_ROOT_CNTL_BASE_IDX 5 |
15038 | #define regBIFPLR2_0_ROOT_CAP 0x40081d |
15039 | #define regBIFPLR2_0_ROOT_CAP_BASE_IDX 5 |
15040 | #define regBIFPLR2_0_ROOT_STATUS 0x40081e |
15041 | #define regBIFPLR2_0_ROOT_STATUS_BASE_IDX 5 |
15042 | #define regBIFPLR2_0_DEVICE_CAP2 0x40081f |
15043 | #define regBIFPLR2_0_DEVICE_CAP2_BASE_IDX 5 |
15044 | #define regBIFPLR2_0_DEVICE_CNTL2 0x400820 |
15045 | #define regBIFPLR2_0_DEVICE_CNTL2_BASE_IDX 5 |
15046 | #define regBIFPLR2_0_DEVICE_STATUS2 0x400820 |
15047 | #define regBIFPLR2_0_DEVICE_STATUS2_BASE_IDX 5 |
15048 | #define regBIFPLR2_0_LINK_CAP2 0x400821 |
15049 | #define regBIFPLR2_0_LINK_CAP2_BASE_IDX 5 |
15050 | #define regBIFPLR2_0_LINK_CNTL2 0x400822 |
15051 | #define regBIFPLR2_0_LINK_CNTL2_BASE_IDX 5 |
15052 | #define regBIFPLR2_0_LINK_STATUS2 0x400822 |
15053 | #define regBIFPLR2_0_LINK_STATUS2_BASE_IDX 5 |
15054 | #define regBIFPLR2_0_SLOT_CAP2 0x400823 |
15055 | #define regBIFPLR2_0_SLOT_CAP2_BASE_IDX 5 |
15056 | #define regBIFPLR2_0_SLOT_CNTL2 0x400824 |
15057 | #define regBIFPLR2_0_SLOT_CNTL2_BASE_IDX 5 |
15058 | #define regBIFPLR2_0_SLOT_STATUS2 0x400824 |
15059 | #define regBIFPLR2_0_SLOT_STATUS2_BASE_IDX 5 |
15060 | #define regBIFPLR2_0_MSI_CAP_LIST 0x400828 |
15061 | #define regBIFPLR2_0_MSI_CAP_LIST_BASE_IDX 5 |
15062 | #define regBIFPLR2_0_MSI_MSG_CNTL 0x400828 |
15063 | #define regBIFPLR2_0_MSI_MSG_CNTL_BASE_IDX 5 |
15064 | #define regBIFPLR2_0_MSI_MSG_ADDR_LO 0x400829 |
15065 | #define regBIFPLR2_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
15066 | #define regBIFPLR2_0_MSI_MSG_ADDR_HI 0x40082a |
15067 | #define regBIFPLR2_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
15068 | #define regBIFPLR2_0_MSI_MSG_DATA 0x40082a |
15069 | #define regBIFPLR2_0_MSI_MSG_DATA_BASE_IDX 5 |
15070 | #define regBIFPLR2_0_MSI_MSG_DATA_64 0x40082b |
15071 | #define regBIFPLR2_0_MSI_MSG_DATA_64_BASE_IDX 5 |
15072 | #define regBIFPLR2_0_SSID_CAP_LIST 0x400830 |
15073 | #define regBIFPLR2_0_SSID_CAP_LIST_BASE_IDX 5 |
15074 | #define regBIFPLR2_0_SSID_CAP 0x400831 |
15075 | #define regBIFPLR2_0_SSID_CAP_BASE_IDX 5 |
15076 | #define regBIFPLR2_0_MSI_MAP_CAP_LIST 0x400832 |
15077 | #define regBIFPLR2_0_MSI_MAP_CAP_LIST_BASE_IDX 5 |
15078 | #define regBIFPLR2_0_MSI_MAP_CAP 0x400832 |
15079 | #define regBIFPLR2_0_MSI_MAP_CAP_BASE_IDX 5 |
15080 | #define regBIFPLR2_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x400840 |
15081 | #define regBIFPLR2_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
15082 | #define regBIFPLR2_0_PCIE_VENDOR_SPECIFIC_HDR 0x400841 |
15083 | #define regBIFPLR2_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
15084 | #define regBIFPLR2_0_PCIE_VENDOR_SPECIFIC1 0x400842 |
15085 | #define regBIFPLR2_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
15086 | #define regBIFPLR2_0_PCIE_VENDOR_SPECIFIC2 0x400843 |
15087 | #define regBIFPLR2_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
15088 | #define regBIFPLR2_0_PCIE_VC_ENH_CAP_LIST 0x400844 |
15089 | #define regBIFPLR2_0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
15090 | #define regBIFPLR2_0_PCIE_PORT_VC_CAP_REG1 0x400845 |
15091 | #define regBIFPLR2_0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
15092 | #define regBIFPLR2_0_PCIE_PORT_VC_CAP_REG2 0x400846 |
15093 | #define regBIFPLR2_0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
15094 | #define regBIFPLR2_0_PCIE_PORT_VC_CNTL 0x400847 |
15095 | #define regBIFPLR2_0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
15096 | #define regBIFPLR2_0_PCIE_PORT_VC_STATUS 0x400847 |
15097 | #define regBIFPLR2_0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
15098 | #define regBIFPLR2_0_PCIE_VC0_RESOURCE_CAP 0x400848 |
15099 | #define regBIFPLR2_0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
15100 | #define regBIFPLR2_0_PCIE_VC0_RESOURCE_CNTL 0x400849 |
15101 | #define regBIFPLR2_0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
15102 | #define regBIFPLR2_0_PCIE_VC0_RESOURCE_STATUS 0x40084a |
15103 | #define regBIFPLR2_0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
15104 | #define regBIFPLR2_0_PCIE_VC1_RESOURCE_CAP 0x40084b |
15105 | #define regBIFPLR2_0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
15106 | #define regBIFPLR2_0_PCIE_VC1_RESOURCE_CNTL 0x40084c |
15107 | #define regBIFPLR2_0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
15108 | #define regBIFPLR2_0_PCIE_VC1_RESOURCE_STATUS 0x40084d |
15109 | #define regBIFPLR2_0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
15110 | #define regBIFPLR2_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x400850 |
15111 | #define regBIFPLR2_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
15112 | #define regBIFPLR2_0_PCIE_DEV_SERIAL_NUM_DW1 0x400851 |
15113 | #define regBIFPLR2_0_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
15114 | #define regBIFPLR2_0_PCIE_DEV_SERIAL_NUM_DW2 0x400852 |
15115 | #define regBIFPLR2_0_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
15116 | #define regBIFPLR2_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x400854 |
15117 | #define regBIFPLR2_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
15118 | #define regBIFPLR2_0_PCIE_UNCORR_ERR_STATUS 0x400855 |
15119 | #define regBIFPLR2_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
15120 | #define regBIFPLR2_0_PCIE_UNCORR_ERR_MASK 0x400856 |
15121 | #define regBIFPLR2_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
15122 | #define regBIFPLR2_0_PCIE_UNCORR_ERR_SEVERITY 0x400857 |
15123 | #define regBIFPLR2_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
15124 | #define regBIFPLR2_0_PCIE_CORR_ERR_STATUS 0x400858 |
15125 | #define regBIFPLR2_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
15126 | #define regBIFPLR2_0_PCIE_CORR_ERR_MASK 0x400859 |
15127 | #define regBIFPLR2_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
15128 | #define regBIFPLR2_0_PCIE_ADV_ERR_CAP_CNTL 0x40085a |
15129 | #define regBIFPLR2_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
15130 | #define regBIFPLR2_0_PCIE_HDR_LOG0 0x40085b |
15131 | #define regBIFPLR2_0_PCIE_HDR_LOG0_BASE_IDX 5 |
15132 | #define regBIFPLR2_0_PCIE_HDR_LOG1 0x40085c |
15133 | #define regBIFPLR2_0_PCIE_HDR_LOG1_BASE_IDX 5 |
15134 | #define regBIFPLR2_0_PCIE_HDR_LOG2 0x40085d |
15135 | #define regBIFPLR2_0_PCIE_HDR_LOG2_BASE_IDX 5 |
15136 | #define regBIFPLR2_0_PCIE_HDR_LOG3 0x40085e |
15137 | #define regBIFPLR2_0_PCIE_HDR_LOG3_BASE_IDX 5 |
15138 | #define regBIFPLR2_0_PCIE_ROOT_ERR_CMD 0x40085f |
15139 | #define regBIFPLR2_0_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
15140 | #define regBIFPLR2_0_PCIE_ROOT_ERR_STATUS 0x400860 |
15141 | #define regBIFPLR2_0_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
15142 | #define regBIFPLR2_0_PCIE_ERR_SRC_ID 0x400861 |
15143 | #define regBIFPLR2_0_PCIE_ERR_SRC_ID_BASE_IDX 5 |
15144 | #define regBIFPLR2_0_PCIE_TLP_PREFIX_LOG0 0x400862 |
15145 | #define regBIFPLR2_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
15146 | #define regBIFPLR2_0_PCIE_TLP_PREFIX_LOG1 0x400863 |
15147 | #define regBIFPLR2_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
15148 | #define regBIFPLR2_0_PCIE_TLP_PREFIX_LOG2 0x400864 |
15149 | #define regBIFPLR2_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
15150 | #define regBIFPLR2_0_PCIE_TLP_PREFIX_LOG3 0x400865 |
15151 | #define regBIFPLR2_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
15152 | #define regBIFPLR2_0_PCIE_SECONDARY_ENH_CAP_LIST 0x40089c |
15153 | #define regBIFPLR2_0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
15154 | #define regBIFPLR2_0_PCIE_LINK_CNTL3 0x40089d |
15155 | #define regBIFPLR2_0_PCIE_LINK_CNTL3_BASE_IDX 5 |
15156 | #define regBIFPLR2_0_PCIE_LANE_ERROR_STATUS 0x40089e |
15157 | #define regBIFPLR2_0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
15158 | #define regBIFPLR2_0_PCIE_LANE_0_EQUALIZATION_CNTL 0x40089f |
15159 | #define regBIFPLR2_0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
15160 | #define regBIFPLR2_0_PCIE_LANE_1_EQUALIZATION_CNTL 0x40089f |
15161 | #define regBIFPLR2_0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
15162 | #define regBIFPLR2_0_PCIE_LANE_2_EQUALIZATION_CNTL 0x4008a0 |
15163 | #define regBIFPLR2_0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
15164 | #define regBIFPLR2_0_PCIE_LANE_3_EQUALIZATION_CNTL 0x4008a0 |
15165 | #define regBIFPLR2_0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
15166 | #define regBIFPLR2_0_PCIE_LANE_4_EQUALIZATION_CNTL 0x4008a1 |
15167 | #define regBIFPLR2_0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
15168 | #define regBIFPLR2_0_PCIE_LANE_5_EQUALIZATION_CNTL 0x4008a1 |
15169 | #define regBIFPLR2_0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
15170 | #define regBIFPLR2_0_PCIE_LANE_6_EQUALIZATION_CNTL 0x4008a2 |
15171 | #define regBIFPLR2_0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
15172 | #define regBIFPLR2_0_PCIE_LANE_7_EQUALIZATION_CNTL 0x4008a2 |
15173 | #define regBIFPLR2_0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
15174 | #define regBIFPLR2_0_PCIE_LANE_8_EQUALIZATION_CNTL 0x4008a3 |
15175 | #define regBIFPLR2_0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
15176 | #define regBIFPLR2_0_PCIE_LANE_9_EQUALIZATION_CNTL 0x4008a3 |
15177 | #define regBIFPLR2_0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
15178 | #define regBIFPLR2_0_PCIE_LANE_10_EQUALIZATION_CNTL 0x4008a4 |
15179 | #define regBIFPLR2_0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
15180 | #define regBIFPLR2_0_PCIE_LANE_11_EQUALIZATION_CNTL 0x4008a4 |
15181 | #define regBIFPLR2_0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
15182 | #define regBIFPLR2_0_PCIE_LANE_12_EQUALIZATION_CNTL 0x4008a5 |
15183 | #define regBIFPLR2_0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
15184 | #define regBIFPLR2_0_PCIE_LANE_13_EQUALIZATION_CNTL 0x4008a5 |
15185 | #define regBIFPLR2_0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
15186 | #define regBIFPLR2_0_PCIE_LANE_14_EQUALIZATION_CNTL 0x4008a6 |
15187 | #define regBIFPLR2_0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
15188 | #define regBIFPLR2_0_PCIE_LANE_15_EQUALIZATION_CNTL 0x4008a6 |
15189 | #define regBIFPLR2_0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
15190 | #define regBIFPLR2_0_PCIE_ACS_ENH_CAP_LIST 0x4008a8 |
15191 | #define regBIFPLR2_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
15192 | #define regBIFPLR2_0_PCIE_ACS_CAP 0x4008a9 |
15193 | #define regBIFPLR2_0_PCIE_ACS_CAP_BASE_IDX 5 |
15194 | #define regBIFPLR2_0_PCIE_ACS_CNTL 0x4008a9 |
15195 | #define regBIFPLR2_0_PCIE_ACS_CNTL_BASE_IDX 5 |
15196 | #define regBIFPLR2_0_PCIE_MC_ENH_CAP_LIST 0x4008bc |
15197 | #define regBIFPLR2_0_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
15198 | #define regBIFPLR2_0_PCIE_MC_CAP 0x4008bd |
15199 | #define regBIFPLR2_0_PCIE_MC_CAP_BASE_IDX 5 |
15200 | #define regBIFPLR2_0_PCIE_MC_CNTL 0x4008bd |
15201 | #define regBIFPLR2_0_PCIE_MC_CNTL_BASE_IDX 5 |
15202 | #define regBIFPLR2_0_PCIE_MC_ADDR0 0x4008be |
15203 | #define regBIFPLR2_0_PCIE_MC_ADDR0_BASE_IDX 5 |
15204 | #define regBIFPLR2_0_PCIE_MC_ADDR1 0x4008bf |
15205 | #define regBIFPLR2_0_PCIE_MC_ADDR1_BASE_IDX 5 |
15206 | #define regBIFPLR2_0_PCIE_MC_RCV0 0x4008c0 |
15207 | #define regBIFPLR2_0_PCIE_MC_RCV0_BASE_IDX 5 |
15208 | #define regBIFPLR2_0_PCIE_MC_RCV1 0x4008c1 |
15209 | #define regBIFPLR2_0_PCIE_MC_RCV1_BASE_IDX 5 |
15210 | #define regBIFPLR2_0_PCIE_MC_BLOCK_ALL0 0x4008c2 |
15211 | #define regBIFPLR2_0_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
15212 | #define regBIFPLR2_0_PCIE_MC_BLOCK_ALL1 0x4008c3 |
15213 | #define regBIFPLR2_0_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
15214 | #define regBIFPLR2_0_PCIE_MC_BLOCK_UNTRANSLATED_0 0x4008c4 |
15215 | #define regBIFPLR2_0_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
15216 | #define regBIFPLR2_0_PCIE_MC_BLOCK_UNTRANSLATED_1 0x4008c5 |
15217 | #define regBIFPLR2_0_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
15218 | #define regBIFPLR2_0_PCIE_MC_OVERLAY_BAR0 0x4008c6 |
15219 | #define regBIFPLR2_0_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
15220 | #define regBIFPLR2_0_PCIE_MC_OVERLAY_BAR1 0x4008c7 |
15221 | #define regBIFPLR2_0_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
15222 | #define regBIFPLR2_0_PCIE_L1_PM_SUB_CAP_LIST 0x4008dc |
15223 | #define regBIFPLR2_0_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
15224 | #define regBIFPLR2_0_PCIE_L1_PM_SUB_CAP 0x4008dd |
15225 | #define regBIFPLR2_0_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
15226 | #define regBIFPLR2_0_PCIE_L1_PM_SUB_CNTL 0x4008de |
15227 | #define regBIFPLR2_0_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
15228 | #define regBIFPLR2_0_PCIE_L1_PM_SUB_CNTL2 0x4008df |
15229 | #define regBIFPLR2_0_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
15230 | #define regBIFPLR2_0_PCIE_DPC_ENH_CAP_LIST 0x4008e0 |
15231 | #define regBIFPLR2_0_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
15232 | #define regBIFPLR2_0_PCIE_DPC_CAP_LIST 0x4008e1 |
15233 | #define regBIFPLR2_0_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
15234 | #define regBIFPLR2_0_PCIE_DPC_CNTL 0x4008e1 |
15235 | #define regBIFPLR2_0_PCIE_DPC_CNTL_BASE_IDX 5 |
15236 | #define regBIFPLR2_0_PCIE_DPC_STATUS 0x4008e2 |
15237 | #define regBIFPLR2_0_PCIE_DPC_STATUS_BASE_IDX 5 |
15238 | #define regBIFPLR2_0_PCIE_DPC_ERROR_SOURCE_ID 0x4008e2 |
15239 | #define regBIFPLR2_0_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
15240 | #define regBIFPLR2_0_PCIE_RP_PIO_STATUS 0x4008e3 |
15241 | #define regBIFPLR2_0_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
15242 | #define regBIFPLR2_0_PCIE_RP_PIO_MASK 0x4008e4 |
15243 | #define regBIFPLR2_0_PCIE_RP_PIO_MASK_BASE_IDX 5 |
15244 | #define regBIFPLR2_0_PCIE_RP_PIO_SEVERITY 0x4008e5 |
15245 | #define regBIFPLR2_0_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
15246 | #define regBIFPLR2_0_PCIE_RP_PIO_SYSERROR 0x4008e6 |
15247 | #define regBIFPLR2_0_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
15248 | #define regBIFPLR2_0_PCIE_RP_PIO_EXCEPTION 0x4008e7 |
15249 | #define regBIFPLR2_0_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
15250 | #define regBIFPLR2_0_PCIE_RP_PIO_HDR_LOG0 0x4008e8 |
15251 | #define regBIFPLR2_0_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
15252 | #define regBIFPLR2_0_PCIE_RP_PIO_HDR_LOG1 0x4008e9 |
15253 | #define regBIFPLR2_0_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
15254 | #define regBIFPLR2_0_PCIE_RP_PIO_HDR_LOG2 0x4008ea |
15255 | #define regBIFPLR2_0_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
15256 | #define regBIFPLR2_0_PCIE_RP_PIO_HDR_LOG3 0x4008eb |
15257 | #define regBIFPLR2_0_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
15258 | #define regBIFPLR2_0_PCIE_RP_PIO_PREFIX_LOG0 0x4008ed |
15259 | #define regBIFPLR2_0_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
15260 | #define regBIFPLR2_0_PCIE_RP_PIO_PREFIX_LOG1 0x4008ee |
15261 | #define regBIFPLR2_0_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
15262 | #define regBIFPLR2_0_PCIE_RP_PIO_PREFIX_LOG2 0x4008ef |
15263 | #define regBIFPLR2_0_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
15264 | #define regBIFPLR2_0_PCIE_RP_PIO_PREFIX_LOG3 0x4008f0 |
15265 | #define regBIFPLR2_0_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
15266 | #define regBIFPLR2_0_PCIE_ESM_CAP_LIST 0x4008f1 |
15267 | #define regBIFPLR2_0_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
15268 | #define 0x4008f2 |
15269 | #define 5 |
15270 | #define 0x4008f3 |
15271 | #define 5 |
15272 | #define regBIFPLR2_0_PCIE_ESM_STATUS 0x4008f3 |
15273 | #define regBIFPLR2_0_PCIE_ESM_STATUS_BASE_IDX 5 |
15274 | #define regBIFPLR2_0_PCIE_ESM_CTRL 0x4008f4 |
15275 | #define regBIFPLR2_0_PCIE_ESM_CTRL_BASE_IDX 5 |
15276 | #define regBIFPLR2_0_PCIE_ESM_CAP_1 0x4008f5 |
15277 | #define regBIFPLR2_0_PCIE_ESM_CAP_1_BASE_IDX 5 |
15278 | #define regBIFPLR2_0_PCIE_ESM_CAP_2 0x4008f6 |
15279 | #define regBIFPLR2_0_PCIE_ESM_CAP_2_BASE_IDX 5 |
15280 | #define regBIFPLR2_0_PCIE_ESM_CAP_3 0x4008f7 |
15281 | #define regBIFPLR2_0_PCIE_ESM_CAP_3_BASE_IDX 5 |
15282 | #define regBIFPLR2_0_PCIE_ESM_CAP_4 0x4008f8 |
15283 | #define regBIFPLR2_0_PCIE_ESM_CAP_4_BASE_IDX 5 |
15284 | #define regBIFPLR2_0_PCIE_ESM_CAP_5 0x4008f9 |
15285 | #define regBIFPLR2_0_PCIE_ESM_CAP_5_BASE_IDX 5 |
15286 | #define regBIFPLR2_0_PCIE_ESM_CAP_6 0x4008fa |
15287 | #define regBIFPLR2_0_PCIE_ESM_CAP_6_BASE_IDX 5 |
15288 | #define regBIFPLR2_0_PCIE_ESM_CAP_7 0x4008fb |
15289 | #define regBIFPLR2_0_PCIE_ESM_CAP_7_BASE_IDX 5 |
15290 | #define regBIFPLR2_0_PCIE_DLF_ENH_CAP_LIST 0x400900 |
15291 | #define regBIFPLR2_0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
15292 | #define regBIFPLR2_0_DATA_LINK_FEATURE_CAP 0x400901 |
15293 | #define regBIFPLR2_0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
15294 | #define regBIFPLR2_0_DATA_LINK_FEATURE_STATUS 0x400902 |
15295 | #define regBIFPLR2_0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
15296 | #define regBIFPLR2_0_PCIE_PHY_16GT_ENH_CAP_LIST 0x400904 |
15297 | #define regBIFPLR2_0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
15298 | #define regBIFPLR2_0_LINK_CAP_16GT 0x400905 |
15299 | #define regBIFPLR2_0_LINK_CAP_16GT_BASE_IDX 5 |
15300 | #define regBIFPLR2_0_LINK_CNTL_16GT 0x400906 |
15301 | #define regBIFPLR2_0_LINK_CNTL_16GT_BASE_IDX 5 |
15302 | #define regBIFPLR2_0_LINK_STATUS_16GT 0x400907 |
15303 | #define regBIFPLR2_0_LINK_STATUS_16GT_BASE_IDX 5 |
15304 | #define regBIFPLR2_0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x400908 |
15305 | #define regBIFPLR2_0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
15306 | #define regBIFPLR2_0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x400909 |
15307 | #define regBIFPLR2_0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
15308 | #define regBIFPLR2_0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x40090a |
15309 | #define regBIFPLR2_0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
15310 | #define regBIFPLR2_0_LANE_0_EQUALIZATION_CNTL_16GT 0x40090c |
15311 | #define regBIFPLR2_0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15312 | #define regBIFPLR2_0_LANE_1_EQUALIZATION_CNTL_16GT 0x40090c |
15313 | #define regBIFPLR2_0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15314 | #define regBIFPLR2_0_LANE_2_EQUALIZATION_CNTL_16GT 0x40090c |
15315 | #define regBIFPLR2_0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15316 | #define regBIFPLR2_0_LANE_3_EQUALIZATION_CNTL_16GT 0x40090c |
15317 | #define regBIFPLR2_0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15318 | #define regBIFPLR2_0_LANE_4_EQUALIZATION_CNTL_16GT 0x40090d |
15319 | #define regBIFPLR2_0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15320 | #define regBIFPLR2_0_LANE_5_EQUALIZATION_CNTL_16GT 0x40090d |
15321 | #define regBIFPLR2_0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15322 | #define regBIFPLR2_0_LANE_6_EQUALIZATION_CNTL_16GT 0x40090d |
15323 | #define regBIFPLR2_0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15324 | #define regBIFPLR2_0_LANE_7_EQUALIZATION_CNTL_16GT 0x40090d |
15325 | #define regBIFPLR2_0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15326 | #define regBIFPLR2_0_LANE_8_EQUALIZATION_CNTL_16GT 0x40090e |
15327 | #define regBIFPLR2_0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15328 | #define regBIFPLR2_0_LANE_9_EQUALIZATION_CNTL_16GT 0x40090e |
15329 | #define regBIFPLR2_0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15330 | #define regBIFPLR2_0_LANE_10_EQUALIZATION_CNTL_16GT 0x40090e |
15331 | #define regBIFPLR2_0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15332 | #define regBIFPLR2_0_LANE_11_EQUALIZATION_CNTL_16GT 0x40090e |
15333 | #define regBIFPLR2_0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15334 | #define regBIFPLR2_0_LANE_12_EQUALIZATION_CNTL_16GT 0x40090f |
15335 | #define regBIFPLR2_0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15336 | #define regBIFPLR2_0_LANE_13_EQUALIZATION_CNTL_16GT 0x40090f |
15337 | #define regBIFPLR2_0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15338 | #define regBIFPLR2_0_LANE_14_EQUALIZATION_CNTL_16GT 0x40090f |
15339 | #define regBIFPLR2_0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15340 | #define regBIFPLR2_0_LANE_15_EQUALIZATION_CNTL_16GT 0x40090f |
15341 | #define regBIFPLR2_0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15342 | #define regBIFPLR2_0_PCIE_MARGINING_ENH_CAP_LIST 0x400910 |
15343 | #define regBIFPLR2_0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
15344 | #define regBIFPLR2_0_MARGINING_PORT_CAP 0x400911 |
15345 | #define regBIFPLR2_0_MARGINING_PORT_CAP_BASE_IDX 5 |
15346 | #define regBIFPLR2_0_MARGINING_PORT_STATUS 0x400911 |
15347 | #define regBIFPLR2_0_MARGINING_PORT_STATUS_BASE_IDX 5 |
15348 | #define regBIFPLR2_0_LANE_0_MARGINING_LANE_CNTL 0x400912 |
15349 | #define regBIFPLR2_0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
15350 | #define regBIFPLR2_0_LANE_0_MARGINING_LANE_STATUS 0x400912 |
15351 | #define regBIFPLR2_0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
15352 | #define regBIFPLR2_0_LANE_1_MARGINING_LANE_CNTL 0x400913 |
15353 | #define regBIFPLR2_0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
15354 | #define regBIFPLR2_0_LANE_1_MARGINING_LANE_STATUS 0x400913 |
15355 | #define regBIFPLR2_0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
15356 | #define regBIFPLR2_0_LANE_2_MARGINING_LANE_CNTL 0x400914 |
15357 | #define regBIFPLR2_0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
15358 | #define regBIFPLR2_0_LANE_2_MARGINING_LANE_STATUS 0x400914 |
15359 | #define regBIFPLR2_0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
15360 | #define regBIFPLR2_0_LANE_3_MARGINING_LANE_CNTL 0x400915 |
15361 | #define regBIFPLR2_0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
15362 | #define regBIFPLR2_0_LANE_3_MARGINING_LANE_STATUS 0x400915 |
15363 | #define regBIFPLR2_0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
15364 | #define regBIFPLR2_0_LANE_4_MARGINING_LANE_CNTL 0x400916 |
15365 | #define regBIFPLR2_0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
15366 | #define regBIFPLR2_0_LANE_4_MARGINING_LANE_STATUS 0x400916 |
15367 | #define regBIFPLR2_0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
15368 | #define regBIFPLR2_0_LANE_5_MARGINING_LANE_CNTL 0x400917 |
15369 | #define regBIFPLR2_0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
15370 | #define regBIFPLR2_0_LANE_5_MARGINING_LANE_STATUS 0x400917 |
15371 | #define regBIFPLR2_0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
15372 | #define regBIFPLR2_0_LANE_6_MARGINING_LANE_CNTL 0x400918 |
15373 | #define regBIFPLR2_0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
15374 | #define regBIFPLR2_0_LANE_6_MARGINING_LANE_STATUS 0x400918 |
15375 | #define regBIFPLR2_0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
15376 | #define regBIFPLR2_0_LANE_7_MARGINING_LANE_CNTL 0x400919 |
15377 | #define regBIFPLR2_0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
15378 | #define regBIFPLR2_0_LANE_7_MARGINING_LANE_STATUS 0x400919 |
15379 | #define regBIFPLR2_0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
15380 | #define regBIFPLR2_0_LANE_8_MARGINING_LANE_CNTL 0x40091a |
15381 | #define regBIFPLR2_0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
15382 | #define regBIFPLR2_0_LANE_8_MARGINING_LANE_STATUS 0x40091a |
15383 | #define regBIFPLR2_0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
15384 | #define regBIFPLR2_0_LANE_9_MARGINING_LANE_CNTL 0x40091b |
15385 | #define regBIFPLR2_0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
15386 | #define regBIFPLR2_0_LANE_9_MARGINING_LANE_STATUS 0x40091b |
15387 | #define regBIFPLR2_0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
15388 | #define regBIFPLR2_0_LANE_10_MARGINING_LANE_CNTL 0x40091c |
15389 | #define regBIFPLR2_0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
15390 | #define regBIFPLR2_0_LANE_10_MARGINING_LANE_STATUS 0x40091c |
15391 | #define regBIFPLR2_0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
15392 | #define regBIFPLR2_0_LANE_11_MARGINING_LANE_CNTL 0x40091d |
15393 | #define regBIFPLR2_0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
15394 | #define regBIFPLR2_0_LANE_11_MARGINING_LANE_STATUS 0x40091d |
15395 | #define regBIFPLR2_0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
15396 | #define regBIFPLR2_0_LANE_12_MARGINING_LANE_CNTL 0x40091e |
15397 | #define regBIFPLR2_0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
15398 | #define regBIFPLR2_0_LANE_12_MARGINING_LANE_STATUS 0x40091e |
15399 | #define regBIFPLR2_0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
15400 | #define regBIFPLR2_0_LANE_13_MARGINING_LANE_CNTL 0x40091f |
15401 | #define regBIFPLR2_0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
15402 | #define regBIFPLR2_0_LANE_13_MARGINING_LANE_STATUS 0x40091f |
15403 | #define regBIFPLR2_0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
15404 | #define regBIFPLR2_0_LANE_14_MARGINING_LANE_CNTL 0x400920 |
15405 | #define regBIFPLR2_0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
15406 | #define regBIFPLR2_0_LANE_14_MARGINING_LANE_STATUS 0x400920 |
15407 | #define regBIFPLR2_0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
15408 | #define regBIFPLR2_0_LANE_15_MARGINING_LANE_CNTL 0x400921 |
15409 | #define regBIFPLR2_0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
15410 | #define regBIFPLR2_0_LANE_15_MARGINING_LANE_STATUS 0x400921 |
15411 | #define regBIFPLR2_0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
15412 | #define regBIFPLR2_0_PCIE_CCIX_CAP_LIST 0x400922 |
15413 | #define regBIFPLR2_0_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
15414 | #define 0x400923 |
15415 | #define 5 |
15416 | #define 0x400924 |
15417 | #define 5 |
15418 | #define regBIFPLR2_0_PCIE_CCIX_CAP 0x400924 |
15419 | #define regBIFPLR2_0_PCIE_CCIX_CAP_BASE_IDX 5 |
15420 | #define regBIFPLR2_0_PCIE_CCIX_ESM_REQD_CAP 0x400925 |
15421 | #define regBIFPLR2_0_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
15422 | #define regBIFPLR2_0_PCIE_CCIX_ESM_OPTL_CAP 0x400926 |
15423 | #define regBIFPLR2_0_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
15424 | #define regBIFPLR2_0_PCIE_CCIX_ESM_STATUS 0x400927 |
15425 | #define regBIFPLR2_0_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
15426 | #define regBIFPLR2_0_PCIE_CCIX_ESM_CNTL 0x400928 |
15427 | #define regBIFPLR2_0_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
15428 | #define regBIFPLR2_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x400929 |
15429 | #define regBIFPLR2_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15430 | #define regBIFPLR2_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x400929 |
15431 | #define regBIFPLR2_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15432 | #define regBIFPLR2_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x400929 |
15433 | #define regBIFPLR2_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15434 | #define regBIFPLR2_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x400929 |
15435 | #define regBIFPLR2_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15436 | #define regBIFPLR2_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x40092a |
15437 | #define regBIFPLR2_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15438 | #define regBIFPLR2_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x40092a |
15439 | #define regBIFPLR2_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15440 | #define regBIFPLR2_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x40092a |
15441 | #define regBIFPLR2_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15442 | #define regBIFPLR2_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x40092a |
15443 | #define regBIFPLR2_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15444 | #define regBIFPLR2_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x40092b |
15445 | #define regBIFPLR2_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15446 | #define regBIFPLR2_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x40092b |
15447 | #define regBIFPLR2_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15448 | #define regBIFPLR2_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x40092b |
15449 | #define regBIFPLR2_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15450 | #define regBIFPLR2_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x40092b |
15451 | #define regBIFPLR2_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15452 | #define regBIFPLR2_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x40092c |
15453 | #define regBIFPLR2_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15454 | #define regBIFPLR2_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x40092c |
15455 | #define regBIFPLR2_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15456 | #define regBIFPLR2_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x40092c |
15457 | #define regBIFPLR2_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15458 | #define regBIFPLR2_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x40092c |
15459 | #define regBIFPLR2_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15460 | #define regBIFPLR2_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x40092d |
15461 | #define regBIFPLR2_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15462 | #define regBIFPLR2_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x40092d |
15463 | #define regBIFPLR2_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15464 | #define regBIFPLR2_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x40092d |
15465 | #define regBIFPLR2_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15466 | #define regBIFPLR2_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x40092d |
15467 | #define regBIFPLR2_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15468 | #define regBIFPLR2_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x40092e |
15469 | #define regBIFPLR2_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15470 | #define regBIFPLR2_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x40092e |
15471 | #define regBIFPLR2_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15472 | #define regBIFPLR2_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x40092e |
15473 | #define regBIFPLR2_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15474 | #define regBIFPLR2_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x40092e |
15475 | #define regBIFPLR2_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15476 | #define regBIFPLR2_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x40092f |
15477 | #define regBIFPLR2_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15478 | #define regBIFPLR2_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x40092f |
15479 | #define regBIFPLR2_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15480 | #define regBIFPLR2_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x40092f |
15481 | #define regBIFPLR2_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15482 | #define regBIFPLR2_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x40092f |
15483 | #define regBIFPLR2_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15484 | #define regBIFPLR2_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x400930 |
15485 | #define regBIFPLR2_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15486 | #define regBIFPLR2_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x400930 |
15487 | #define regBIFPLR2_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15488 | #define regBIFPLR2_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x400930 |
15489 | #define regBIFPLR2_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15490 | #define regBIFPLR2_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x400930 |
15491 | #define regBIFPLR2_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
15492 | #define regBIFPLR2_0_PCIE_CCIX_TRANS_CAP 0x400931 |
15493 | #define regBIFPLR2_0_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
15494 | #define regBIFPLR2_0_PCIE_CCIX_TRANS_CNTL 0x400932 |
15495 | #define regBIFPLR2_0_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
15496 | |
15497 | |
15498 | // addressBlock: nbio_pcie0_bifplr3_cfgdecp |
15499 | // base address: 0x11103000 |
15500 | #define regBIFPLR3_0_VENDOR_ID 0x400c00 |
15501 | #define regBIFPLR3_0_VENDOR_ID_BASE_IDX 5 |
15502 | #define regBIFPLR3_0_DEVICE_ID 0x400c00 |
15503 | #define regBIFPLR3_0_DEVICE_ID_BASE_IDX 5 |
15504 | #define regBIFPLR3_0_COMMAND 0x400c01 |
15505 | #define regBIFPLR3_0_COMMAND_BASE_IDX 5 |
15506 | #define regBIFPLR3_0_STATUS 0x400c01 |
15507 | #define regBIFPLR3_0_STATUS_BASE_IDX 5 |
15508 | #define regBIFPLR3_0_REVISION_ID 0x400c02 |
15509 | #define regBIFPLR3_0_REVISION_ID_BASE_IDX 5 |
15510 | #define regBIFPLR3_0_PROG_INTERFACE 0x400c02 |
15511 | #define regBIFPLR3_0_PROG_INTERFACE_BASE_IDX 5 |
15512 | #define regBIFPLR3_0_SUB_CLASS 0x400c02 |
15513 | #define regBIFPLR3_0_SUB_CLASS_BASE_IDX 5 |
15514 | #define regBIFPLR3_0_BASE_CLASS 0x400c02 |
15515 | #define regBIFPLR3_0_BASE_CLASS_BASE_IDX 5 |
15516 | #define regBIFPLR3_0_CACHE_LINE 0x400c03 |
15517 | #define regBIFPLR3_0_CACHE_LINE_BASE_IDX 5 |
15518 | #define regBIFPLR3_0_LATENCY 0x400c03 |
15519 | #define regBIFPLR3_0_LATENCY_BASE_IDX 5 |
15520 | #define 0x400c03 |
15521 | #define 5 |
15522 | #define regBIFPLR3_0_BIST 0x400c03 |
15523 | #define regBIFPLR3_0_BIST_BASE_IDX 5 |
15524 | #define regBIFPLR3_0_SUB_BUS_NUMBER_LATENCY 0x400c06 |
15525 | #define regBIFPLR3_0_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
15526 | #define regBIFPLR3_0_IO_BASE_LIMIT 0x400c07 |
15527 | #define regBIFPLR3_0_IO_BASE_LIMIT_BASE_IDX 5 |
15528 | #define regBIFPLR3_0_SECONDARY_STATUS 0x400c07 |
15529 | #define regBIFPLR3_0_SECONDARY_STATUS_BASE_IDX 5 |
15530 | #define regBIFPLR3_0_MEM_BASE_LIMIT 0x400c08 |
15531 | #define regBIFPLR3_0_MEM_BASE_LIMIT_BASE_IDX 5 |
15532 | #define regBIFPLR3_0_PREF_BASE_LIMIT 0x400c09 |
15533 | #define regBIFPLR3_0_PREF_BASE_LIMIT_BASE_IDX 5 |
15534 | #define regBIFPLR3_0_PREF_BASE_UPPER 0x400c0a |
15535 | #define regBIFPLR3_0_PREF_BASE_UPPER_BASE_IDX 5 |
15536 | #define regBIFPLR3_0_PREF_LIMIT_UPPER 0x400c0b |
15537 | #define regBIFPLR3_0_PREF_LIMIT_UPPER_BASE_IDX 5 |
15538 | #define regBIFPLR3_0_IO_BASE_LIMIT_HI 0x400c0c |
15539 | #define regBIFPLR3_0_IO_BASE_LIMIT_HI_BASE_IDX 5 |
15540 | #define regBIFPLR3_0_CAP_PTR 0x400c0d |
15541 | #define regBIFPLR3_0_CAP_PTR_BASE_IDX 5 |
15542 | #define regBIFPLR3_0_ROM_BASE_ADDR 0x400c0e |
15543 | #define regBIFPLR3_0_ROM_BASE_ADDR_BASE_IDX 5 |
15544 | #define regBIFPLR3_0_INTERRUPT_LINE 0x400c0f |
15545 | #define regBIFPLR3_0_INTERRUPT_LINE_BASE_IDX 5 |
15546 | #define regBIFPLR3_0_INTERRUPT_PIN 0x400c0f |
15547 | #define regBIFPLR3_0_INTERRUPT_PIN_BASE_IDX 5 |
15548 | #define regBIFPLR3_0_IRQ_BRIDGE_CNTL 0x400c0f |
15549 | #define regBIFPLR3_0_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
15550 | #define regBIFPLR3_0_EXT_BRIDGE_CNTL 0x400c10 |
15551 | #define regBIFPLR3_0_EXT_BRIDGE_CNTL_BASE_IDX 5 |
15552 | #define regBIFPLR3_0_VENDOR_CAP_LIST 0x400c12 |
15553 | #define regBIFPLR3_0_VENDOR_CAP_LIST_BASE_IDX 5 |
15554 | #define regBIFPLR3_0_ADAPTER_ID_W 0x400c13 |
15555 | #define regBIFPLR3_0_ADAPTER_ID_W_BASE_IDX 5 |
15556 | #define regBIFPLR3_0_PMI_CAP_LIST 0x400c14 |
15557 | #define regBIFPLR3_0_PMI_CAP_LIST_BASE_IDX 5 |
15558 | #define regBIFPLR3_0_PMI_CAP 0x400c14 |
15559 | #define regBIFPLR3_0_PMI_CAP_BASE_IDX 5 |
15560 | #define regBIFPLR3_0_PMI_STATUS_CNTL 0x400c15 |
15561 | #define regBIFPLR3_0_PMI_STATUS_CNTL_BASE_IDX 5 |
15562 | #define regBIFPLR3_0_PCIE_CAP_LIST 0x400c16 |
15563 | #define regBIFPLR3_0_PCIE_CAP_LIST_BASE_IDX 5 |
15564 | #define regBIFPLR3_0_PCIE_CAP 0x400c16 |
15565 | #define regBIFPLR3_0_PCIE_CAP_BASE_IDX 5 |
15566 | #define regBIFPLR3_0_DEVICE_CAP 0x400c17 |
15567 | #define regBIFPLR3_0_DEVICE_CAP_BASE_IDX 5 |
15568 | #define regBIFPLR3_0_DEVICE_CNTL 0x400c18 |
15569 | #define regBIFPLR3_0_DEVICE_CNTL_BASE_IDX 5 |
15570 | #define regBIFPLR3_0_DEVICE_STATUS 0x400c18 |
15571 | #define regBIFPLR3_0_DEVICE_STATUS_BASE_IDX 5 |
15572 | #define regBIFPLR3_0_LINK_CAP 0x400c19 |
15573 | #define regBIFPLR3_0_LINK_CAP_BASE_IDX 5 |
15574 | #define regBIFPLR3_0_LINK_CNTL 0x400c1a |
15575 | #define regBIFPLR3_0_LINK_CNTL_BASE_IDX 5 |
15576 | #define regBIFPLR3_0_LINK_STATUS 0x400c1a |
15577 | #define regBIFPLR3_0_LINK_STATUS_BASE_IDX 5 |
15578 | #define regBIFPLR3_0_SLOT_CAP 0x400c1b |
15579 | #define regBIFPLR3_0_SLOT_CAP_BASE_IDX 5 |
15580 | #define regBIFPLR3_0_SLOT_CNTL 0x400c1c |
15581 | #define regBIFPLR3_0_SLOT_CNTL_BASE_IDX 5 |
15582 | #define regBIFPLR3_0_SLOT_STATUS 0x400c1c |
15583 | #define regBIFPLR3_0_SLOT_STATUS_BASE_IDX 5 |
15584 | #define regBIFPLR3_0_ROOT_CNTL 0x400c1d |
15585 | #define regBIFPLR3_0_ROOT_CNTL_BASE_IDX 5 |
15586 | #define regBIFPLR3_0_ROOT_CAP 0x400c1d |
15587 | #define regBIFPLR3_0_ROOT_CAP_BASE_IDX 5 |
15588 | #define regBIFPLR3_0_ROOT_STATUS 0x400c1e |
15589 | #define regBIFPLR3_0_ROOT_STATUS_BASE_IDX 5 |
15590 | #define regBIFPLR3_0_DEVICE_CAP2 0x400c1f |
15591 | #define regBIFPLR3_0_DEVICE_CAP2_BASE_IDX 5 |
15592 | #define regBIFPLR3_0_DEVICE_CNTL2 0x400c20 |
15593 | #define regBIFPLR3_0_DEVICE_CNTL2_BASE_IDX 5 |
15594 | #define regBIFPLR3_0_DEVICE_STATUS2 0x400c20 |
15595 | #define regBIFPLR3_0_DEVICE_STATUS2_BASE_IDX 5 |
15596 | #define regBIFPLR3_0_LINK_CAP2 0x400c21 |
15597 | #define regBIFPLR3_0_LINK_CAP2_BASE_IDX 5 |
15598 | #define regBIFPLR3_0_LINK_CNTL2 0x400c22 |
15599 | #define regBIFPLR3_0_LINK_CNTL2_BASE_IDX 5 |
15600 | #define regBIFPLR3_0_LINK_STATUS2 0x400c22 |
15601 | #define regBIFPLR3_0_LINK_STATUS2_BASE_IDX 5 |
15602 | #define regBIFPLR3_0_SLOT_CAP2 0x400c23 |
15603 | #define regBIFPLR3_0_SLOT_CAP2_BASE_IDX 5 |
15604 | #define regBIFPLR3_0_SLOT_CNTL2 0x400c24 |
15605 | #define regBIFPLR3_0_SLOT_CNTL2_BASE_IDX 5 |
15606 | #define regBIFPLR3_0_SLOT_STATUS2 0x400c24 |
15607 | #define regBIFPLR3_0_SLOT_STATUS2_BASE_IDX 5 |
15608 | #define regBIFPLR3_0_MSI_CAP_LIST 0x400c28 |
15609 | #define regBIFPLR3_0_MSI_CAP_LIST_BASE_IDX 5 |
15610 | #define regBIFPLR3_0_MSI_MSG_CNTL 0x400c28 |
15611 | #define regBIFPLR3_0_MSI_MSG_CNTL_BASE_IDX 5 |
15612 | #define regBIFPLR3_0_MSI_MSG_ADDR_LO 0x400c29 |
15613 | #define regBIFPLR3_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
15614 | #define regBIFPLR3_0_MSI_MSG_ADDR_HI 0x400c2a |
15615 | #define regBIFPLR3_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
15616 | #define regBIFPLR3_0_MSI_MSG_DATA 0x400c2a |
15617 | #define regBIFPLR3_0_MSI_MSG_DATA_BASE_IDX 5 |
15618 | #define regBIFPLR3_0_MSI_MSG_DATA_64 0x400c2b |
15619 | #define regBIFPLR3_0_MSI_MSG_DATA_64_BASE_IDX 5 |
15620 | #define regBIFPLR3_0_SSID_CAP_LIST 0x400c30 |
15621 | #define regBIFPLR3_0_SSID_CAP_LIST_BASE_IDX 5 |
15622 | #define regBIFPLR3_0_SSID_CAP 0x400c31 |
15623 | #define regBIFPLR3_0_SSID_CAP_BASE_IDX 5 |
15624 | #define regBIFPLR3_0_MSI_MAP_CAP_LIST 0x400c32 |
15625 | #define regBIFPLR3_0_MSI_MAP_CAP_LIST_BASE_IDX 5 |
15626 | #define regBIFPLR3_0_MSI_MAP_CAP 0x400c32 |
15627 | #define regBIFPLR3_0_MSI_MAP_CAP_BASE_IDX 5 |
15628 | #define regBIFPLR3_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x400c40 |
15629 | #define regBIFPLR3_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
15630 | #define regBIFPLR3_0_PCIE_VENDOR_SPECIFIC_HDR 0x400c41 |
15631 | #define regBIFPLR3_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
15632 | #define regBIFPLR3_0_PCIE_VENDOR_SPECIFIC1 0x400c42 |
15633 | #define regBIFPLR3_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
15634 | #define regBIFPLR3_0_PCIE_VENDOR_SPECIFIC2 0x400c43 |
15635 | #define regBIFPLR3_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
15636 | #define regBIFPLR3_0_PCIE_VC_ENH_CAP_LIST 0x400c44 |
15637 | #define regBIFPLR3_0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
15638 | #define regBIFPLR3_0_PCIE_PORT_VC_CAP_REG1 0x400c45 |
15639 | #define regBIFPLR3_0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
15640 | #define regBIFPLR3_0_PCIE_PORT_VC_CAP_REG2 0x400c46 |
15641 | #define regBIFPLR3_0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
15642 | #define regBIFPLR3_0_PCIE_PORT_VC_CNTL 0x400c47 |
15643 | #define regBIFPLR3_0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
15644 | #define regBIFPLR3_0_PCIE_PORT_VC_STATUS 0x400c47 |
15645 | #define regBIFPLR3_0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
15646 | #define regBIFPLR3_0_PCIE_VC0_RESOURCE_CAP 0x400c48 |
15647 | #define regBIFPLR3_0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
15648 | #define regBIFPLR3_0_PCIE_VC0_RESOURCE_CNTL 0x400c49 |
15649 | #define regBIFPLR3_0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
15650 | #define regBIFPLR3_0_PCIE_VC0_RESOURCE_STATUS 0x400c4a |
15651 | #define regBIFPLR3_0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
15652 | #define regBIFPLR3_0_PCIE_VC1_RESOURCE_CAP 0x400c4b |
15653 | #define regBIFPLR3_0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
15654 | #define regBIFPLR3_0_PCIE_VC1_RESOURCE_CNTL 0x400c4c |
15655 | #define regBIFPLR3_0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
15656 | #define regBIFPLR3_0_PCIE_VC1_RESOURCE_STATUS 0x400c4d |
15657 | #define regBIFPLR3_0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
15658 | #define regBIFPLR3_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x400c50 |
15659 | #define regBIFPLR3_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
15660 | #define regBIFPLR3_0_PCIE_DEV_SERIAL_NUM_DW1 0x400c51 |
15661 | #define regBIFPLR3_0_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
15662 | #define regBIFPLR3_0_PCIE_DEV_SERIAL_NUM_DW2 0x400c52 |
15663 | #define regBIFPLR3_0_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
15664 | #define regBIFPLR3_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x400c54 |
15665 | #define regBIFPLR3_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
15666 | #define regBIFPLR3_0_PCIE_UNCORR_ERR_STATUS 0x400c55 |
15667 | #define regBIFPLR3_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
15668 | #define regBIFPLR3_0_PCIE_UNCORR_ERR_MASK 0x400c56 |
15669 | #define regBIFPLR3_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
15670 | #define regBIFPLR3_0_PCIE_UNCORR_ERR_SEVERITY 0x400c57 |
15671 | #define regBIFPLR3_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
15672 | #define regBIFPLR3_0_PCIE_CORR_ERR_STATUS 0x400c58 |
15673 | #define regBIFPLR3_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
15674 | #define regBIFPLR3_0_PCIE_CORR_ERR_MASK 0x400c59 |
15675 | #define regBIFPLR3_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
15676 | #define regBIFPLR3_0_PCIE_ADV_ERR_CAP_CNTL 0x400c5a |
15677 | #define regBIFPLR3_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
15678 | #define regBIFPLR3_0_PCIE_HDR_LOG0 0x400c5b |
15679 | #define regBIFPLR3_0_PCIE_HDR_LOG0_BASE_IDX 5 |
15680 | #define regBIFPLR3_0_PCIE_HDR_LOG1 0x400c5c |
15681 | #define regBIFPLR3_0_PCIE_HDR_LOG1_BASE_IDX 5 |
15682 | #define regBIFPLR3_0_PCIE_HDR_LOG2 0x400c5d |
15683 | #define regBIFPLR3_0_PCIE_HDR_LOG2_BASE_IDX 5 |
15684 | #define regBIFPLR3_0_PCIE_HDR_LOG3 0x400c5e |
15685 | #define regBIFPLR3_0_PCIE_HDR_LOG3_BASE_IDX 5 |
15686 | #define regBIFPLR3_0_PCIE_ROOT_ERR_CMD 0x400c5f |
15687 | #define regBIFPLR3_0_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
15688 | #define regBIFPLR3_0_PCIE_ROOT_ERR_STATUS 0x400c60 |
15689 | #define regBIFPLR3_0_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
15690 | #define regBIFPLR3_0_PCIE_ERR_SRC_ID 0x400c61 |
15691 | #define regBIFPLR3_0_PCIE_ERR_SRC_ID_BASE_IDX 5 |
15692 | #define regBIFPLR3_0_PCIE_TLP_PREFIX_LOG0 0x400c62 |
15693 | #define regBIFPLR3_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
15694 | #define regBIFPLR3_0_PCIE_TLP_PREFIX_LOG1 0x400c63 |
15695 | #define regBIFPLR3_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
15696 | #define regBIFPLR3_0_PCIE_TLP_PREFIX_LOG2 0x400c64 |
15697 | #define regBIFPLR3_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
15698 | #define regBIFPLR3_0_PCIE_TLP_PREFIX_LOG3 0x400c65 |
15699 | #define regBIFPLR3_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
15700 | #define regBIFPLR3_0_PCIE_SECONDARY_ENH_CAP_LIST 0x400c9c |
15701 | #define regBIFPLR3_0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
15702 | #define regBIFPLR3_0_PCIE_LINK_CNTL3 0x400c9d |
15703 | #define regBIFPLR3_0_PCIE_LINK_CNTL3_BASE_IDX 5 |
15704 | #define regBIFPLR3_0_PCIE_LANE_ERROR_STATUS 0x400c9e |
15705 | #define regBIFPLR3_0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
15706 | #define regBIFPLR3_0_PCIE_LANE_0_EQUALIZATION_CNTL 0x400c9f |
15707 | #define regBIFPLR3_0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
15708 | #define regBIFPLR3_0_PCIE_LANE_1_EQUALIZATION_CNTL 0x400c9f |
15709 | #define regBIFPLR3_0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
15710 | #define regBIFPLR3_0_PCIE_LANE_2_EQUALIZATION_CNTL 0x400ca0 |
15711 | #define regBIFPLR3_0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
15712 | #define regBIFPLR3_0_PCIE_LANE_3_EQUALIZATION_CNTL 0x400ca0 |
15713 | #define regBIFPLR3_0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
15714 | #define regBIFPLR3_0_PCIE_LANE_4_EQUALIZATION_CNTL 0x400ca1 |
15715 | #define regBIFPLR3_0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
15716 | #define regBIFPLR3_0_PCIE_LANE_5_EQUALIZATION_CNTL 0x400ca1 |
15717 | #define regBIFPLR3_0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
15718 | #define regBIFPLR3_0_PCIE_LANE_6_EQUALIZATION_CNTL 0x400ca2 |
15719 | #define regBIFPLR3_0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
15720 | #define regBIFPLR3_0_PCIE_LANE_7_EQUALIZATION_CNTL 0x400ca2 |
15721 | #define regBIFPLR3_0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
15722 | #define regBIFPLR3_0_PCIE_LANE_8_EQUALIZATION_CNTL 0x400ca3 |
15723 | #define regBIFPLR3_0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
15724 | #define regBIFPLR3_0_PCIE_LANE_9_EQUALIZATION_CNTL 0x400ca3 |
15725 | #define regBIFPLR3_0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
15726 | #define regBIFPLR3_0_PCIE_LANE_10_EQUALIZATION_CNTL 0x400ca4 |
15727 | #define regBIFPLR3_0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
15728 | #define regBIFPLR3_0_PCIE_LANE_11_EQUALIZATION_CNTL 0x400ca4 |
15729 | #define regBIFPLR3_0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
15730 | #define regBIFPLR3_0_PCIE_LANE_12_EQUALIZATION_CNTL 0x400ca5 |
15731 | #define regBIFPLR3_0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
15732 | #define regBIFPLR3_0_PCIE_LANE_13_EQUALIZATION_CNTL 0x400ca5 |
15733 | #define regBIFPLR3_0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
15734 | #define regBIFPLR3_0_PCIE_LANE_14_EQUALIZATION_CNTL 0x400ca6 |
15735 | #define regBIFPLR3_0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
15736 | #define regBIFPLR3_0_PCIE_LANE_15_EQUALIZATION_CNTL 0x400ca6 |
15737 | #define regBIFPLR3_0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
15738 | #define regBIFPLR3_0_PCIE_ACS_ENH_CAP_LIST 0x400ca8 |
15739 | #define regBIFPLR3_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
15740 | #define regBIFPLR3_0_PCIE_ACS_CAP 0x400ca9 |
15741 | #define regBIFPLR3_0_PCIE_ACS_CAP_BASE_IDX 5 |
15742 | #define regBIFPLR3_0_PCIE_ACS_CNTL 0x400ca9 |
15743 | #define regBIFPLR3_0_PCIE_ACS_CNTL_BASE_IDX 5 |
15744 | #define regBIFPLR3_0_PCIE_MC_ENH_CAP_LIST 0x400cbc |
15745 | #define regBIFPLR3_0_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
15746 | #define regBIFPLR3_0_PCIE_MC_CAP 0x400cbd |
15747 | #define regBIFPLR3_0_PCIE_MC_CAP_BASE_IDX 5 |
15748 | #define regBIFPLR3_0_PCIE_MC_CNTL 0x400cbd |
15749 | #define regBIFPLR3_0_PCIE_MC_CNTL_BASE_IDX 5 |
15750 | #define regBIFPLR3_0_PCIE_MC_ADDR0 0x400cbe |
15751 | #define regBIFPLR3_0_PCIE_MC_ADDR0_BASE_IDX 5 |
15752 | #define regBIFPLR3_0_PCIE_MC_ADDR1 0x400cbf |
15753 | #define regBIFPLR3_0_PCIE_MC_ADDR1_BASE_IDX 5 |
15754 | #define regBIFPLR3_0_PCIE_MC_RCV0 0x400cc0 |
15755 | #define regBIFPLR3_0_PCIE_MC_RCV0_BASE_IDX 5 |
15756 | #define regBIFPLR3_0_PCIE_MC_RCV1 0x400cc1 |
15757 | #define regBIFPLR3_0_PCIE_MC_RCV1_BASE_IDX 5 |
15758 | #define regBIFPLR3_0_PCIE_MC_BLOCK_ALL0 0x400cc2 |
15759 | #define regBIFPLR3_0_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
15760 | #define regBIFPLR3_0_PCIE_MC_BLOCK_ALL1 0x400cc3 |
15761 | #define regBIFPLR3_0_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
15762 | #define regBIFPLR3_0_PCIE_MC_BLOCK_UNTRANSLATED_0 0x400cc4 |
15763 | #define regBIFPLR3_0_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
15764 | #define regBIFPLR3_0_PCIE_MC_BLOCK_UNTRANSLATED_1 0x400cc5 |
15765 | #define regBIFPLR3_0_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
15766 | #define regBIFPLR3_0_PCIE_MC_OVERLAY_BAR0 0x400cc6 |
15767 | #define regBIFPLR3_0_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
15768 | #define regBIFPLR3_0_PCIE_MC_OVERLAY_BAR1 0x400cc7 |
15769 | #define regBIFPLR3_0_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
15770 | #define regBIFPLR3_0_PCIE_L1_PM_SUB_CAP_LIST 0x400cdc |
15771 | #define regBIFPLR3_0_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
15772 | #define regBIFPLR3_0_PCIE_L1_PM_SUB_CAP 0x400cdd |
15773 | #define regBIFPLR3_0_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
15774 | #define regBIFPLR3_0_PCIE_L1_PM_SUB_CNTL 0x400cde |
15775 | #define regBIFPLR3_0_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
15776 | #define regBIFPLR3_0_PCIE_L1_PM_SUB_CNTL2 0x400cdf |
15777 | #define regBIFPLR3_0_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
15778 | #define regBIFPLR3_0_PCIE_DPC_ENH_CAP_LIST 0x400ce0 |
15779 | #define regBIFPLR3_0_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
15780 | #define regBIFPLR3_0_PCIE_DPC_CAP_LIST 0x400ce1 |
15781 | #define regBIFPLR3_0_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
15782 | #define regBIFPLR3_0_PCIE_DPC_CNTL 0x400ce1 |
15783 | #define regBIFPLR3_0_PCIE_DPC_CNTL_BASE_IDX 5 |
15784 | #define regBIFPLR3_0_PCIE_DPC_STATUS 0x400ce2 |
15785 | #define regBIFPLR3_0_PCIE_DPC_STATUS_BASE_IDX 5 |
15786 | #define regBIFPLR3_0_PCIE_DPC_ERROR_SOURCE_ID 0x400ce2 |
15787 | #define regBIFPLR3_0_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
15788 | #define regBIFPLR3_0_PCIE_RP_PIO_STATUS 0x400ce3 |
15789 | #define regBIFPLR3_0_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
15790 | #define regBIFPLR3_0_PCIE_RP_PIO_MASK 0x400ce4 |
15791 | #define regBIFPLR3_0_PCIE_RP_PIO_MASK_BASE_IDX 5 |
15792 | #define regBIFPLR3_0_PCIE_RP_PIO_SEVERITY 0x400ce5 |
15793 | #define regBIFPLR3_0_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
15794 | #define regBIFPLR3_0_PCIE_RP_PIO_SYSERROR 0x400ce6 |
15795 | #define regBIFPLR3_0_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
15796 | #define regBIFPLR3_0_PCIE_RP_PIO_EXCEPTION 0x400ce7 |
15797 | #define regBIFPLR3_0_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
15798 | #define regBIFPLR3_0_PCIE_RP_PIO_HDR_LOG0 0x400ce8 |
15799 | #define regBIFPLR3_0_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
15800 | #define regBIFPLR3_0_PCIE_RP_PIO_HDR_LOG1 0x400ce9 |
15801 | #define regBIFPLR3_0_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
15802 | #define regBIFPLR3_0_PCIE_RP_PIO_HDR_LOG2 0x400cea |
15803 | #define regBIFPLR3_0_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
15804 | #define regBIFPLR3_0_PCIE_RP_PIO_HDR_LOG3 0x400ceb |
15805 | #define regBIFPLR3_0_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
15806 | #define regBIFPLR3_0_PCIE_RP_PIO_PREFIX_LOG0 0x400ced |
15807 | #define regBIFPLR3_0_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
15808 | #define regBIFPLR3_0_PCIE_RP_PIO_PREFIX_LOG1 0x400cee |
15809 | #define regBIFPLR3_0_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
15810 | #define regBIFPLR3_0_PCIE_RP_PIO_PREFIX_LOG2 0x400cef |
15811 | #define regBIFPLR3_0_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
15812 | #define regBIFPLR3_0_PCIE_RP_PIO_PREFIX_LOG3 0x400cf0 |
15813 | #define regBIFPLR3_0_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
15814 | #define regBIFPLR3_0_PCIE_ESM_CAP_LIST 0x400cf1 |
15815 | #define regBIFPLR3_0_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
15816 | #define 0x400cf2 |
15817 | #define 5 |
15818 | #define 0x400cf3 |
15819 | #define 5 |
15820 | #define regBIFPLR3_0_PCIE_ESM_STATUS 0x400cf3 |
15821 | #define regBIFPLR3_0_PCIE_ESM_STATUS_BASE_IDX 5 |
15822 | #define regBIFPLR3_0_PCIE_ESM_CTRL 0x400cf4 |
15823 | #define regBIFPLR3_0_PCIE_ESM_CTRL_BASE_IDX 5 |
15824 | #define regBIFPLR3_0_PCIE_ESM_CAP_1 0x400cf5 |
15825 | #define regBIFPLR3_0_PCIE_ESM_CAP_1_BASE_IDX 5 |
15826 | #define regBIFPLR3_0_PCIE_ESM_CAP_2 0x400cf6 |
15827 | #define regBIFPLR3_0_PCIE_ESM_CAP_2_BASE_IDX 5 |
15828 | #define regBIFPLR3_0_PCIE_ESM_CAP_3 0x400cf7 |
15829 | #define regBIFPLR3_0_PCIE_ESM_CAP_3_BASE_IDX 5 |
15830 | #define regBIFPLR3_0_PCIE_ESM_CAP_4 0x400cf8 |
15831 | #define regBIFPLR3_0_PCIE_ESM_CAP_4_BASE_IDX 5 |
15832 | #define regBIFPLR3_0_PCIE_ESM_CAP_5 0x400cf9 |
15833 | #define regBIFPLR3_0_PCIE_ESM_CAP_5_BASE_IDX 5 |
15834 | #define regBIFPLR3_0_PCIE_ESM_CAP_6 0x400cfa |
15835 | #define regBIFPLR3_0_PCIE_ESM_CAP_6_BASE_IDX 5 |
15836 | #define regBIFPLR3_0_PCIE_ESM_CAP_7 0x400cfb |
15837 | #define regBIFPLR3_0_PCIE_ESM_CAP_7_BASE_IDX 5 |
15838 | #define regBIFPLR3_0_PCIE_DLF_ENH_CAP_LIST 0x400d00 |
15839 | #define regBIFPLR3_0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
15840 | #define regBIFPLR3_0_DATA_LINK_FEATURE_CAP 0x400d01 |
15841 | #define regBIFPLR3_0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
15842 | #define regBIFPLR3_0_DATA_LINK_FEATURE_STATUS 0x400d02 |
15843 | #define regBIFPLR3_0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
15844 | #define regBIFPLR3_0_PCIE_PHY_16GT_ENH_CAP_LIST 0x400d04 |
15845 | #define regBIFPLR3_0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
15846 | #define regBIFPLR3_0_LINK_CAP_16GT 0x400d05 |
15847 | #define regBIFPLR3_0_LINK_CAP_16GT_BASE_IDX 5 |
15848 | #define regBIFPLR3_0_LINK_CNTL_16GT 0x400d06 |
15849 | #define regBIFPLR3_0_LINK_CNTL_16GT_BASE_IDX 5 |
15850 | #define regBIFPLR3_0_LINK_STATUS_16GT 0x400d07 |
15851 | #define regBIFPLR3_0_LINK_STATUS_16GT_BASE_IDX 5 |
15852 | #define regBIFPLR3_0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x400d08 |
15853 | #define regBIFPLR3_0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
15854 | #define regBIFPLR3_0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x400d09 |
15855 | #define regBIFPLR3_0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
15856 | #define regBIFPLR3_0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x400d0a |
15857 | #define regBIFPLR3_0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
15858 | #define regBIFPLR3_0_LANE_0_EQUALIZATION_CNTL_16GT 0x400d0c |
15859 | #define regBIFPLR3_0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15860 | #define regBIFPLR3_0_LANE_1_EQUALIZATION_CNTL_16GT 0x400d0c |
15861 | #define regBIFPLR3_0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15862 | #define regBIFPLR3_0_LANE_2_EQUALIZATION_CNTL_16GT 0x400d0c |
15863 | #define regBIFPLR3_0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15864 | #define regBIFPLR3_0_LANE_3_EQUALIZATION_CNTL_16GT 0x400d0c |
15865 | #define regBIFPLR3_0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15866 | #define regBIFPLR3_0_LANE_4_EQUALIZATION_CNTL_16GT 0x400d0d |
15867 | #define regBIFPLR3_0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15868 | #define regBIFPLR3_0_LANE_5_EQUALIZATION_CNTL_16GT 0x400d0d |
15869 | #define regBIFPLR3_0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15870 | #define regBIFPLR3_0_LANE_6_EQUALIZATION_CNTL_16GT 0x400d0d |
15871 | #define regBIFPLR3_0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15872 | #define regBIFPLR3_0_LANE_7_EQUALIZATION_CNTL_16GT 0x400d0d |
15873 | #define regBIFPLR3_0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15874 | #define regBIFPLR3_0_LANE_8_EQUALIZATION_CNTL_16GT 0x400d0e |
15875 | #define regBIFPLR3_0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15876 | #define regBIFPLR3_0_LANE_9_EQUALIZATION_CNTL_16GT 0x400d0e |
15877 | #define regBIFPLR3_0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15878 | #define regBIFPLR3_0_LANE_10_EQUALIZATION_CNTL_16GT 0x400d0e |
15879 | #define regBIFPLR3_0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15880 | #define regBIFPLR3_0_LANE_11_EQUALIZATION_CNTL_16GT 0x400d0e |
15881 | #define regBIFPLR3_0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15882 | #define regBIFPLR3_0_LANE_12_EQUALIZATION_CNTL_16GT 0x400d0f |
15883 | #define regBIFPLR3_0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15884 | #define regBIFPLR3_0_LANE_13_EQUALIZATION_CNTL_16GT 0x400d0f |
15885 | #define regBIFPLR3_0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15886 | #define regBIFPLR3_0_LANE_14_EQUALIZATION_CNTL_16GT 0x400d0f |
15887 | #define regBIFPLR3_0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15888 | #define regBIFPLR3_0_LANE_15_EQUALIZATION_CNTL_16GT 0x400d0f |
15889 | #define regBIFPLR3_0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
15890 | #define regBIFPLR3_0_PCIE_MARGINING_ENH_CAP_LIST 0x400d10 |
15891 | #define regBIFPLR3_0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
15892 | #define regBIFPLR3_0_MARGINING_PORT_CAP 0x400d11 |
15893 | #define regBIFPLR3_0_MARGINING_PORT_CAP_BASE_IDX 5 |
15894 | #define regBIFPLR3_0_MARGINING_PORT_STATUS 0x400d11 |
15895 | #define regBIFPLR3_0_MARGINING_PORT_STATUS_BASE_IDX 5 |
15896 | #define regBIFPLR3_0_LANE_0_MARGINING_LANE_CNTL 0x400d12 |
15897 | #define regBIFPLR3_0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
15898 | #define regBIFPLR3_0_LANE_0_MARGINING_LANE_STATUS 0x400d12 |
15899 | #define regBIFPLR3_0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
15900 | #define regBIFPLR3_0_LANE_1_MARGINING_LANE_CNTL 0x400d13 |
15901 | #define regBIFPLR3_0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
15902 | #define regBIFPLR3_0_LANE_1_MARGINING_LANE_STATUS 0x400d13 |
15903 | #define regBIFPLR3_0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
15904 | #define regBIFPLR3_0_LANE_2_MARGINING_LANE_CNTL 0x400d14 |
15905 | #define regBIFPLR3_0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
15906 | #define regBIFPLR3_0_LANE_2_MARGINING_LANE_STATUS 0x400d14 |
15907 | #define regBIFPLR3_0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
15908 | #define regBIFPLR3_0_LANE_3_MARGINING_LANE_CNTL 0x400d15 |
15909 | #define regBIFPLR3_0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
15910 | #define regBIFPLR3_0_LANE_3_MARGINING_LANE_STATUS 0x400d15 |
15911 | #define regBIFPLR3_0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
15912 | #define regBIFPLR3_0_LANE_4_MARGINING_LANE_CNTL 0x400d16 |
15913 | #define regBIFPLR3_0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
15914 | #define regBIFPLR3_0_LANE_4_MARGINING_LANE_STATUS 0x400d16 |
15915 | #define regBIFPLR3_0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
15916 | #define regBIFPLR3_0_LANE_5_MARGINING_LANE_CNTL 0x400d17 |
15917 | #define regBIFPLR3_0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
15918 | #define regBIFPLR3_0_LANE_5_MARGINING_LANE_STATUS 0x400d17 |
15919 | #define regBIFPLR3_0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
15920 | #define regBIFPLR3_0_LANE_6_MARGINING_LANE_CNTL 0x400d18 |
15921 | #define regBIFPLR3_0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
15922 | #define regBIFPLR3_0_LANE_6_MARGINING_LANE_STATUS 0x400d18 |
15923 | #define regBIFPLR3_0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
15924 | #define regBIFPLR3_0_LANE_7_MARGINING_LANE_CNTL 0x400d19 |
15925 | #define regBIFPLR3_0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
15926 | #define regBIFPLR3_0_LANE_7_MARGINING_LANE_STATUS 0x400d19 |
15927 | #define regBIFPLR3_0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
15928 | #define regBIFPLR3_0_LANE_8_MARGINING_LANE_CNTL 0x400d1a |
15929 | #define regBIFPLR3_0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
15930 | #define regBIFPLR3_0_LANE_8_MARGINING_LANE_STATUS 0x400d1a |
15931 | #define regBIFPLR3_0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
15932 | #define regBIFPLR3_0_LANE_9_MARGINING_LANE_CNTL 0x400d1b |
15933 | #define regBIFPLR3_0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
15934 | #define regBIFPLR3_0_LANE_9_MARGINING_LANE_STATUS 0x400d1b |
15935 | #define regBIFPLR3_0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
15936 | #define regBIFPLR3_0_LANE_10_MARGINING_LANE_CNTL 0x400d1c |
15937 | #define regBIFPLR3_0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
15938 | #define regBIFPLR3_0_LANE_10_MARGINING_LANE_STATUS 0x400d1c |
15939 | #define regBIFPLR3_0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
15940 | #define regBIFPLR3_0_LANE_11_MARGINING_LANE_CNTL 0x400d1d |
15941 | #define regBIFPLR3_0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
15942 | #define regBIFPLR3_0_LANE_11_MARGINING_LANE_STATUS 0x400d1d |
15943 | #define regBIFPLR3_0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
15944 | #define regBIFPLR3_0_LANE_12_MARGINING_LANE_CNTL 0x400d1e |
15945 | #define regBIFPLR3_0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
15946 | #define regBIFPLR3_0_LANE_12_MARGINING_LANE_STATUS 0x400d1e |
15947 | #define regBIFPLR3_0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
15948 | #define regBIFPLR3_0_LANE_13_MARGINING_LANE_CNTL 0x400d1f |
15949 | #define regBIFPLR3_0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
15950 | #define regBIFPLR3_0_LANE_13_MARGINING_LANE_STATUS 0x400d1f |
15951 | #define regBIFPLR3_0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
15952 | #define regBIFPLR3_0_LANE_14_MARGINING_LANE_CNTL 0x400d20 |
15953 | #define regBIFPLR3_0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
15954 | #define regBIFPLR3_0_LANE_14_MARGINING_LANE_STATUS 0x400d20 |
15955 | #define regBIFPLR3_0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
15956 | #define regBIFPLR3_0_LANE_15_MARGINING_LANE_CNTL 0x400d21 |
15957 | #define regBIFPLR3_0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
15958 | #define regBIFPLR3_0_LANE_15_MARGINING_LANE_STATUS 0x400d21 |
15959 | #define regBIFPLR3_0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
15960 | #define regBIFPLR3_0_PCIE_CCIX_CAP_LIST 0x400d22 |
15961 | #define regBIFPLR3_0_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
15962 | #define 0x400d23 |
15963 | #define 5 |
15964 | #define 0x400d24 |
15965 | #define 5 |
15966 | #define regBIFPLR3_0_PCIE_CCIX_CAP 0x400d24 |
15967 | #define regBIFPLR3_0_PCIE_CCIX_CAP_BASE_IDX 5 |
15968 | #define regBIFPLR3_0_PCIE_CCIX_ESM_REQD_CAP 0x400d25 |
15969 | #define regBIFPLR3_0_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
15970 | #define regBIFPLR3_0_PCIE_CCIX_ESM_OPTL_CAP 0x400d26 |
15971 | #define regBIFPLR3_0_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
15972 | #define regBIFPLR3_0_PCIE_CCIX_ESM_STATUS 0x400d27 |
15973 | #define regBIFPLR3_0_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
15974 | #define regBIFPLR3_0_PCIE_CCIX_ESM_CNTL 0x400d28 |
15975 | #define regBIFPLR3_0_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
15976 | #define regBIFPLR3_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x400d29 |
15977 | #define regBIFPLR3_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15978 | #define regBIFPLR3_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x400d29 |
15979 | #define regBIFPLR3_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15980 | #define regBIFPLR3_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x400d29 |
15981 | #define regBIFPLR3_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15982 | #define regBIFPLR3_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x400d29 |
15983 | #define regBIFPLR3_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15984 | #define regBIFPLR3_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x400d2a |
15985 | #define regBIFPLR3_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15986 | #define regBIFPLR3_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x400d2a |
15987 | #define regBIFPLR3_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15988 | #define regBIFPLR3_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x400d2a |
15989 | #define regBIFPLR3_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15990 | #define regBIFPLR3_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x400d2a |
15991 | #define regBIFPLR3_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15992 | #define regBIFPLR3_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x400d2b |
15993 | #define regBIFPLR3_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15994 | #define regBIFPLR3_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x400d2b |
15995 | #define regBIFPLR3_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15996 | #define regBIFPLR3_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x400d2b |
15997 | #define regBIFPLR3_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
15998 | #define regBIFPLR3_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x400d2b |
15999 | #define regBIFPLR3_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16000 | #define regBIFPLR3_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x400d2c |
16001 | #define regBIFPLR3_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16002 | #define regBIFPLR3_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x400d2c |
16003 | #define regBIFPLR3_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16004 | #define regBIFPLR3_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x400d2c |
16005 | #define regBIFPLR3_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16006 | #define regBIFPLR3_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x400d2c |
16007 | #define regBIFPLR3_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16008 | #define regBIFPLR3_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x400d2d |
16009 | #define regBIFPLR3_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16010 | #define regBIFPLR3_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x400d2d |
16011 | #define regBIFPLR3_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16012 | #define regBIFPLR3_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x400d2d |
16013 | #define regBIFPLR3_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16014 | #define regBIFPLR3_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x400d2d |
16015 | #define regBIFPLR3_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16016 | #define regBIFPLR3_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x400d2e |
16017 | #define regBIFPLR3_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16018 | #define regBIFPLR3_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x400d2e |
16019 | #define regBIFPLR3_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16020 | #define regBIFPLR3_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x400d2e |
16021 | #define regBIFPLR3_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16022 | #define regBIFPLR3_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x400d2e |
16023 | #define regBIFPLR3_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16024 | #define regBIFPLR3_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x400d2f |
16025 | #define regBIFPLR3_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16026 | #define regBIFPLR3_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x400d2f |
16027 | #define regBIFPLR3_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16028 | #define regBIFPLR3_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x400d2f |
16029 | #define regBIFPLR3_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16030 | #define regBIFPLR3_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x400d2f |
16031 | #define regBIFPLR3_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16032 | #define regBIFPLR3_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x400d30 |
16033 | #define regBIFPLR3_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16034 | #define regBIFPLR3_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x400d30 |
16035 | #define regBIFPLR3_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16036 | #define regBIFPLR3_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x400d30 |
16037 | #define regBIFPLR3_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16038 | #define regBIFPLR3_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x400d30 |
16039 | #define regBIFPLR3_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16040 | #define regBIFPLR3_0_PCIE_CCIX_TRANS_CAP 0x400d31 |
16041 | #define regBIFPLR3_0_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
16042 | #define regBIFPLR3_0_PCIE_CCIX_TRANS_CNTL 0x400d32 |
16043 | #define regBIFPLR3_0_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
16044 | |
16045 | |
16046 | // addressBlock: nbio_pcie0_bifplr4_cfgdecp |
16047 | // base address: 0x11104000 |
16048 | #define regBIFPLR4_0_VENDOR_ID 0x401000 |
16049 | #define regBIFPLR4_0_VENDOR_ID_BASE_IDX 5 |
16050 | #define regBIFPLR4_0_DEVICE_ID 0x401000 |
16051 | #define regBIFPLR4_0_DEVICE_ID_BASE_IDX 5 |
16052 | #define regBIFPLR4_0_COMMAND 0x401001 |
16053 | #define regBIFPLR4_0_COMMAND_BASE_IDX 5 |
16054 | #define regBIFPLR4_0_STATUS 0x401001 |
16055 | #define regBIFPLR4_0_STATUS_BASE_IDX 5 |
16056 | #define regBIFPLR4_0_REVISION_ID 0x401002 |
16057 | #define regBIFPLR4_0_REVISION_ID_BASE_IDX 5 |
16058 | #define regBIFPLR4_0_PROG_INTERFACE 0x401002 |
16059 | #define regBIFPLR4_0_PROG_INTERFACE_BASE_IDX 5 |
16060 | #define regBIFPLR4_0_SUB_CLASS 0x401002 |
16061 | #define regBIFPLR4_0_SUB_CLASS_BASE_IDX 5 |
16062 | #define regBIFPLR4_0_BASE_CLASS 0x401002 |
16063 | #define regBIFPLR4_0_BASE_CLASS_BASE_IDX 5 |
16064 | #define regBIFPLR4_0_CACHE_LINE 0x401003 |
16065 | #define regBIFPLR4_0_CACHE_LINE_BASE_IDX 5 |
16066 | #define regBIFPLR4_0_LATENCY 0x401003 |
16067 | #define regBIFPLR4_0_LATENCY_BASE_IDX 5 |
16068 | #define 0x401003 |
16069 | #define 5 |
16070 | #define regBIFPLR4_0_BIST 0x401003 |
16071 | #define regBIFPLR4_0_BIST_BASE_IDX 5 |
16072 | #define regBIFPLR4_0_SUB_BUS_NUMBER_LATENCY 0x401006 |
16073 | #define regBIFPLR4_0_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
16074 | #define regBIFPLR4_0_IO_BASE_LIMIT 0x401007 |
16075 | #define regBIFPLR4_0_IO_BASE_LIMIT_BASE_IDX 5 |
16076 | #define regBIFPLR4_0_SECONDARY_STATUS 0x401007 |
16077 | #define regBIFPLR4_0_SECONDARY_STATUS_BASE_IDX 5 |
16078 | #define regBIFPLR4_0_MEM_BASE_LIMIT 0x401008 |
16079 | #define regBIFPLR4_0_MEM_BASE_LIMIT_BASE_IDX 5 |
16080 | #define regBIFPLR4_0_PREF_BASE_LIMIT 0x401009 |
16081 | #define regBIFPLR4_0_PREF_BASE_LIMIT_BASE_IDX 5 |
16082 | #define regBIFPLR4_0_PREF_BASE_UPPER 0x40100a |
16083 | #define regBIFPLR4_0_PREF_BASE_UPPER_BASE_IDX 5 |
16084 | #define regBIFPLR4_0_PREF_LIMIT_UPPER 0x40100b |
16085 | #define regBIFPLR4_0_PREF_LIMIT_UPPER_BASE_IDX 5 |
16086 | #define regBIFPLR4_0_IO_BASE_LIMIT_HI 0x40100c |
16087 | #define regBIFPLR4_0_IO_BASE_LIMIT_HI_BASE_IDX 5 |
16088 | #define regBIFPLR4_0_CAP_PTR 0x40100d |
16089 | #define regBIFPLR4_0_CAP_PTR_BASE_IDX 5 |
16090 | #define regBIFPLR4_0_ROM_BASE_ADDR 0x40100e |
16091 | #define regBIFPLR4_0_ROM_BASE_ADDR_BASE_IDX 5 |
16092 | #define regBIFPLR4_0_INTERRUPT_LINE 0x40100f |
16093 | #define regBIFPLR4_0_INTERRUPT_LINE_BASE_IDX 5 |
16094 | #define regBIFPLR4_0_INTERRUPT_PIN 0x40100f |
16095 | #define regBIFPLR4_0_INTERRUPT_PIN_BASE_IDX 5 |
16096 | #define regBIFPLR4_0_IRQ_BRIDGE_CNTL 0x40100f |
16097 | #define regBIFPLR4_0_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
16098 | #define regBIFPLR4_0_EXT_BRIDGE_CNTL 0x401010 |
16099 | #define regBIFPLR4_0_EXT_BRIDGE_CNTL_BASE_IDX 5 |
16100 | #define regBIFPLR4_0_VENDOR_CAP_LIST 0x401012 |
16101 | #define regBIFPLR4_0_VENDOR_CAP_LIST_BASE_IDX 5 |
16102 | #define regBIFPLR4_0_ADAPTER_ID_W 0x401013 |
16103 | #define regBIFPLR4_0_ADAPTER_ID_W_BASE_IDX 5 |
16104 | #define regBIFPLR4_0_PMI_CAP_LIST 0x401014 |
16105 | #define regBIFPLR4_0_PMI_CAP_LIST_BASE_IDX 5 |
16106 | #define regBIFPLR4_0_PMI_CAP 0x401014 |
16107 | #define regBIFPLR4_0_PMI_CAP_BASE_IDX 5 |
16108 | #define regBIFPLR4_0_PMI_STATUS_CNTL 0x401015 |
16109 | #define regBIFPLR4_0_PMI_STATUS_CNTL_BASE_IDX 5 |
16110 | #define regBIFPLR4_0_PCIE_CAP_LIST 0x401016 |
16111 | #define regBIFPLR4_0_PCIE_CAP_LIST_BASE_IDX 5 |
16112 | #define regBIFPLR4_0_PCIE_CAP 0x401016 |
16113 | #define regBIFPLR4_0_PCIE_CAP_BASE_IDX 5 |
16114 | #define regBIFPLR4_0_DEVICE_CAP 0x401017 |
16115 | #define regBIFPLR4_0_DEVICE_CAP_BASE_IDX 5 |
16116 | #define regBIFPLR4_0_DEVICE_CNTL 0x401018 |
16117 | #define regBIFPLR4_0_DEVICE_CNTL_BASE_IDX 5 |
16118 | #define regBIFPLR4_0_DEVICE_STATUS 0x401018 |
16119 | #define regBIFPLR4_0_DEVICE_STATUS_BASE_IDX 5 |
16120 | #define regBIFPLR4_0_LINK_CAP 0x401019 |
16121 | #define regBIFPLR4_0_LINK_CAP_BASE_IDX 5 |
16122 | #define regBIFPLR4_0_LINK_CNTL 0x40101a |
16123 | #define regBIFPLR4_0_LINK_CNTL_BASE_IDX 5 |
16124 | #define regBIFPLR4_0_LINK_STATUS 0x40101a |
16125 | #define regBIFPLR4_0_LINK_STATUS_BASE_IDX 5 |
16126 | #define regBIFPLR4_0_SLOT_CAP 0x40101b |
16127 | #define regBIFPLR4_0_SLOT_CAP_BASE_IDX 5 |
16128 | #define regBIFPLR4_0_SLOT_CNTL 0x40101c |
16129 | #define regBIFPLR4_0_SLOT_CNTL_BASE_IDX 5 |
16130 | #define regBIFPLR4_0_SLOT_STATUS 0x40101c |
16131 | #define regBIFPLR4_0_SLOT_STATUS_BASE_IDX 5 |
16132 | #define regBIFPLR4_0_ROOT_CNTL 0x40101d |
16133 | #define regBIFPLR4_0_ROOT_CNTL_BASE_IDX 5 |
16134 | #define regBIFPLR4_0_ROOT_CAP 0x40101d |
16135 | #define regBIFPLR4_0_ROOT_CAP_BASE_IDX 5 |
16136 | #define regBIFPLR4_0_ROOT_STATUS 0x40101e |
16137 | #define regBIFPLR4_0_ROOT_STATUS_BASE_IDX 5 |
16138 | #define regBIFPLR4_0_DEVICE_CAP2 0x40101f |
16139 | #define regBIFPLR4_0_DEVICE_CAP2_BASE_IDX 5 |
16140 | #define regBIFPLR4_0_DEVICE_CNTL2 0x401020 |
16141 | #define regBIFPLR4_0_DEVICE_CNTL2_BASE_IDX 5 |
16142 | #define regBIFPLR4_0_DEVICE_STATUS2 0x401020 |
16143 | #define regBIFPLR4_0_DEVICE_STATUS2_BASE_IDX 5 |
16144 | #define regBIFPLR4_0_LINK_CAP2 0x401021 |
16145 | #define regBIFPLR4_0_LINK_CAP2_BASE_IDX 5 |
16146 | #define regBIFPLR4_0_LINK_CNTL2 0x401022 |
16147 | #define regBIFPLR4_0_LINK_CNTL2_BASE_IDX 5 |
16148 | #define regBIFPLR4_0_LINK_STATUS2 0x401022 |
16149 | #define regBIFPLR4_0_LINK_STATUS2_BASE_IDX 5 |
16150 | #define regBIFPLR4_0_SLOT_CAP2 0x401023 |
16151 | #define regBIFPLR4_0_SLOT_CAP2_BASE_IDX 5 |
16152 | #define regBIFPLR4_0_SLOT_CNTL2 0x401024 |
16153 | #define regBIFPLR4_0_SLOT_CNTL2_BASE_IDX 5 |
16154 | #define regBIFPLR4_0_SLOT_STATUS2 0x401024 |
16155 | #define regBIFPLR4_0_SLOT_STATUS2_BASE_IDX 5 |
16156 | #define regBIFPLR4_0_MSI_CAP_LIST 0x401028 |
16157 | #define regBIFPLR4_0_MSI_CAP_LIST_BASE_IDX 5 |
16158 | #define regBIFPLR4_0_MSI_MSG_CNTL 0x401028 |
16159 | #define regBIFPLR4_0_MSI_MSG_CNTL_BASE_IDX 5 |
16160 | #define regBIFPLR4_0_MSI_MSG_ADDR_LO 0x401029 |
16161 | #define regBIFPLR4_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
16162 | #define regBIFPLR4_0_MSI_MSG_ADDR_HI 0x40102a |
16163 | #define regBIFPLR4_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
16164 | #define regBIFPLR4_0_MSI_MSG_DATA 0x40102a |
16165 | #define regBIFPLR4_0_MSI_MSG_DATA_BASE_IDX 5 |
16166 | #define regBIFPLR4_0_MSI_MSG_DATA_64 0x40102b |
16167 | #define regBIFPLR4_0_MSI_MSG_DATA_64_BASE_IDX 5 |
16168 | #define regBIFPLR4_0_SSID_CAP_LIST 0x401030 |
16169 | #define regBIFPLR4_0_SSID_CAP_LIST_BASE_IDX 5 |
16170 | #define regBIFPLR4_0_SSID_CAP 0x401031 |
16171 | #define regBIFPLR4_0_SSID_CAP_BASE_IDX 5 |
16172 | #define regBIFPLR4_0_MSI_MAP_CAP_LIST 0x401032 |
16173 | #define regBIFPLR4_0_MSI_MAP_CAP_LIST_BASE_IDX 5 |
16174 | #define regBIFPLR4_0_MSI_MAP_CAP 0x401032 |
16175 | #define regBIFPLR4_0_MSI_MAP_CAP_BASE_IDX 5 |
16176 | #define regBIFPLR4_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x401040 |
16177 | #define regBIFPLR4_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
16178 | #define regBIFPLR4_0_PCIE_VENDOR_SPECIFIC_HDR 0x401041 |
16179 | #define regBIFPLR4_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
16180 | #define regBIFPLR4_0_PCIE_VENDOR_SPECIFIC1 0x401042 |
16181 | #define regBIFPLR4_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
16182 | #define regBIFPLR4_0_PCIE_VENDOR_SPECIFIC2 0x401043 |
16183 | #define regBIFPLR4_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
16184 | #define regBIFPLR4_0_PCIE_VC_ENH_CAP_LIST 0x401044 |
16185 | #define regBIFPLR4_0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
16186 | #define regBIFPLR4_0_PCIE_PORT_VC_CAP_REG1 0x401045 |
16187 | #define regBIFPLR4_0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
16188 | #define regBIFPLR4_0_PCIE_PORT_VC_CAP_REG2 0x401046 |
16189 | #define regBIFPLR4_0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
16190 | #define regBIFPLR4_0_PCIE_PORT_VC_CNTL 0x401047 |
16191 | #define regBIFPLR4_0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
16192 | #define regBIFPLR4_0_PCIE_PORT_VC_STATUS 0x401047 |
16193 | #define regBIFPLR4_0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
16194 | #define regBIFPLR4_0_PCIE_VC0_RESOURCE_CAP 0x401048 |
16195 | #define regBIFPLR4_0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
16196 | #define regBIFPLR4_0_PCIE_VC0_RESOURCE_CNTL 0x401049 |
16197 | #define regBIFPLR4_0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
16198 | #define regBIFPLR4_0_PCIE_VC0_RESOURCE_STATUS 0x40104a |
16199 | #define regBIFPLR4_0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
16200 | #define regBIFPLR4_0_PCIE_VC1_RESOURCE_CAP 0x40104b |
16201 | #define regBIFPLR4_0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
16202 | #define regBIFPLR4_0_PCIE_VC1_RESOURCE_CNTL 0x40104c |
16203 | #define regBIFPLR4_0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
16204 | #define regBIFPLR4_0_PCIE_VC1_RESOURCE_STATUS 0x40104d |
16205 | #define regBIFPLR4_0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
16206 | #define regBIFPLR4_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x401050 |
16207 | #define regBIFPLR4_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
16208 | #define regBIFPLR4_0_PCIE_DEV_SERIAL_NUM_DW1 0x401051 |
16209 | #define regBIFPLR4_0_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
16210 | #define regBIFPLR4_0_PCIE_DEV_SERIAL_NUM_DW2 0x401052 |
16211 | #define regBIFPLR4_0_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
16212 | #define regBIFPLR4_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x401054 |
16213 | #define regBIFPLR4_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
16214 | #define regBIFPLR4_0_PCIE_UNCORR_ERR_STATUS 0x401055 |
16215 | #define regBIFPLR4_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
16216 | #define regBIFPLR4_0_PCIE_UNCORR_ERR_MASK 0x401056 |
16217 | #define regBIFPLR4_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
16218 | #define regBIFPLR4_0_PCIE_UNCORR_ERR_SEVERITY 0x401057 |
16219 | #define regBIFPLR4_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
16220 | #define regBIFPLR4_0_PCIE_CORR_ERR_STATUS 0x401058 |
16221 | #define regBIFPLR4_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
16222 | #define regBIFPLR4_0_PCIE_CORR_ERR_MASK 0x401059 |
16223 | #define regBIFPLR4_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
16224 | #define regBIFPLR4_0_PCIE_ADV_ERR_CAP_CNTL 0x40105a |
16225 | #define regBIFPLR4_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
16226 | #define regBIFPLR4_0_PCIE_HDR_LOG0 0x40105b |
16227 | #define regBIFPLR4_0_PCIE_HDR_LOG0_BASE_IDX 5 |
16228 | #define regBIFPLR4_0_PCIE_HDR_LOG1 0x40105c |
16229 | #define regBIFPLR4_0_PCIE_HDR_LOG1_BASE_IDX 5 |
16230 | #define regBIFPLR4_0_PCIE_HDR_LOG2 0x40105d |
16231 | #define regBIFPLR4_0_PCIE_HDR_LOG2_BASE_IDX 5 |
16232 | #define regBIFPLR4_0_PCIE_HDR_LOG3 0x40105e |
16233 | #define regBIFPLR4_0_PCIE_HDR_LOG3_BASE_IDX 5 |
16234 | #define regBIFPLR4_0_PCIE_ROOT_ERR_CMD 0x40105f |
16235 | #define regBIFPLR4_0_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
16236 | #define regBIFPLR4_0_PCIE_ROOT_ERR_STATUS 0x401060 |
16237 | #define regBIFPLR4_0_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
16238 | #define regBIFPLR4_0_PCIE_ERR_SRC_ID 0x401061 |
16239 | #define regBIFPLR4_0_PCIE_ERR_SRC_ID_BASE_IDX 5 |
16240 | #define regBIFPLR4_0_PCIE_TLP_PREFIX_LOG0 0x401062 |
16241 | #define regBIFPLR4_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
16242 | #define regBIFPLR4_0_PCIE_TLP_PREFIX_LOG1 0x401063 |
16243 | #define regBIFPLR4_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
16244 | #define regBIFPLR4_0_PCIE_TLP_PREFIX_LOG2 0x401064 |
16245 | #define regBIFPLR4_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
16246 | #define regBIFPLR4_0_PCIE_TLP_PREFIX_LOG3 0x401065 |
16247 | #define regBIFPLR4_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
16248 | #define regBIFPLR4_0_PCIE_SECONDARY_ENH_CAP_LIST 0x40109c |
16249 | #define regBIFPLR4_0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
16250 | #define regBIFPLR4_0_PCIE_LINK_CNTL3 0x40109d |
16251 | #define regBIFPLR4_0_PCIE_LINK_CNTL3_BASE_IDX 5 |
16252 | #define regBIFPLR4_0_PCIE_LANE_ERROR_STATUS 0x40109e |
16253 | #define regBIFPLR4_0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
16254 | #define regBIFPLR4_0_PCIE_LANE_0_EQUALIZATION_CNTL 0x40109f |
16255 | #define regBIFPLR4_0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
16256 | #define regBIFPLR4_0_PCIE_LANE_1_EQUALIZATION_CNTL 0x40109f |
16257 | #define regBIFPLR4_0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
16258 | #define regBIFPLR4_0_PCIE_LANE_2_EQUALIZATION_CNTL 0x4010a0 |
16259 | #define regBIFPLR4_0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
16260 | #define regBIFPLR4_0_PCIE_LANE_3_EQUALIZATION_CNTL 0x4010a0 |
16261 | #define regBIFPLR4_0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
16262 | #define regBIFPLR4_0_PCIE_LANE_4_EQUALIZATION_CNTL 0x4010a1 |
16263 | #define regBIFPLR4_0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
16264 | #define regBIFPLR4_0_PCIE_LANE_5_EQUALIZATION_CNTL 0x4010a1 |
16265 | #define regBIFPLR4_0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
16266 | #define regBIFPLR4_0_PCIE_LANE_6_EQUALIZATION_CNTL 0x4010a2 |
16267 | #define regBIFPLR4_0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
16268 | #define regBIFPLR4_0_PCIE_LANE_7_EQUALIZATION_CNTL 0x4010a2 |
16269 | #define regBIFPLR4_0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
16270 | #define regBIFPLR4_0_PCIE_LANE_8_EQUALIZATION_CNTL 0x4010a3 |
16271 | #define regBIFPLR4_0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
16272 | #define regBIFPLR4_0_PCIE_LANE_9_EQUALIZATION_CNTL 0x4010a3 |
16273 | #define regBIFPLR4_0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
16274 | #define regBIFPLR4_0_PCIE_LANE_10_EQUALIZATION_CNTL 0x4010a4 |
16275 | #define regBIFPLR4_0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
16276 | #define regBIFPLR4_0_PCIE_LANE_11_EQUALIZATION_CNTL 0x4010a4 |
16277 | #define regBIFPLR4_0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
16278 | #define regBIFPLR4_0_PCIE_LANE_12_EQUALIZATION_CNTL 0x4010a5 |
16279 | #define regBIFPLR4_0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
16280 | #define regBIFPLR4_0_PCIE_LANE_13_EQUALIZATION_CNTL 0x4010a5 |
16281 | #define regBIFPLR4_0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
16282 | #define regBIFPLR4_0_PCIE_LANE_14_EQUALIZATION_CNTL 0x4010a6 |
16283 | #define regBIFPLR4_0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
16284 | #define regBIFPLR4_0_PCIE_LANE_15_EQUALIZATION_CNTL 0x4010a6 |
16285 | #define regBIFPLR4_0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
16286 | #define regBIFPLR4_0_PCIE_ACS_ENH_CAP_LIST 0x4010a8 |
16287 | #define regBIFPLR4_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
16288 | #define regBIFPLR4_0_PCIE_ACS_CAP 0x4010a9 |
16289 | #define regBIFPLR4_0_PCIE_ACS_CAP_BASE_IDX 5 |
16290 | #define regBIFPLR4_0_PCIE_ACS_CNTL 0x4010a9 |
16291 | #define regBIFPLR4_0_PCIE_ACS_CNTL_BASE_IDX 5 |
16292 | #define regBIFPLR4_0_PCIE_MC_ENH_CAP_LIST 0x4010bc |
16293 | #define regBIFPLR4_0_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
16294 | #define regBIFPLR4_0_PCIE_MC_CAP 0x4010bd |
16295 | #define regBIFPLR4_0_PCIE_MC_CAP_BASE_IDX 5 |
16296 | #define regBIFPLR4_0_PCIE_MC_CNTL 0x4010bd |
16297 | #define regBIFPLR4_0_PCIE_MC_CNTL_BASE_IDX 5 |
16298 | #define regBIFPLR4_0_PCIE_MC_ADDR0 0x4010be |
16299 | #define regBIFPLR4_0_PCIE_MC_ADDR0_BASE_IDX 5 |
16300 | #define regBIFPLR4_0_PCIE_MC_ADDR1 0x4010bf |
16301 | #define regBIFPLR4_0_PCIE_MC_ADDR1_BASE_IDX 5 |
16302 | #define regBIFPLR4_0_PCIE_MC_RCV0 0x4010c0 |
16303 | #define regBIFPLR4_0_PCIE_MC_RCV0_BASE_IDX 5 |
16304 | #define regBIFPLR4_0_PCIE_MC_RCV1 0x4010c1 |
16305 | #define regBIFPLR4_0_PCIE_MC_RCV1_BASE_IDX 5 |
16306 | #define regBIFPLR4_0_PCIE_MC_BLOCK_ALL0 0x4010c2 |
16307 | #define regBIFPLR4_0_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
16308 | #define regBIFPLR4_0_PCIE_MC_BLOCK_ALL1 0x4010c3 |
16309 | #define regBIFPLR4_0_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
16310 | #define regBIFPLR4_0_PCIE_MC_BLOCK_UNTRANSLATED_0 0x4010c4 |
16311 | #define regBIFPLR4_0_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
16312 | #define regBIFPLR4_0_PCIE_MC_BLOCK_UNTRANSLATED_1 0x4010c5 |
16313 | #define regBIFPLR4_0_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
16314 | #define regBIFPLR4_0_PCIE_MC_OVERLAY_BAR0 0x4010c6 |
16315 | #define regBIFPLR4_0_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
16316 | #define regBIFPLR4_0_PCIE_MC_OVERLAY_BAR1 0x4010c7 |
16317 | #define regBIFPLR4_0_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
16318 | #define regBIFPLR4_0_PCIE_L1_PM_SUB_CAP_LIST 0x4010dc |
16319 | #define regBIFPLR4_0_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
16320 | #define regBIFPLR4_0_PCIE_L1_PM_SUB_CAP 0x4010dd |
16321 | #define regBIFPLR4_0_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
16322 | #define regBIFPLR4_0_PCIE_L1_PM_SUB_CNTL 0x4010de |
16323 | #define regBIFPLR4_0_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
16324 | #define regBIFPLR4_0_PCIE_L1_PM_SUB_CNTL2 0x4010df |
16325 | #define regBIFPLR4_0_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
16326 | #define regBIFPLR4_0_PCIE_DPC_ENH_CAP_LIST 0x4010e0 |
16327 | #define regBIFPLR4_0_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
16328 | #define regBIFPLR4_0_PCIE_DPC_CAP_LIST 0x4010e1 |
16329 | #define regBIFPLR4_0_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
16330 | #define regBIFPLR4_0_PCIE_DPC_CNTL 0x4010e1 |
16331 | #define regBIFPLR4_0_PCIE_DPC_CNTL_BASE_IDX 5 |
16332 | #define regBIFPLR4_0_PCIE_DPC_STATUS 0x4010e2 |
16333 | #define regBIFPLR4_0_PCIE_DPC_STATUS_BASE_IDX 5 |
16334 | #define regBIFPLR4_0_PCIE_DPC_ERROR_SOURCE_ID 0x4010e2 |
16335 | #define regBIFPLR4_0_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
16336 | #define regBIFPLR4_0_PCIE_RP_PIO_STATUS 0x4010e3 |
16337 | #define regBIFPLR4_0_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
16338 | #define regBIFPLR4_0_PCIE_RP_PIO_MASK 0x4010e4 |
16339 | #define regBIFPLR4_0_PCIE_RP_PIO_MASK_BASE_IDX 5 |
16340 | #define regBIFPLR4_0_PCIE_RP_PIO_SEVERITY 0x4010e5 |
16341 | #define regBIFPLR4_0_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
16342 | #define regBIFPLR4_0_PCIE_RP_PIO_SYSERROR 0x4010e6 |
16343 | #define regBIFPLR4_0_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
16344 | #define regBIFPLR4_0_PCIE_RP_PIO_EXCEPTION 0x4010e7 |
16345 | #define regBIFPLR4_0_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
16346 | #define regBIFPLR4_0_PCIE_RP_PIO_HDR_LOG0 0x4010e8 |
16347 | #define regBIFPLR4_0_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
16348 | #define regBIFPLR4_0_PCIE_RP_PIO_HDR_LOG1 0x4010e9 |
16349 | #define regBIFPLR4_0_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
16350 | #define regBIFPLR4_0_PCIE_RP_PIO_HDR_LOG2 0x4010ea |
16351 | #define regBIFPLR4_0_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
16352 | #define regBIFPLR4_0_PCIE_RP_PIO_HDR_LOG3 0x4010eb |
16353 | #define regBIFPLR4_0_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
16354 | #define regBIFPLR4_0_PCIE_RP_PIO_PREFIX_LOG0 0x4010ed |
16355 | #define regBIFPLR4_0_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
16356 | #define regBIFPLR4_0_PCIE_RP_PIO_PREFIX_LOG1 0x4010ee |
16357 | #define regBIFPLR4_0_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
16358 | #define regBIFPLR4_0_PCIE_RP_PIO_PREFIX_LOG2 0x4010ef |
16359 | #define regBIFPLR4_0_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
16360 | #define regBIFPLR4_0_PCIE_RP_PIO_PREFIX_LOG3 0x4010f0 |
16361 | #define regBIFPLR4_0_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
16362 | #define regBIFPLR4_0_PCIE_ESM_CAP_LIST 0x4010f1 |
16363 | #define regBIFPLR4_0_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
16364 | #define 0x4010f2 |
16365 | #define 5 |
16366 | #define 0x4010f3 |
16367 | #define 5 |
16368 | #define regBIFPLR4_0_PCIE_ESM_STATUS 0x4010f3 |
16369 | #define regBIFPLR4_0_PCIE_ESM_STATUS_BASE_IDX 5 |
16370 | #define regBIFPLR4_0_PCIE_ESM_CTRL 0x4010f4 |
16371 | #define regBIFPLR4_0_PCIE_ESM_CTRL_BASE_IDX 5 |
16372 | #define regBIFPLR4_0_PCIE_ESM_CAP_1 0x4010f5 |
16373 | #define regBIFPLR4_0_PCIE_ESM_CAP_1_BASE_IDX 5 |
16374 | #define regBIFPLR4_0_PCIE_ESM_CAP_2 0x4010f6 |
16375 | #define regBIFPLR4_0_PCIE_ESM_CAP_2_BASE_IDX 5 |
16376 | #define regBIFPLR4_0_PCIE_ESM_CAP_3 0x4010f7 |
16377 | #define regBIFPLR4_0_PCIE_ESM_CAP_3_BASE_IDX 5 |
16378 | #define regBIFPLR4_0_PCIE_ESM_CAP_4 0x4010f8 |
16379 | #define regBIFPLR4_0_PCIE_ESM_CAP_4_BASE_IDX 5 |
16380 | #define regBIFPLR4_0_PCIE_ESM_CAP_5 0x4010f9 |
16381 | #define regBIFPLR4_0_PCIE_ESM_CAP_5_BASE_IDX 5 |
16382 | #define regBIFPLR4_0_PCIE_ESM_CAP_6 0x4010fa |
16383 | #define regBIFPLR4_0_PCIE_ESM_CAP_6_BASE_IDX 5 |
16384 | #define regBIFPLR4_0_PCIE_ESM_CAP_7 0x4010fb |
16385 | #define regBIFPLR4_0_PCIE_ESM_CAP_7_BASE_IDX 5 |
16386 | #define regBIFPLR4_0_PCIE_DLF_ENH_CAP_LIST 0x401100 |
16387 | #define regBIFPLR4_0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
16388 | #define regBIFPLR4_0_DATA_LINK_FEATURE_CAP 0x401101 |
16389 | #define regBIFPLR4_0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
16390 | #define regBIFPLR4_0_DATA_LINK_FEATURE_STATUS 0x401102 |
16391 | #define regBIFPLR4_0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
16392 | #define regBIFPLR4_0_PCIE_PHY_16GT_ENH_CAP_LIST 0x401104 |
16393 | #define regBIFPLR4_0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
16394 | #define regBIFPLR4_0_LINK_CAP_16GT 0x401105 |
16395 | #define regBIFPLR4_0_LINK_CAP_16GT_BASE_IDX 5 |
16396 | #define regBIFPLR4_0_LINK_CNTL_16GT 0x401106 |
16397 | #define regBIFPLR4_0_LINK_CNTL_16GT_BASE_IDX 5 |
16398 | #define regBIFPLR4_0_LINK_STATUS_16GT 0x401107 |
16399 | #define regBIFPLR4_0_LINK_STATUS_16GT_BASE_IDX 5 |
16400 | #define regBIFPLR4_0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x401108 |
16401 | #define regBIFPLR4_0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
16402 | #define regBIFPLR4_0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x401109 |
16403 | #define regBIFPLR4_0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
16404 | #define regBIFPLR4_0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x40110a |
16405 | #define regBIFPLR4_0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
16406 | #define regBIFPLR4_0_LANE_0_EQUALIZATION_CNTL_16GT 0x40110c |
16407 | #define regBIFPLR4_0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16408 | #define regBIFPLR4_0_LANE_1_EQUALIZATION_CNTL_16GT 0x40110c |
16409 | #define regBIFPLR4_0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16410 | #define regBIFPLR4_0_LANE_2_EQUALIZATION_CNTL_16GT 0x40110c |
16411 | #define regBIFPLR4_0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16412 | #define regBIFPLR4_0_LANE_3_EQUALIZATION_CNTL_16GT 0x40110c |
16413 | #define regBIFPLR4_0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16414 | #define regBIFPLR4_0_LANE_4_EQUALIZATION_CNTL_16GT 0x40110d |
16415 | #define regBIFPLR4_0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16416 | #define regBIFPLR4_0_LANE_5_EQUALIZATION_CNTL_16GT 0x40110d |
16417 | #define regBIFPLR4_0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16418 | #define regBIFPLR4_0_LANE_6_EQUALIZATION_CNTL_16GT 0x40110d |
16419 | #define regBIFPLR4_0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16420 | #define regBIFPLR4_0_LANE_7_EQUALIZATION_CNTL_16GT 0x40110d |
16421 | #define regBIFPLR4_0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16422 | #define regBIFPLR4_0_LANE_8_EQUALIZATION_CNTL_16GT 0x40110e |
16423 | #define regBIFPLR4_0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16424 | #define regBIFPLR4_0_LANE_9_EQUALIZATION_CNTL_16GT 0x40110e |
16425 | #define regBIFPLR4_0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16426 | #define regBIFPLR4_0_LANE_10_EQUALIZATION_CNTL_16GT 0x40110e |
16427 | #define regBIFPLR4_0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16428 | #define regBIFPLR4_0_LANE_11_EQUALIZATION_CNTL_16GT 0x40110e |
16429 | #define regBIFPLR4_0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16430 | #define regBIFPLR4_0_LANE_12_EQUALIZATION_CNTL_16GT 0x40110f |
16431 | #define regBIFPLR4_0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16432 | #define regBIFPLR4_0_LANE_13_EQUALIZATION_CNTL_16GT 0x40110f |
16433 | #define regBIFPLR4_0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16434 | #define regBIFPLR4_0_LANE_14_EQUALIZATION_CNTL_16GT 0x40110f |
16435 | #define regBIFPLR4_0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16436 | #define regBIFPLR4_0_LANE_15_EQUALIZATION_CNTL_16GT 0x40110f |
16437 | #define regBIFPLR4_0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16438 | #define regBIFPLR4_0_PCIE_MARGINING_ENH_CAP_LIST 0x401110 |
16439 | #define regBIFPLR4_0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
16440 | #define regBIFPLR4_0_MARGINING_PORT_CAP 0x401111 |
16441 | #define regBIFPLR4_0_MARGINING_PORT_CAP_BASE_IDX 5 |
16442 | #define regBIFPLR4_0_MARGINING_PORT_STATUS 0x401111 |
16443 | #define regBIFPLR4_0_MARGINING_PORT_STATUS_BASE_IDX 5 |
16444 | #define regBIFPLR4_0_LANE_0_MARGINING_LANE_CNTL 0x401112 |
16445 | #define regBIFPLR4_0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
16446 | #define regBIFPLR4_0_LANE_0_MARGINING_LANE_STATUS 0x401112 |
16447 | #define regBIFPLR4_0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
16448 | #define regBIFPLR4_0_LANE_1_MARGINING_LANE_CNTL 0x401113 |
16449 | #define regBIFPLR4_0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
16450 | #define regBIFPLR4_0_LANE_1_MARGINING_LANE_STATUS 0x401113 |
16451 | #define regBIFPLR4_0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
16452 | #define regBIFPLR4_0_LANE_2_MARGINING_LANE_CNTL 0x401114 |
16453 | #define regBIFPLR4_0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
16454 | #define regBIFPLR4_0_LANE_2_MARGINING_LANE_STATUS 0x401114 |
16455 | #define regBIFPLR4_0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
16456 | #define regBIFPLR4_0_LANE_3_MARGINING_LANE_CNTL 0x401115 |
16457 | #define regBIFPLR4_0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
16458 | #define regBIFPLR4_0_LANE_3_MARGINING_LANE_STATUS 0x401115 |
16459 | #define regBIFPLR4_0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
16460 | #define regBIFPLR4_0_LANE_4_MARGINING_LANE_CNTL 0x401116 |
16461 | #define regBIFPLR4_0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
16462 | #define regBIFPLR4_0_LANE_4_MARGINING_LANE_STATUS 0x401116 |
16463 | #define regBIFPLR4_0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
16464 | #define regBIFPLR4_0_LANE_5_MARGINING_LANE_CNTL 0x401117 |
16465 | #define regBIFPLR4_0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
16466 | #define regBIFPLR4_0_LANE_5_MARGINING_LANE_STATUS 0x401117 |
16467 | #define regBIFPLR4_0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
16468 | #define regBIFPLR4_0_LANE_6_MARGINING_LANE_CNTL 0x401118 |
16469 | #define regBIFPLR4_0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
16470 | #define regBIFPLR4_0_LANE_6_MARGINING_LANE_STATUS 0x401118 |
16471 | #define regBIFPLR4_0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
16472 | #define regBIFPLR4_0_LANE_7_MARGINING_LANE_CNTL 0x401119 |
16473 | #define regBIFPLR4_0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
16474 | #define regBIFPLR4_0_LANE_7_MARGINING_LANE_STATUS 0x401119 |
16475 | #define regBIFPLR4_0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
16476 | #define regBIFPLR4_0_LANE_8_MARGINING_LANE_CNTL 0x40111a |
16477 | #define regBIFPLR4_0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
16478 | #define regBIFPLR4_0_LANE_8_MARGINING_LANE_STATUS 0x40111a |
16479 | #define regBIFPLR4_0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
16480 | #define regBIFPLR4_0_LANE_9_MARGINING_LANE_CNTL 0x40111b |
16481 | #define regBIFPLR4_0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
16482 | #define regBIFPLR4_0_LANE_9_MARGINING_LANE_STATUS 0x40111b |
16483 | #define regBIFPLR4_0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
16484 | #define regBIFPLR4_0_LANE_10_MARGINING_LANE_CNTL 0x40111c |
16485 | #define regBIFPLR4_0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
16486 | #define regBIFPLR4_0_LANE_10_MARGINING_LANE_STATUS 0x40111c |
16487 | #define regBIFPLR4_0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
16488 | #define regBIFPLR4_0_LANE_11_MARGINING_LANE_CNTL 0x40111d |
16489 | #define regBIFPLR4_0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
16490 | #define regBIFPLR4_0_LANE_11_MARGINING_LANE_STATUS 0x40111d |
16491 | #define regBIFPLR4_0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
16492 | #define regBIFPLR4_0_LANE_12_MARGINING_LANE_CNTL 0x40111e |
16493 | #define regBIFPLR4_0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
16494 | #define regBIFPLR4_0_LANE_12_MARGINING_LANE_STATUS 0x40111e |
16495 | #define regBIFPLR4_0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
16496 | #define regBIFPLR4_0_LANE_13_MARGINING_LANE_CNTL 0x40111f |
16497 | #define regBIFPLR4_0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
16498 | #define regBIFPLR4_0_LANE_13_MARGINING_LANE_STATUS 0x40111f |
16499 | #define regBIFPLR4_0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
16500 | #define regBIFPLR4_0_LANE_14_MARGINING_LANE_CNTL 0x401120 |
16501 | #define regBIFPLR4_0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
16502 | #define regBIFPLR4_0_LANE_14_MARGINING_LANE_STATUS 0x401120 |
16503 | #define regBIFPLR4_0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
16504 | #define regBIFPLR4_0_LANE_15_MARGINING_LANE_CNTL 0x401121 |
16505 | #define regBIFPLR4_0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
16506 | #define regBIFPLR4_0_LANE_15_MARGINING_LANE_STATUS 0x401121 |
16507 | #define regBIFPLR4_0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
16508 | #define regBIFPLR4_0_PCIE_CCIX_CAP_LIST 0x401122 |
16509 | #define regBIFPLR4_0_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
16510 | #define 0x401123 |
16511 | #define 5 |
16512 | #define 0x401124 |
16513 | #define 5 |
16514 | #define regBIFPLR4_0_PCIE_CCIX_CAP 0x401124 |
16515 | #define regBIFPLR4_0_PCIE_CCIX_CAP_BASE_IDX 5 |
16516 | #define regBIFPLR4_0_PCIE_CCIX_ESM_REQD_CAP 0x401125 |
16517 | #define regBIFPLR4_0_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
16518 | #define regBIFPLR4_0_PCIE_CCIX_ESM_OPTL_CAP 0x401126 |
16519 | #define regBIFPLR4_0_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
16520 | #define regBIFPLR4_0_PCIE_CCIX_ESM_STATUS 0x401127 |
16521 | #define regBIFPLR4_0_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
16522 | #define regBIFPLR4_0_PCIE_CCIX_ESM_CNTL 0x401128 |
16523 | #define regBIFPLR4_0_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
16524 | #define regBIFPLR4_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x401129 |
16525 | #define regBIFPLR4_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16526 | #define regBIFPLR4_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x401129 |
16527 | #define regBIFPLR4_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16528 | #define regBIFPLR4_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x401129 |
16529 | #define regBIFPLR4_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16530 | #define regBIFPLR4_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x401129 |
16531 | #define regBIFPLR4_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16532 | #define regBIFPLR4_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x40112a |
16533 | #define regBIFPLR4_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16534 | #define regBIFPLR4_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x40112a |
16535 | #define regBIFPLR4_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16536 | #define regBIFPLR4_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x40112a |
16537 | #define regBIFPLR4_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16538 | #define regBIFPLR4_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x40112a |
16539 | #define regBIFPLR4_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16540 | #define regBIFPLR4_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x40112b |
16541 | #define regBIFPLR4_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16542 | #define regBIFPLR4_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x40112b |
16543 | #define regBIFPLR4_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16544 | #define regBIFPLR4_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x40112b |
16545 | #define regBIFPLR4_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16546 | #define regBIFPLR4_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x40112b |
16547 | #define regBIFPLR4_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16548 | #define regBIFPLR4_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x40112c |
16549 | #define regBIFPLR4_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16550 | #define regBIFPLR4_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x40112c |
16551 | #define regBIFPLR4_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16552 | #define regBIFPLR4_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x40112c |
16553 | #define regBIFPLR4_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16554 | #define regBIFPLR4_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x40112c |
16555 | #define regBIFPLR4_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
16556 | #define regBIFPLR4_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x40112d |
16557 | #define regBIFPLR4_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16558 | #define regBIFPLR4_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x40112d |
16559 | #define regBIFPLR4_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16560 | #define regBIFPLR4_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x40112d |
16561 | #define regBIFPLR4_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16562 | #define regBIFPLR4_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x40112d |
16563 | #define regBIFPLR4_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16564 | #define regBIFPLR4_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x40112e |
16565 | #define regBIFPLR4_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16566 | #define regBIFPLR4_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x40112e |
16567 | #define regBIFPLR4_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16568 | #define regBIFPLR4_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x40112e |
16569 | #define regBIFPLR4_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16570 | #define regBIFPLR4_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x40112e |
16571 | #define regBIFPLR4_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16572 | #define regBIFPLR4_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x40112f |
16573 | #define regBIFPLR4_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16574 | #define regBIFPLR4_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x40112f |
16575 | #define regBIFPLR4_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16576 | #define regBIFPLR4_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x40112f |
16577 | #define regBIFPLR4_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16578 | #define regBIFPLR4_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x40112f |
16579 | #define regBIFPLR4_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16580 | #define regBIFPLR4_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x401130 |
16581 | #define regBIFPLR4_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16582 | #define regBIFPLR4_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x401130 |
16583 | #define regBIFPLR4_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16584 | #define regBIFPLR4_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x401130 |
16585 | #define regBIFPLR4_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16586 | #define regBIFPLR4_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x401130 |
16587 | #define regBIFPLR4_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
16588 | #define regBIFPLR4_0_PCIE_CCIX_TRANS_CAP 0x401131 |
16589 | #define regBIFPLR4_0_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
16590 | #define regBIFPLR4_0_PCIE_CCIX_TRANS_CNTL 0x401132 |
16591 | #define regBIFPLR4_0_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
16592 | |
16593 | |
16594 | // addressBlock: nbio_pcie0_bifplr5_cfgdecp |
16595 | // base address: 0x11105000 |
16596 | #define regBIFPLR5_0_VENDOR_ID 0x401400 |
16597 | #define regBIFPLR5_0_VENDOR_ID_BASE_IDX 5 |
16598 | #define regBIFPLR5_0_DEVICE_ID 0x401400 |
16599 | #define regBIFPLR5_0_DEVICE_ID_BASE_IDX 5 |
16600 | #define regBIFPLR5_0_COMMAND 0x401401 |
16601 | #define regBIFPLR5_0_COMMAND_BASE_IDX 5 |
16602 | #define regBIFPLR5_0_STATUS 0x401401 |
16603 | #define regBIFPLR5_0_STATUS_BASE_IDX 5 |
16604 | #define regBIFPLR5_0_REVISION_ID 0x401402 |
16605 | #define regBIFPLR5_0_REVISION_ID_BASE_IDX 5 |
16606 | #define regBIFPLR5_0_PROG_INTERFACE 0x401402 |
16607 | #define regBIFPLR5_0_PROG_INTERFACE_BASE_IDX 5 |
16608 | #define regBIFPLR5_0_SUB_CLASS 0x401402 |
16609 | #define regBIFPLR5_0_SUB_CLASS_BASE_IDX 5 |
16610 | #define regBIFPLR5_0_BASE_CLASS 0x401402 |
16611 | #define regBIFPLR5_0_BASE_CLASS_BASE_IDX 5 |
16612 | #define regBIFPLR5_0_CACHE_LINE 0x401403 |
16613 | #define regBIFPLR5_0_CACHE_LINE_BASE_IDX 5 |
16614 | #define regBIFPLR5_0_LATENCY 0x401403 |
16615 | #define regBIFPLR5_0_LATENCY_BASE_IDX 5 |
16616 | #define 0x401403 |
16617 | #define 5 |
16618 | #define regBIFPLR5_0_BIST 0x401403 |
16619 | #define regBIFPLR5_0_BIST_BASE_IDX 5 |
16620 | #define regBIFPLR5_0_SUB_BUS_NUMBER_LATENCY 0x401406 |
16621 | #define regBIFPLR5_0_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
16622 | #define regBIFPLR5_0_IO_BASE_LIMIT 0x401407 |
16623 | #define regBIFPLR5_0_IO_BASE_LIMIT_BASE_IDX 5 |
16624 | #define regBIFPLR5_0_SECONDARY_STATUS 0x401407 |
16625 | #define regBIFPLR5_0_SECONDARY_STATUS_BASE_IDX 5 |
16626 | #define regBIFPLR5_0_MEM_BASE_LIMIT 0x401408 |
16627 | #define regBIFPLR5_0_MEM_BASE_LIMIT_BASE_IDX 5 |
16628 | #define regBIFPLR5_0_PREF_BASE_LIMIT 0x401409 |
16629 | #define regBIFPLR5_0_PREF_BASE_LIMIT_BASE_IDX 5 |
16630 | #define regBIFPLR5_0_PREF_BASE_UPPER 0x40140a |
16631 | #define regBIFPLR5_0_PREF_BASE_UPPER_BASE_IDX 5 |
16632 | #define regBIFPLR5_0_PREF_LIMIT_UPPER 0x40140b |
16633 | #define regBIFPLR5_0_PREF_LIMIT_UPPER_BASE_IDX 5 |
16634 | #define regBIFPLR5_0_IO_BASE_LIMIT_HI 0x40140c |
16635 | #define regBIFPLR5_0_IO_BASE_LIMIT_HI_BASE_IDX 5 |
16636 | #define regBIFPLR5_0_CAP_PTR 0x40140d |
16637 | #define regBIFPLR5_0_CAP_PTR_BASE_IDX 5 |
16638 | #define regBIFPLR5_0_ROM_BASE_ADDR 0x40140e |
16639 | #define regBIFPLR5_0_ROM_BASE_ADDR_BASE_IDX 5 |
16640 | #define regBIFPLR5_0_INTERRUPT_LINE 0x40140f |
16641 | #define regBIFPLR5_0_INTERRUPT_LINE_BASE_IDX 5 |
16642 | #define regBIFPLR5_0_INTERRUPT_PIN 0x40140f |
16643 | #define regBIFPLR5_0_INTERRUPT_PIN_BASE_IDX 5 |
16644 | #define regBIFPLR5_0_IRQ_BRIDGE_CNTL 0x40140f |
16645 | #define regBIFPLR5_0_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
16646 | #define regBIFPLR5_0_EXT_BRIDGE_CNTL 0x401410 |
16647 | #define regBIFPLR5_0_EXT_BRIDGE_CNTL_BASE_IDX 5 |
16648 | #define regBIFPLR5_0_VENDOR_CAP_LIST 0x401412 |
16649 | #define regBIFPLR5_0_VENDOR_CAP_LIST_BASE_IDX 5 |
16650 | #define regBIFPLR5_0_ADAPTER_ID_W 0x401413 |
16651 | #define regBIFPLR5_0_ADAPTER_ID_W_BASE_IDX 5 |
16652 | #define regBIFPLR5_0_PMI_CAP_LIST 0x401414 |
16653 | #define regBIFPLR5_0_PMI_CAP_LIST_BASE_IDX 5 |
16654 | #define regBIFPLR5_0_PMI_CAP 0x401414 |
16655 | #define regBIFPLR5_0_PMI_CAP_BASE_IDX 5 |
16656 | #define regBIFPLR5_0_PMI_STATUS_CNTL 0x401415 |
16657 | #define regBIFPLR5_0_PMI_STATUS_CNTL_BASE_IDX 5 |
16658 | #define regBIFPLR5_0_PCIE_CAP_LIST 0x401416 |
16659 | #define regBIFPLR5_0_PCIE_CAP_LIST_BASE_IDX 5 |
16660 | #define regBIFPLR5_0_PCIE_CAP 0x401416 |
16661 | #define regBIFPLR5_0_PCIE_CAP_BASE_IDX 5 |
16662 | #define regBIFPLR5_0_DEVICE_CAP 0x401417 |
16663 | #define regBIFPLR5_0_DEVICE_CAP_BASE_IDX 5 |
16664 | #define regBIFPLR5_0_DEVICE_CNTL 0x401418 |
16665 | #define regBIFPLR5_0_DEVICE_CNTL_BASE_IDX 5 |
16666 | #define regBIFPLR5_0_DEVICE_STATUS 0x401418 |
16667 | #define regBIFPLR5_0_DEVICE_STATUS_BASE_IDX 5 |
16668 | #define regBIFPLR5_0_LINK_CAP 0x401419 |
16669 | #define regBIFPLR5_0_LINK_CAP_BASE_IDX 5 |
16670 | #define regBIFPLR5_0_LINK_CNTL 0x40141a |
16671 | #define regBIFPLR5_0_LINK_CNTL_BASE_IDX 5 |
16672 | #define regBIFPLR5_0_LINK_STATUS 0x40141a |
16673 | #define regBIFPLR5_0_LINK_STATUS_BASE_IDX 5 |
16674 | #define regBIFPLR5_0_SLOT_CAP 0x40141b |
16675 | #define regBIFPLR5_0_SLOT_CAP_BASE_IDX 5 |
16676 | #define regBIFPLR5_0_SLOT_CNTL 0x40141c |
16677 | #define regBIFPLR5_0_SLOT_CNTL_BASE_IDX 5 |
16678 | #define regBIFPLR5_0_SLOT_STATUS 0x40141c |
16679 | #define regBIFPLR5_0_SLOT_STATUS_BASE_IDX 5 |
16680 | #define regBIFPLR5_0_ROOT_CNTL 0x40141d |
16681 | #define regBIFPLR5_0_ROOT_CNTL_BASE_IDX 5 |
16682 | #define regBIFPLR5_0_ROOT_CAP 0x40141d |
16683 | #define regBIFPLR5_0_ROOT_CAP_BASE_IDX 5 |
16684 | #define regBIFPLR5_0_ROOT_STATUS 0x40141e |
16685 | #define regBIFPLR5_0_ROOT_STATUS_BASE_IDX 5 |
16686 | #define regBIFPLR5_0_DEVICE_CAP2 0x40141f |
16687 | #define regBIFPLR5_0_DEVICE_CAP2_BASE_IDX 5 |
16688 | #define regBIFPLR5_0_DEVICE_CNTL2 0x401420 |
16689 | #define regBIFPLR5_0_DEVICE_CNTL2_BASE_IDX 5 |
16690 | #define regBIFPLR5_0_DEVICE_STATUS2 0x401420 |
16691 | #define regBIFPLR5_0_DEVICE_STATUS2_BASE_IDX 5 |
16692 | #define regBIFPLR5_0_LINK_CAP2 0x401421 |
16693 | #define regBIFPLR5_0_LINK_CAP2_BASE_IDX 5 |
16694 | #define regBIFPLR5_0_LINK_CNTL2 0x401422 |
16695 | #define regBIFPLR5_0_LINK_CNTL2_BASE_IDX 5 |
16696 | #define regBIFPLR5_0_LINK_STATUS2 0x401422 |
16697 | #define regBIFPLR5_0_LINK_STATUS2_BASE_IDX 5 |
16698 | #define regBIFPLR5_0_SLOT_CAP2 0x401423 |
16699 | #define regBIFPLR5_0_SLOT_CAP2_BASE_IDX 5 |
16700 | #define regBIFPLR5_0_SLOT_CNTL2 0x401424 |
16701 | #define regBIFPLR5_0_SLOT_CNTL2_BASE_IDX 5 |
16702 | #define regBIFPLR5_0_SLOT_STATUS2 0x401424 |
16703 | #define regBIFPLR5_0_SLOT_STATUS2_BASE_IDX 5 |
16704 | #define regBIFPLR5_0_MSI_CAP_LIST 0x401428 |
16705 | #define regBIFPLR5_0_MSI_CAP_LIST_BASE_IDX 5 |
16706 | #define regBIFPLR5_0_MSI_MSG_CNTL 0x401428 |
16707 | #define regBIFPLR5_0_MSI_MSG_CNTL_BASE_IDX 5 |
16708 | #define regBIFPLR5_0_MSI_MSG_ADDR_LO 0x401429 |
16709 | #define regBIFPLR5_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
16710 | #define regBIFPLR5_0_MSI_MSG_ADDR_HI 0x40142a |
16711 | #define regBIFPLR5_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
16712 | #define regBIFPLR5_0_MSI_MSG_DATA 0x40142a |
16713 | #define regBIFPLR5_0_MSI_MSG_DATA_BASE_IDX 5 |
16714 | #define regBIFPLR5_0_MSI_MSG_DATA_64 0x40142b |
16715 | #define regBIFPLR5_0_MSI_MSG_DATA_64_BASE_IDX 5 |
16716 | #define regBIFPLR5_0_SSID_CAP_LIST 0x401430 |
16717 | #define regBIFPLR5_0_SSID_CAP_LIST_BASE_IDX 5 |
16718 | #define regBIFPLR5_0_SSID_CAP 0x401431 |
16719 | #define regBIFPLR5_0_SSID_CAP_BASE_IDX 5 |
16720 | #define regBIFPLR5_0_MSI_MAP_CAP_LIST 0x401432 |
16721 | #define regBIFPLR5_0_MSI_MAP_CAP_LIST_BASE_IDX 5 |
16722 | #define regBIFPLR5_0_MSI_MAP_CAP 0x401432 |
16723 | #define regBIFPLR5_0_MSI_MAP_CAP_BASE_IDX 5 |
16724 | #define regBIFPLR5_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x401440 |
16725 | #define regBIFPLR5_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
16726 | #define regBIFPLR5_0_PCIE_VENDOR_SPECIFIC_HDR 0x401441 |
16727 | #define regBIFPLR5_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
16728 | #define regBIFPLR5_0_PCIE_VENDOR_SPECIFIC1 0x401442 |
16729 | #define regBIFPLR5_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
16730 | #define regBIFPLR5_0_PCIE_VENDOR_SPECIFIC2 0x401443 |
16731 | #define regBIFPLR5_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
16732 | #define regBIFPLR5_0_PCIE_VC_ENH_CAP_LIST 0x401444 |
16733 | #define regBIFPLR5_0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
16734 | #define regBIFPLR5_0_PCIE_PORT_VC_CAP_REG1 0x401445 |
16735 | #define regBIFPLR5_0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
16736 | #define regBIFPLR5_0_PCIE_PORT_VC_CAP_REG2 0x401446 |
16737 | #define regBIFPLR5_0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
16738 | #define regBIFPLR5_0_PCIE_PORT_VC_CNTL 0x401447 |
16739 | #define regBIFPLR5_0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
16740 | #define regBIFPLR5_0_PCIE_PORT_VC_STATUS 0x401447 |
16741 | #define regBIFPLR5_0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
16742 | #define regBIFPLR5_0_PCIE_VC0_RESOURCE_CAP 0x401448 |
16743 | #define regBIFPLR5_0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
16744 | #define regBIFPLR5_0_PCIE_VC0_RESOURCE_CNTL 0x401449 |
16745 | #define regBIFPLR5_0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
16746 | #define regBIFPLR5_0_PCIE_VC0_RESOURCE_STATUS 0x40144a |
16747 | #define regBIFPLR5_0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
16748 | #define regBIFPLR5_0_PCIE_VC1_RESOURCE_CAP 0x40144b |
16749 | #define regBIFPLR5_0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
16750 | #define regBIFPLR5_0_PCIE_VC1_RESOURCE_CNTL 0x40144c |
16751 | #define regBIFPLR5_0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
16752 | #define regBIFPLR5_0_PCIE_VC1_RESOURCE_STATUS 0x40144d |
16753 | #define regBIFPLR5_0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
16754 | #define regBIFPLR5_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x401450 |
16755 | #define regBIFPLR5_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
16756 | #define regBIFPLR5_0_PCIE_DEV_SERIAL_NUM_DW1 0x401451 |
16757 | #define regBIFPLR5_0_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
16758 | #define regBIFPLR5_0_PCIE_DEV_SERIAL_NUM_DW2 0x401452 |
16759 | #define regBIFPLR5_0_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
16760 | #define regBIFPLR5_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x401454 |
16761 | #define regBIFPLR5_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
16762 | #define regBIFPLR5_0_PCIE_UNCORR_ERR_STATUS 0x401455 |
16763 | #define regBIFPLR5_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
16764 | #define regBIFPLR5_0_PCIE_UNCORR_ERR_MASK 0x401456 |
16765 | #define regBIFPLR5_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
16766 | #define regBIFPLR5_0_PCIE_UNCORR_ERR_SEVERITY 0x401457 |
16767 | #define regBIFPLR5_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
16768 | #define regBIFPLR5_0_PCIE_CORR_ERR_STATUS 0x401458 |
16769 | #define regBIFPLR5_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
16770 | #define regBIFPLR5_0_PCIE_CORR_ERR_MASK 0x401459 |
16771 | #define regBIFPLR5_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
16772 | #define regBIFPLR5_0_PCIE_ADV_ERR_CAP_CNTL 0x40145a |
16773 | #define regBIFPLR5_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
16774 | #define regBIFPLR5_0_PCIE_HDR_LOG0 0x40145b |
16775 | #define regBIFPLR5_0_PCIE_HDR_LOG0_BASE_IDX 5 |
16776 | #define regBIFPLR5_0_PCIE_HDR_LOG1 0x40145c |
16777 | #define regBIFPLR5_0_PCIE_HDR_LOG1_BASE_IDX 5 |
16778 | #define regBIFPLR5_0_PCIE_HDR_LOG2 0x40145d |
16779 | #define regBIFPLR5_0_PCIE_HDR_LOG2_BASE_IDX 5 |
16780 | #define regBIFPLR5_0_PCIE_HDR_LOG3 0x40145e |
16781 | #define regBIFPLR5_0_PCIE_HDR_LOG3_BASE_IDX 5 |
16782 | #define regBIFPLR5_0_PCIE_ROOT_ERR_CMD 0x40145f |
16783 | #define regBIFPLR5_0_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
16784 | #define regBIFPLR5_0_PCIE_ROOT_ERR_STATUS 0x401460 |
16785 | #define regBIFPLR5_0_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
16786 | #define regBIFPLR5_0_PCIE_ERR_SRC_ID 0x401461 |
16787 | #define regBIFPLR5_0_PCIE_ERR_SRC_ID_BASE_IDX 5 |
16788 | #define regBIFPLR5_0_PCIE_TLP_PREFIX_LOG0 0x401462 |
16789 | #define regBIFPLR5_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
16790 | #define regBIFPLR5_0_PCIE_TLP_PREFIX_LOG1 0x401463 |
16791 | #define regBIFPLR5_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
16792 | #define regBIFPLR5_0_PCIE_TLP_PREFIX_LOG2 0x401464 |
16793 | #define regBIFPLR5_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
16794 | #define regBIFPLR5_0_PCIE_TLP_PREFIX_LOG3 0x401465 |
16795 | #define regBIFPLR5_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
16796 | #define regBIFPLR5_0_PCIE_SECONDARY_ENH_CAP_LIST 0x40149c |
16797 | #define regBIFPLR5_0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
16798 | #define regBIFPLR5_0_PCIE_LINK_CNTL3 0x40149d |
16799 | #define regBIFPLR5_0_PCIE_LINK_CNTL3_BASE_IDX 5 |
16800 | #define regBIFPLR5_0_PCIE_LANE_ERROR_STATUS 0x40149e |
16801 | #define regBIFPLR5_0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
16802 | #define regBIFPLR5_0_PCIE_LANE_0_EQUALIZATION_CNTL 0x40149f |
16803 | #define regBIFPLR5_0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
16804 | #define regBIFPLR5_0_PCIE_LANE_1_EQUALIZATION_CNTL 0x40149f |
16805 | #define regBIFPLR5_0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
16806 | #define regBIFPLR5_0_PCIE_LANE_2_EQUALIZATION_CNTL 0x4014a0 |
16807 | #define regBIFPLR5_0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
16808 | #define regBIFPLR5_0_PCIE_LANE_3_EQUALIZATION_CNTL 0x4014a0 |
16809 | #define regBIFPLR5_0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
16810 | #define regBIFPLR5_0_PCIE_LANE_4_EQUALIZATION_CNTL 0x4014a1 |
16811 | #define regBIFPLR5_0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
16812 | #define regBIFPLR5_0_PCIE_LANE_5_EQUALIZATION_CNTL 0x4014a1 |
16813 | #define regBIFPLR5_0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
16814 | #define regBIFPLR5_0_PCIE_LANE_6_EQUALIZATION_CNTL 0x4014a2 |
16815 | #define regBIFPLR5_0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
16816 | #define regBIFPLR5_0_PCIE_LANE_7_EQUALIZATION_CNTL 0x4014a2 |
16817 | #define regBIFPLR5_0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
16818 | #define regBIFPLR5_0_PCIE_LANE_8_EQUALIZATION_CNTL 0x4014a3 |
16819 | #define regBIFPLR5_0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
16820 | #define regBIFPLR5_0_PCIE_LANE_9_EQUALIZATION_CNTL 0x4014a3 |
16821 | #define regBIFPLR5_0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
16822 | #define regBIFPLR5_0_PCIE_LANE_10_EQUALIZATION_CNTL 0x4014a4 |
16823 | #define regBIFPLR5_0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
16824 | #define regBIFPLR5_0_PCIE_LANE_11_EQUALIZATION_CNTL 0x4014a4 |
16825 | #define regBIFPLR5_0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
16826 | #define regBIFPLR5_0_PCIE_LANE_12_EQUALIZATION_CNTL 0x4014a5 |
16827 | #define regBIFPLR5_0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
16828 | #define regBIFPLR5_0_PCIE_LANE_13_EQUALIZATION_CNTL 0x4014a5 |
16829 | #define regBIFPLR5_0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
16830 | #define regBIFPLR5_0_PCIE_LANE_14_EQUALIZATION_CNTL 0x4014a6 |
16831 | #define regBIFPLR5_0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
16832 | #define regBIFPLR5_0_PCIE_LANE_15_EQUALIZATION_CNTL 0x4014a6 |
16833 | #define regBIFPLR5_0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
16834 | #define regBIFPLR5_0_PCIE_ACS_ENH_CAP_LIST 0x4014a8 |
16835 | #define regBIFPLR5_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
16836 | #define regBIFPLR5_0_PCIE_ACS_CAP 0x4014a9 |
16837 | #define regBIFPLR5_0_PCIE_ACS_CAP_BASE_IDX 5 |
16838 | #define regBIFPLR5_0_PCIE_ACS_CNTL 0x4014a9 |
16839 | #define regBIFPLR5_0_PCIE_ACS_CNTL_BASE_IDX 5 |
16840 | #define regBIFPLR5_0_PCIE_MC_ENH_CAP_LIST 0x4014bc |
16841 | #define regBIFPLR5_0_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
16842 | #define regBIFPLR5_0_PCIE_MC_CAP 0x4014bd |
16843 | #define regBIFPLR5_0_PCIE_MC_CAP_BASE_IDX 5 |
16844 | #define regBIFPLR5_0_PCIE_MC_CNTL 0x4014bd |
16845 | #define regBIFPLR5_0_PCIE_MC_CNTL_BASE_IDX 5 |
16846 | #define regBIFPLR5_0_PCIE_MC_ADDR0 0x4014be |
16847 | #define regBIFPLR5_0_PCIE_MC_ADDR0_BASE_IDX 5 |
16848 | #define regBIFPLR5_0_PCIE_MC_ADDR1 0x4014bf |
16849 | #define regBIFPLR5_0_PCIE_MC_ADDR1_BASE_IDX 5 |
16850 | #define regBIFPLR5_0_PCIE_MC_RCV0 0x4014c0 |
16851 | #define regBIFPLR5_0_PCIE_MC_RCV0_BASE_IDX 5 |
16852 | #define regBIFPLR5_0_PCIE_MC_RCV1 0x4014c1 |
16853 | #define regBIFPLR5_0_PCIE_MC_RCV1_BASE_IDX 5 |
16854 | #define regBIFPLR5_0_PCIE_MC_BLOCK_ALL0 0x4014c2 |
16855 | #define regBIFPLR5_0_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
16856 | #define regBIFPLR5_0_PCIE_MC_BLOCK_ALL1 0x4014c3 |
16857 | #define regBIFPLR5_0_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
16858 | #define regBIFPLR5_0_PCIE_MC_BLOCK_UNTRANSLATED_0 0x4014c4 |
16859 | #define regBIFPLR5_0_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
16860 | #define regBIFPLR5_0_PCIE_MC_BLOCK_UNTRANSLATED_1 0x4014c5 |
16861 | #define regBIFPLR5_0_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
16862 | #define regBIFPLR5_0_PCIE_MC_OVERLAY_BAR0 0x4014c6 |
16863 | #define regBIFPLR5_0_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
16864 | #define regBIFPLR5_0_PCIE_MC_OVERLAY_BAR1 0x4014c7 |
16865 | #define regBIFPLR5_0_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
16866 | #define regBIFPLR5_0_PCIE_L1_PM_SUB_CAP_LIST 0x4014dc |
16867 | #define regBIFPLR5_0_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
16868 | #define regBIFPLR5_0_PCIE_L1_PM_SUB_CAP 0x4014dd |
16869 | #define regBIFPLR5_0_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
16870 | #define regBIFPLR5_0_PCIE_L1_PM_SUB_CNTL 0x4014de |
16871 | #define regBIFPLR5_0_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
16872 | #define regBIFPLR5_0_PCIE_L1_PM_SUB_CNTL2 0x4014df |
16873 | #define regBIFPLR5_0_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
16874 | #define regBIFPLR5_0_PCIE_DPC_ENH_CAP_LIST 0x4014e0 |
16875 | #define regBIFPLR5_0_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
16876 | #define regBIFPLR5_0_PCIE_DPC_CAP_LIST 0x4014e1 |
16877 | #define regBIFPLR5_0_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
16878 | #define regBIFPLR5_0_PCIE_DPC_CNTL 0x4014e1 |
16879 | #define regBIFPLR5_0_PCIE_DPC_CNTL_BASE_IDX 5 |
16880 | #define regBIFPLR5_0_PCIE_DPC_STATUS 0x4014e2 |
16881 | #define regBIFPLR5_0_PCIE_DPC_STATUS_BASE_IDX 5 |
16882 | #define regBIFPLR5_0_PCIE_DPC_ERROR_SOURCE_ID 0x4014e2 |
16883 | #define regBIFPLR5_0_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
16884 | #define regBIFPLR5_0_PCIE_RP_PIO_STATUS 0x4014e3 |
16885 | #define regBIFPLR5_0_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
16886 | #define regBIFPLR5_0_PCIE_RP_PIO_MASK 0x4014e4 |
16887 | #define regBIFPLR5_0_PCIE_RP_PIO_MASK_BASE_IDX 5 |
16888 | #define regBIFPLR5_0_PCIE_RP_PIO_SEVERITY 0x4014e5 |
16889 | #define regBIFPLR5_0_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
16890 | #define regBIFPLR5_0_PCIE_RP_PIO_SYSERROR 0x4014e6 |
16891 | #define regBIFPLR5_0_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
16892 | #define regBIFPLR5_0_PCIE_RP_PIO_EXCEPTION 0x4014e7 |
16893 | #define regBIFPLR5_0_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
16894 | #define regBIFPLR5_0_PCIE_RP_PIO_HDR_LOG0 0x4014e8 |
16895 | #define regBIFPLR5_0_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
16896 | #define regBIFPLR5_0_PCIE_RP_PIO_HDR_LOG1 0x4014e9 |
16897 | #define regBIFPLR5_0_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
16898 | #define regBIFPLR5_0_PCIE_RP_PIO_HDR_LOG2 0x4014ea |
16899 | #define regBIFPLR5_0_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
16900 | #define regBIFPLR5_0_PCIE_RP_PIO_HDR_LOG3 0x4014eb |
16901 | #define regBIFPLR5_0_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
16902 | #define regBIFPLR5_0_PCIE_RP_PIO_PREFIX_LOG0 0x4014ed |
16903 | #define regBIFPLR5_0_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
16904 | #define regBIFPLR5_0_PCIE_RP_PIO_PREFIX_LOG1 0x4014ee |
16905 | #define regBIFPLR5_0_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
16906 | #define regBIFPLR5_0_PCIE_RP_PIO_PREFIX_LOG2 0x4014ef |
16907 | #define regBIFPLR5_0_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
16908 | #define regBIFPLR5_0_PCIE_RP_PIO_PREFIX_LOG3 0x4014f0 |
16909 | #define regBIFPLR5_0_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
16910 | #define regBIFPLR5_0_PCIE_ESM_CAP_LIST 0x4014f1 |
16911 | #define regBIFPLR5_0_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
16912 | #define 0x4014f2 |
16913 | #define 5 |
16914 | #define 0x4014f3 |
16915 | #define 5 |
16916 | #define regBIFPLR5_0_PCIE_ESM_STATUS 0x4014f3 |
16917 | #define regBIFPLR5_0_PCIE_ESM_STATUS_BASE_IDX 5 |
16918 | #define regBIFPLR5_0_PCIE_ESM_CTRL 0x4014f4 |
16919 | #define regBIFPLR5_0_PCIE_ESM_CTRL_BASE_IDX 5 |
16920 | #define regBIFPLR5_0_PCIE_ESM_CAP_1 0x4014f5 |
16921 | #define regBIFPLR5_0_PCIE_ESM_CAP_1_BASE_IDX 5 |
16922 | #define regBIFPLR5_0_PCIE_ESM_CAP_2 0x4014f6 |
16923 | #define regBIFPLR5_0_PCIE_ESM_CAP_2_BASE_IDX 5 |
16924 | #define regBIFPLR5_0_PCIE_ESM_CAP_3 0x4014f7 |
16925 | #define regBIFPLR5_0_PCIE_ESM_CAP_3_BASE_IDX 5 |
16926 | #define regBIFPLR5_0_PCIE_ESM_CAP_4 0x4014f8 |
16927 | #define regBIFPLR5_0_PCIE_ESM_CAP_4_BASE_IDX 5 |
16928 | #define regBIFPLR5_0_PCIE_ESM_CAP_5 0x4014f9 |
16929 | #define regBIFPLR5_0_PCIE_ESM_CAP_5_BASE_IDX 5 |
16930 | #define regBIFPLR5_0_PCIE_ESM_CAP_6 0x4014fa |
16931 | #define regBIFPLR5_0_PCIE_ESM_CAP_6_BASE_IDX 5 |
16932 | #define regBIFPLR5_0_PCIE_ESM_CAP_7 0x4014fb |
16933 | #define regBIFPLR5_0_PCIE_ESM_CAP_7_BASE_IDX 5 |
16934 | #define regBIFPLR5_0_PCIE_DLF_ENH_CAP_LIST 0x401500 |
16935 | #define regBIFPLR5_0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
16936 | #define regBIFPLR5_0_DATA_LINK_FEATURE_CAP 0x401501 |
16937 | #define regBIFPLR5_0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
16938 | #define regBIFPLR5_0_DATA_LINK_FEATURE_STATUS 0x401502 |
16939 | #define regBIFPLR5_0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
16940 | #define regBIFPLR5_0_PCIE_PHY_16GT_ENH_CAP_LIST 0x401504 |
16941 | #define regBIFPLR5_0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
16942 | #define regBIFPLR5_0_LINK_CAP_16GT 0x401505 |
16943 | #define regBIFPLR5_0_LINK_CAP_16GT_BASE_IDX 5 |
16944 | #define regBIFPLR5_0_LINK_CNTL_16GT 0x401506 |
16945 | #define regBIFPLR5_0_LINK_CNTL_16GT_BASE_IDX 5 |
16946 | #define regBIFPLR5_0_LINK_STATUS_16GT 0x401507 |
16947 | #define regBIFPLR5_0_LINK_STATUS_16GT_BASE_IDX 5 |
16948 | #define regBIFPLR5_0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x401508 |
16949 | #define regBIFPLR5_0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
16950 | #define regBIFPLR5_0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x401509 |
16951 | #define regBIFPLR5_0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
16952 | #define regBIFPLR5_0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x40150a |
16953 | #define regBIFPLR5_0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
16954 | #define regBIFPLR5_0_LANE_0_EQUALIZATION_CNTL_16GT 0x40150c |
16955 | #define regBIFPLR5_0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16956 | #define regBIFPLR5_0_LANE_1_EQUALIZATION_CNTL_16GT 0x40150c |
16957 | #define regBIFPLR5_0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16958 | #define regBIFPLR5_0_LANE_2_EQUALIZATION_CNTL_16GT 0x40150c |
16959 | #define regBIFPLR5_0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16960 | #define regBIFPLR5_0_LANE_3_EQUALIZATION_CNTL_16GT 0x40150c |
16961 | #define regBIFPLR5_0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16962 | #define regBIFPLR5_0_LANE_4_EQUALIZATION_CNTL_16GT 0x40150d |
16963 | #define regBIFPLR5_0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16964 | #define regBIFPLR5_0_LANE_5_EQUALIZATION_CNTL_16GT 0x40150d |
16965 | #define regBIFPLR5_0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16966 | #define regBIFPLR5_0_LANE_6_EQUALIZATION_CNTL_16GT 0x40150d |
16967 | #define regBIFPLR5_0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16968 | #define regBIFPLR5_0_LANE_7_EQUALIZATION_CNTL_16GT 0x40150d |
16969 | #define regBIFPLR5_0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16970 | #define regBIFPLR5_0_LANE_8_EQUALIZATION_CNTL_16GT 0x40150e |
16971 | #define regBIFPLR5_0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16972 | #define regBIFPLR5_0_LANE_9_EQUALIZATION_CNTL_16GT 0x40150e |
16973 | #define regBIFPLR5_0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16974 | #define regBIFPLR5_0_LANE_10_EQUALIZATION_CNTL_16GT 0x40150e |
16975 | #define regBIFPLR5_0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16976 | #define regBIFPLR5_0_LANE_11_EQUALIZATION_CNTL_16GT 0x40150e |
16977 | #define regBIFPLR5_0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16978 | #define regBIFPLR5_0_LANE_12_EQUALIZATION_CNTL_16GT 0x40150f |
16979 | #define regBIFPLR5_0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16980 | #define regBIFPLR5_0_LANE_13_EQUALIZATION_CNTL_16GT 0x40150f |
16981 | #define regBIFPLR5_0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16982 | #define regBIFPLR5_0_LANE_14_EQUALIZATION_CNTL_16GT 0x40150f |
16983 | #define regBIFPLR5_0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16984 | #define regBIFPLR5_0_LANE_15_EQUALIZATION_CNTL_16GT 0x40150f |
16985 | #define regBIFPLR5_0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
16986 | #define regBIFPLR5_0_PCIE_MARGINING_ENH_CAP_LIST 0x401510 |
16987 | #define regBIFPLR5_0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
16988 | #define regBIFPLR5_0_MARGINING_PORT_CAP 0x401511 |
16989 | #define regBIFPLR5_0_MARGINING_PORT_CAP_BASE_IDX 5 |
16990 | #define regBIFPLR5_0_MARGINING_PORT_STATUS 0x401511 |
16991 | #define regBIFPLR5_0_MARGINING_PORT_STATUS_BASE_IDX 5 |
16992 | #define regBIFPLR5_0_LANE_0_MARGINING_LANE_CNTL 0x401512 |
16993 | #define regBIFPLR5_0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
16994 | #define regBIFPLR5_0_LANE_0_MARGINING_LANE_STATUS 0x401512 |
16995 | #define regBIFPLR5_0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
16996 | #define regBIFPLR5_0_LANE_1_MARGINING_LANE_CNTL 0x401513 |
16997 | #define regBIFPLR5_0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
16998 | #define regBIFPLR5_0_LANE_1_MARGINING_LANE_STATUS 0x401513 |
16999 | #define regBIFPLR5_0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
17000 | #define regBIFPLR5_0_LANE_2_MARGINING_LANE_CNTL 0x401514 |
17001 | #define regBIFPLR5_0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
17002 | #define regBIFPLR5_0_LANE_2_MARGINING_LANE_STATUS 0x401514 |
17003 | #define regBIFPLR5_0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
17004 | #define regBIFPLR5_0_LANE_3_MARGINING_LANE_CNTL 0x401515 |
17005 | #define regBIFPLR5_0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
17006 | #define regBIFPLR5_0_LANE_3_MARGINING_LANE_STATUS 0x401515 |
17007 | #define regBIFPLR5_0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
17008 | #define regBIFPLR5_0_LANE_4_MARGINING_LANE_CNTL 0x401516 |
17009 | #define regBIFPLR5_0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
17010 | #define regBIFPLR5_0_LANE_4_MARGINING_LANE_STATUS 0x401516 |
17011 | #define regBIFPLR5_0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
17012 | #define regBIFPLR5_0_LANE_5_MARGINING_LANE_CNTL 0x401517 |
17013 | #define regBIFPLR5_0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
17014 | #define regBIFPLR5_0_LANE_5_MARGINING_LANE_STATUS 0x401517 |
17015 | #define regBIFPLR5_0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
17016 | #define regBIFPLR5_0_LANE_6_MARGINING_LANE_CNTL 0x401518 |
17017 | #define regBIFPLR5_0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
17018 | #define regBIFPLR5_0_LANE_6_MARGINING_LANE_STATUS 0x401518 |
17019 | #define regBIFPLR5_0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
17020 | #define regBIFPLR5_0_LANE_7_MARGINING_LANE_CNTL 0x401519 |
17021 | #define regBIFPLR5_0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
17022 | #define regBIFPLR5_0_LANE_7_MARGINING_LANE_STATUS 0x401519 |
17023 | #define regBIFPLR5_0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
17024 | #define regBIFPLR5_0_LANE_8_MARGINING_LANE_CNTL 0x40151a |
17025 | #define regBIFPLR5_0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
17026 | #define regBIFPLR5_0_LANE_8_MARGINING_LANE_STATUS 0x40151a |
17027 | #define regBIFPLR5_0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
17028 | #define regBIFPLR5_0_LANE_9_MARGINING_LANE_CNTL 0x40151b |
17029 | #define regBIFPLR5_0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
17030 | #define regBIFPLR5_0_LANE_9_MARGINING_LANE_STATUS 0x40151b |
17031 | #define regBIFPLR5_0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
17032 | #define regBIFPLR5_0_LANE_10_MARGINING_LANE_CNTL 0x40151c |
17033 | #define regBIFPLR5_0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
17034 | #define regBIFPLR5_0_LANE_10_MARGINING_LANE_STATUS 0x40151c |
17035 | #define regBIFPLR5_0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
17036 | #define regBIFPLR5_0_LANE_11_MARGINING_LANE_CNTL 0x40151d |
17037 | #define regBIFPLR5_0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
17038 | #define regBIFPLR5_0_LANE_11_MARGINING_LANE_STATUS 0x40151d |
17039 | #define regBIFPLR5_0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
17040 | #define regBIFPLR5_0_LANE_12_MARGINING_LANE_CNTL 0x40151e |
17041 | #define regBIFPLR5_0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
17042 | #define regBIFPLR5_0_LANE_12_MARGINING_LANE_STATUS 0x40151e |
17043 | #define regBIFPLR5_0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
17044 | #define regBIFPLR5_0_LANE_13_MARGINING_LANE_CNTL 0x40151f |
17045 | #define regBIFPLR5_0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
17046 | #define regBIFPLR5_0_LANE_13_MARGINING_LANE_STATUS 0x40151f |
17047 | #define regBIFPLR5_0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
17048 | #define regBIFPLR5_0_LANE_14_MARGINING_LANE_CNTL 0x401520 |
17049 | #define regBIFPLR5_0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
17050 | #define regBIFPLR5_0_LANE_14_MARGINING_LANE_STATUS 0x401520 |
17051 | #define regBIFPLR5_0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
17052 | #define regBIFPLR5_0_LANE_15_MARGINING_LANE_CNTL 0x401521 |
17053 | #define regBIFPLR5_0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
17054 | #define regBIFPLR5_0_LANE_15_MARGINING_LANE_STATUS 0x401521 |
17055 | #define regBIFPLR5_0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
17056 | #define regBIFPLR5_0_PCIE_CCIX_CAP_LIST 0x401522 |
17057 | #define regBIFPLR5_0_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
17058 | #define 0x401523 |
17059 | #define 5 |
17060 | #define 0x401524 |
17061 | #define 5 |
17062 | #define regBIFPLR5_0_PCIE_CCIX_CAP 0x401524 |
17063 | #define regBIFPLR5_0_PCIE_CCIX_CAP_BASE_IDX 5 |
17064 | #define regBIFPLR5_0_PCIE_CCIX_ESM_REQD_CAP 0x401525 |
17065 | #define regBIFPLR5_0_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
17066 | #define regBIFPLR5_0_PCIE_CCIX_ESM_OPTL_CAP 0x401526 |
17067 | #define regBIFPLR5_0_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
17068 | #define regBIFPLR5_0_PCIE_CCIX_ESM_STATUS 0x401527 |
17069 | #define regBIFPLR5_0_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
17070 | #define regBIFPLR5_0_PCIE_CCIX_ESM_CNTL 0x401528 |
17071 | #define regBIFPLR5_0_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
17072 | #define regBIFPLR5_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x401529 |
17073 | #define regBIFPLR5_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17074 | #define regBIFPLR5_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x401529 |
17075 | #define regBIFPLR5_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17076 | #define regBIFPLR5_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x401529 |
17077 | #define regBIFPLR5_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17078 | #define regBIFPLR5_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x401529 |
17079 | #define regBIFPLR5_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17080 | #define regBIFPLR5_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x40152a |
17081 | #define regBIFPLR5_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17082 | #define regBIFPLR5_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x40152a |
17083 | #define regBIFPLR5_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17084 | #define regBIFPLR5_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x40152a |
17085 | #define regBIFPLR5_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17086 | #define regBIFPLR5_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x40152a |
17087 | #define regBIFPLR5_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17088 | #define regBIFPLR5_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x40152b |
17089 | #define regBIFPLR5_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17090 | #define regBIFPLR5_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x40152b |
17091 | #define regBIFPLR5_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17092 | #define regBIFPLR5_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x40152b |
17093 | #define regBIFPLR5_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17094 | #define regBIFPLR5_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x40152b |
17095 | #define regBIFPLR5_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17096 | #define regBIFPLR5_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x40152c |
17097 | #define regBIFPLR5_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17098 | #define regBIFPLR5_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x40152c |
17099 | #define regBIFPLR5_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17100 | #define regBIFPLR5_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x40152c |
17101 | #define regBIFPLR5_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17102 | #define regBIFPLR5_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x40152c |
17103 | #define regBIFPLR5_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17104 | #define regBIFPLR5_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x40152d |
17105 | #define regBIFPLR5_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17106 | #define regBIFPLR5_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x40152d |
17107 | #define regBIFPLR5_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17108 | #define regBIFPLR5_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x40152d |
17109 | #define regBIFPLR5_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17110 | #define regBIFPLR5_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x40152d |
17111 | #define regBIFPLR5_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17112 | #define regBIFPLR5_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x40152e |
17113 | #define regBIFPLR5_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17114 | #define regBIFPLR5_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x40152e |
17115 | #define regBIFPLR5_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17116 | #define regBIFPLR5_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x40152e |
17117 | #define regBIFPLR5_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17118 | #define regBIFPLR5_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x40152e |
17119 | #define regBIFPLR5_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17120 | #define regBIFPLR5_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x40152f |
17121 | #define regBIFPLR5_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17122 | #define regBIFPLR5_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x40152f |
17123 | #define regBIFPLR5_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17124 | #define regBIFPLR5_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x40152f |
17125 | #define regBIFPLR5_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17126 | #define regBIFPLR5_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x40152f |
17127 | #define regBIFPLR5_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17128 | #define regBIFPLR5_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x401530 |
17129 | #define regBIFPLR5_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17130 | #define regBIFPLR5_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x401530 |
17131 | #define regBIFPLR5_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17132 | #define regBIFPLR5_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x401530 |
17133 | #define regBIFPLR5_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17134 | #define regBIFPLR5_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x401530 |
17135 | #define regBIFPLR5_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17136 | #define regBIFPLR5_0_PCIE_CCIX_TRANS_CAP 0x401531 |
17137 | #define regBIFPLR5_0_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
17138 | #define regBIFPLR5_0_PCIE_CCIX_TRANS_CNTL 0x401532 |
17139 | #define regBIFPLR5_0_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
17140 | |
17141 | |
17142 | // addressBlock: nbio_pcie0_bifplr6_cfgdecp |
17143 | // base address: 0x11106000 |
17144 | #define regBIFPLR6_0_VENDOR_ID 0x401800 |
17145 | #define regBIFPLR6_0_VENDOR_ID_BASE_IDX 5 |
17146 | #define regBIFPLR6_0_DEVICE_ID 0x401800 |
17147 | #define regBIFPLR6_0_DEVICE_ID_BASE_IDX 5 |
17148 | #define regBIFPLR6_0_COMMAND 0x401801 |
17149 | #define regBIFPLR6_0_COMMAND_BASE_IDX 5 |
17150 | #define regBIFPLR6_0_STATUS 0x401801 |
17151 | #define regBIFPLR6_0_STATUS_BASE_IDX 5 |
17152 | #define regBIFPLR6_0_REVISION_ID 0x401802 |
17153 | #define regBIFPLR6_0_REVISION_ID_BASE_IDX 5 |
17154 | #define regBIFPLR6_0_PROG_INTERFACE 0x401802 |
17155 | #define regBIFPLR6_0_PROG_INTERFACE_BASE_IDX 5 |
17156 | #define regBIFPLR6_0_SUB_CLASS 0x401802 |
17157 | #define regBIFPLR6_0_SUB_CLASS_BASE_IDX 5 |
17158 | #define regBIFPLR6_0_BASE_CLASS 0x401802 |
17159 | #define regBIFPLR6_0_BASE_CLASS_BASE_IDX 5 |
17160 | #define regBIFPLR6_0_CACHE_LINE 0x401803 |
17161 | #define regBIFPLR6_0_CACHE_LINE_BASE_IDX 5 |
17162 | #define regBIFPLR6_0_LATENCY 0x401803 |
17163 | #define regBIFPLR6_0_LATENCY_BASE_IDX 5 |
17164 | #define 0x401803 |
17165 | #define 5 |
17166 | #define regBIFPLR6_0_BIST 0x401803 |
17167 | #define regBIFPLR6_0_BIST_BASE_IDX 5 |
17168 | #define regBIFPLR6_0_SUB_BUS_NUMBER_LATENCY 0x401806 |
17169 | #define regBIFPLR6_0_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
17170 | #define regBIFPLR6_0_IO_BASE_LIMIT 0x401807 |
17171 | #define regBIFPLR6_0_IO_BASE_LIMIT_BASE_IDX 5 |
17172 | #define regBIFPLR6_0_SECONDARY_STATUS 0x401807 |
17173 | #define regBIFPLR6_0_SECONDARY_STATUS_BASE_IDX 5 |
17174 | #define regBIFPLR6_0_MEM_BASE_LIMIT 0x401808 |
17175 | #define regBIFPLR6_0_MEM_BASE_LIMIT_BASE_IDX 5 |
17176 | #define regBIFPLR6_0_PREF_BASE_LIMIT 0x401809 |
17177 | #define regBIFPLR6_0_PREF_BASE_LIMIT_BASE_IDX 5 |
17178 | #define regBIFPLR6_0_PREF_BASE_UPPER 0x40180a |
17179 | #define regBIFPLR6_0_PREF_BASE_UPPER_BASE_IDX 5 |
17180 | #define regBIFPLR6_0_PREF_LIMIT_UPPER 0x40180b |
17181 | #define regBIFPLR6_0_PREF_LIMIT_UPPER_BASE_IDX 5 |
17182 | #define regBIFPLR6_0_IO_BASE_LIMIT_HI 0x40180c |
17183 | #define regBIFPLR6_0_IO_BASE_LIMIT_HI_BASE_IDX 5 |
17184 | #define regBIFPLR6_0_CAP_PTR 0x40180d |
17185 | #define regBIFPLR6_0_CAP_PTR_BASE_IDX 5 |
17186 | #define regBIFPLR6_0_ROM_BASE_ADDR 0x40180e |
17187 | #define regBIFPLR6_0_ROM_BASE_ADDR_BASE_IDX 5 |
17188 | #define regBIFPLR6_0_INTERRUPT_LINE 0x40180f |
17189 | #define regBIFPLR6_0_INTERRUPT_LINE_BASE_IDX 5 |
17190 | #define regBIFPLR6_0_INTERRUPT_PIN 0x40180f |
17191 | #define regBIFPLR6_0_INTERRUPT_PIN_BASE_IDX 5 |
17192 | #define regBIFPLR6_0_IRQ_BRIDGE_CNTL 0x40180f |
17193 | #define regBIFPLR6_0_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
17194 | #define regBIFPLR6_0_EXT_BRIDGE_CNTL 0x401810 |
17195 | #define regBIFPLR6_0_EXT_BRIDGE_CNTL_BASE_IDX 5 |
17196 | #define regBIFPLR6_0_VENDOR_CAP_LIST 0x401812 |
17197 | #define regBIFPLR6_0_VENDOR_CAP_LIST_BASE_IDX 5 |
17198 | #define regBIFPLR6_0_ADAPTER_ID_W 0x401813 |
17199 | #define regBIFPLR6_0_ADAPTER_ID_W_BASE_IDX 5 |
17200 | #define regBIFPLR6_0_PMI_CAP_LIST 0x401814 |
17201 | #define regBIFPLR6_0_PMI_CAP_LIST_BASE_IDX 5 |
17202 | #define regBIFPLR6_0_PMI_CAP 0x401814 |
17203 | #define regBIFPLR6_0_PMI_CAP_BASE_IDX 5 |
17204 | #define regBIFPLR6_0_PMI_STATUS_CNTL 0x401815 |
17205 | #define regBIFPLR6_0_PMI_STATUS_CNTL_BASE_IDX 5 |
17206 | #define regBIFPLR6_0_PCIE_CAP_LIST 0x401816 |
17207 | #define regBIFPLR6_0_PCIE_CAP_LIST_BASE_IDX 5 |
17208 | #define regBIFPLR6_0_PCIE_CAP 0x401816 |
17209 | #define regBIFPLR6_0_PCIE_CAP_BASE_IDX 5 |
17210 | #define regBIFPLR6_0_DEVICE_CAP 0x401817 |
17211 | #define regBIFPLR6_0_DEVICE_CAP_BASE_IDX 5 |
17212 | #define regBIFPLR6_0_DEVICE_CNTL 0x401818 |
17213 | #define regBIFPLR6_0_DEVICE_CNTL_BASE_IDX 5 |
17214 | #define regBIFPLR6_0_DEVICE_STATUS 0x401818 |
17215 | #define regBIFPLR6_0_DEVICE_STATUS_BASE_IDX 5 |
17216 | #define regBIFPLR6_0_LINK_CAP 0x401819 |
17217 | #define regBIFPLR6_0_LINK_CAP_BASE_IDX 5 |
17218 | #define regBIFPLR6_0_LINK_CNTL 0x40181a |
17219 | #define regBIFPLR6_0_LINK_CNTL_BASE_IDX 5 |
17220 | #define regBIFPLR6_0_LINK_STATUS 0x40181a |
17221 | #define regBIFPLR6_0_LINK_STATUS_BASE_IDX 5 |
17222 | #define regBIFPLR6_0_SLOT_CAP 0x40181b |
17223 | #define regBIFPLR6_0_SLOT_CAP_BASE_IDX 5 |
17224 | #define regBIFPLR6_0_SLOT_CNTL 0x40181c |
17225 | #define regBIFPLR6_0_SLOT_CNTL_BASE_IDX 5 |
17226 | #define regBIFPLR6_0_SLOT_STATUS 0x40181c |
17227 | #define regBIFPLR6_0_SLOT_STATUS_BASE_IDX 5 |
17228 | #define regBIFPLR6_0_ROOT_CNTL 0x40181d |
17229 | #define regBIFPLR6_0_ROOT_CNTL_BASE_IDX 5 |
17230 | #define regBIFPLR6_0_ROOT_CAP 0x40181d |
17231 | #define regBIFPLR6_0_ROOT_CAP_BASE_IDX 5 |
17232 | #define regBIFPLR6_0_ROOT_STATUS 0x40181e |
17233 | #define regBIFPLR6_0_ROOT_STATUS_BASE_IDX 5 |
17234 | #define regBIFPLR6_0_DEVICE_CAP2 0x40181f |
17235 | #define regBIFPLR6_0_DEVICE_CAP2_BASE_IDX 5 |
17236 | #define regBIFPLR6_0_DEVICE_CNTL2 0x401820 |
17237 | #define regBIFPLR6_0_DEVICE_CNTL2_BASE_IDX 5 |
17238 | #define regBIFPLR6_0_DEVICE_STATUS2 0x401820 |
17239 | #define regBIFPLR6_0_DEVICE_STATUS2_BASE_IDX 5 |
17240 | #define regBIFPLR6_0_LINK_CAP2 0x401821 |
17241 | #define regBIFPLR6_0_LINK_CAP2_BASE_IDX 5 |
17242 | #define regBIFPLR6_0_LINK_CNTL2 0x401822 |
17243 | #define regBIFPLR6_0_LINK_CNTL2_BASE_IDX 5 |
17244 | #define regBIFPLR6_0_LINK_STATUS2 0x401822 |
17245 | #define regBIFPLR6_0_LINK_STATUS2_BASE_IDX 5 |
17246 | #define regBIFPLR6_0_SLOT_CAP2 0x401823 |
17247 | #define regBIFPLR6_0_SLOT_CAP2_BASE_IDX 5 |
17248 | #define regBIFPLR6_0_SLOT_CNTL2 0x401824 |
17249 | #define regBIFPLR6_0_SLOT_CNTL2_BASE_IDX 5 |
17250 | #define regBIFPLR6_0_SLOT_STATUS2 0x401824 |
17251 | #define regBIFPLR6_0_SLOT_STATUS2_BASE_IDX 5 |
17252 | #define regBIFPLR6_0_MSI_CAP_LIST 0x401828 |
17253 | #define regBIFPLR6_0_MSI_CAP_LIST_BASE_IDX 5 |
17254 | #define regBIFPLR6_0_MSI_MSG_CNTL 0x401828 |
17255 | #define regBIFPLR6_0_MSI_MSG_CNTL_BASE_IDX 5 |
17256 | #define regBIFPLR6_0_MSI_MSG_ADDR_LO 0x401829 |
17257 | #define regBIFPLR6_0_MSI_MSG_ADDR_LO_BASE_IDX 5 |
17258 | #define regBIFPLR6_0_MSI_MSG_ADDR_HI 0x40182a |
17259 | #define regBIFPLR6_0_MSI_MSG_ADDR_HI_BASE_IDX 5 |
17260 | #define regBIFPLR6_0_MSI_MSG_DATA 0x40182a |
17261 | #define regBIFPLR6_0_MSI_MSG_DATA_BASE_IDX 5 |
17262 | #define regBIFPLR6_0_MSI_MSG_DATA_64 0x40182b |
17263 | #define regBIFPLR6_0_MSI_MSG_DATA_64_BASE_IDX 5 |
17264 | #define regBIFPLR6_0_SSID_CAP_LIST 0x401830 |
17265 | #define regBIFPLR6_0_SSID_CAP_LIST_BASE_IDX 5 |
17266 | #define regBIFPLR6_0_SSID_CAP 0x401831 |
17267 | #define regBIFPLR6_0_SSID_CAP_BASE_IDX 5 |
17268 | #define regBIFPLR6_0_MSI_MAP_CAP_LIST 0x401832 |
17269 | #define regBIFPLR6_0_MSI_MAP_CAP_LIST_BASE_IDX 5 |
17270 | #define regBIFPLR6_0_MSI_MAP_CAP 0x401832 |
17271 | #define regBIFPLR6_0_MSI_MAP_CAP_BASE_IDX 5 |
17272 | #define regBIFPLR6_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x401840 |
17273 | #define regBIFPLR6_0_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
17274 | #define regBIFPLR6_0_PCIE_VENDOR_SPECIFIC_HDR 0x401841 |
17275 | #define regBIFPLR6_0_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
17276 | #define regBIFPLR6_0_PCIE_VENDOR_SPECIFIC1 0x401842 |
17277 | #define regBIFPLR6_0_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
17278 | #define regBIFPLR6_0_PCIE_VENDOR_SPECIFIC2 0x401843 |
17279 | #define regBIFPLR6_0_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
17280 | #define regBIFPLR6_0_PCIE_VC_ENH_CAP_LIST 0x401844 |
17281 | #define regBIFPLR6_0_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
17282 | #define regBIFPLR6_0_PCIE_PORT_VC_CAP_REG1 0x401845 |
17283 | #define regBIFPLR6_0_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
17284 | #define regBIFPLR6_0_PCIE_PORT_VC_CAP_REG2 0x401846 |
17285 | #define regBIFPLR6_0_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
17286 | #define regBIFPLR6_0_PCIE_PORT_VC_CNTL 0x401847 |
17287 | #define regBIFPLR6_0_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
17288 | #define regBIFPLR6_0_PCIE_PORT_VC_STATUS 0x401847 |
17289 | #define regBIFPLR6_0_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
17290 | #define regBIFPLR6_0_PCIE_VC0_RESOURCE_CAP 0x401848 |
17291 | #define regBIFPLR6_0_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
17292 | #define regBIFPLR6_0_PCIE_VC0_RESOURCE_CNTL 0x401849 |
17293 | #define regBIFPLR6_0_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
17294 | #define regBIFPLR6_0_PCIE_VC0_RESOURCE_STATUS 0x40184a |
17295 | #define regBIFPLR6_0_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
17296 | #define regBIFPLR6_0_PCIE_VC1_RESOURCE_CAP 0x40184b |
17297 | #define regBIFPLR6_0_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
17298 | #define regBIFPLR6_0_PCIE_VC1_RESOURCE_CNTL 0x40184c |
17299 | #define regBIFPLR6_0_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
17300 | #define regBIFPLR6_0_PCIE_VC1_RESOURCE_STATUS 0x40184d |
17301 | #define regBIFPLR6_0_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
17302 | #define regBIFPLR6_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x401850 |
17303 | #define regBIFPLR6_0_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
17304 | #define regBIFPLR6_0_PCIE_DEV_SERIAL_NUM_DW1 0x401851 |
17305 | #define regBIFPLR6_0_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
17306 | #define regBIFPLR6_0_PCIE_DEV_SERIAL_NUM_DW2 0x401852 |
17307 | #define regBIFPLR6_0_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
17308 | #define regBIFPLR6_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x401854 |
17309 | #define regBIFPLR6_0_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
17310 | #define regBIFPLR6_0_PCIE_UNCORR_ERR_STATUS 0x401855 |
17311 | #define regBIFPLR6_0_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
17312 | #define regBIFPLR6_0_PCIE_UNCORR_ERR_MASK 0x401856 |
17313 | #define regBIFPLR6_0_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
17314 | #define regBIFPLR6_0_PCIE_UNCORR_ERR_SEVERITY 0x401857 |
17315 | #define regBIFPLR6_0_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
17316 | #define regBIFPLR6_0_PCIE_CORR_ERR_STATUS 0x401858 |
17317 | #define regBIFPLR6_0_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
17318 | #define regBIFPLR6_0_PCIE_CORR_ERR_MASK 0x401859 |
17319 | #define regBIFPLR6_0_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
17320 | #define regBIFPLR6_0_PCIE_ADV_ERR_CAP_CNTL 0x40185a |
17321 | #define regBIFPLR6_0_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
17322 | #define regBIFPLR6_0_PCIE_HDR_LOG0 0x40185b |
17323 | #define regBIFPLR6_0_PCIE_HDR_LOG0_BASE_IDX 5 |
17324 | #define regBIFPLR6_0_PCIE_HDR_LOG1 0x40185c |
17325 | #define regBIFPLR6_0_PCIE_HDR_LOG1_BASE_IDX 5 |
17326 | #define regBIFPLR6_0_PCIE_HDR_LOG2 0x40185d |
17327 | #define regBIFPLR6_0_PCIE_HDR_LOG2_BASE_IDX 5 |
17328 | #define regBIFPLR6_0_PCIE_HDR_LOG3 0x40185e |
17329 | #define regBIFPLR6_0_PCIE_HDR_LOG3_BASE_IDX 5 |
17330 | #define regBIFPLR6_0_PCIE_ROOT_ERR_CMD 0x40185f |
17331 | #define regBIFPLR6_0_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
17332 | #define regBIFPLR6_0_PCIE_ROOT_ERR_STATUS 0x401860 |
17333 | #define regBIFPLR6_0_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
17334 | #define regBIFPLR6_0_PCIE_ERR_SRC_ID 0x401861 |
17335 | #define regBIFPLR6_0_PCIE_ERR_SRC_ID_BASE_IDX 5 |
17336 | #define regBIFPLR6_0_PCIE_TLP_PREFIX_LOG0 0x401862 |
17337 | #define regBIFPLR6_0_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
17338 | #define regBIFPLR6_0_PCIE_TLP_PREFIX_LOG1 0x401863 |
17339 | #define regBIFPLR6_0_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
17340 | #define regBIFPLR6_0_PCIE_TLP_PREFIX_LOG2 0x401864 |
17341 | #define regBIFPLR6_0_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
17342 | #define regBIFPLR6_0_PCIE_TLP_PREFIX_LOG3 0x401865 |
17343 | #define regBIFPLR6_0_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
17344 | #define regBIFPLR6_0_PCIE_SECONDARY_ENH_CAP_LIST 0x40189c |
17345 | #define regBIFPLR6_0_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
17346 | #define regBIFPLR6_0_PCIE_LINK_CNTL3 0x40189d |
17347 | #define regBIFPLR6_0_PCIE_LINK_CNTL3_BASE_IDX 5 |
17348 | #define regBIFPLR6_0_PCIE_LANE_ERROR_STATUS 0x40189e |
17349 | #define regBIFPLR6_0_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
17350 | #define regBIFPLR6_0_PCIE_LANE_0_EQUALIZATION_CNTL 0x40189f |
17351 | #define regBIFPLR6_0_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
17352 | #define regBIFPLR6_0_PCIE_LANE_1_EQUALIZATION_CNTL 0x40189f |
17353 | #define regBIFPLR6_0_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
17354 | #define regBIFPLR6_0_PCIE_LANE_2_EQUALIZATION_CNTL 0x4018a0 |
17355 | #define regBIFPLR6_0_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
17356 | #define regBIFPLR6_0_PCIE_LANE_3_EQUALIZATION_CNTL 0x4018a0 |
17357 | #define regBIFPLR6_0_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
17358 | #define regBIFPLR6_0_PCIE_LANE_4_EQUALIZATION_CNTL 0x4018a1 |
17359 | #define regBIFPLR6_0_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
17360 | #define regBIFPLR6_0_PCIE_LANE_5_EQUALIZATION_CNTL 0x4018a1 |
17361 | #define regBIFPLR6_0_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
17362 | #define regBIFPLR6_0_PCIE_LANE_6_EQUALIZATION_CNTL 0x4018a2 |
17363 | #define regBIFPLR6_0_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
17364 | #define regBIFPLR6_0_PCIE_LANE_7_EQUALIZATION_CNTL 0x4018a2 |
17365 | #define regBIFPLR6_0_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
17366 | #define regBIFPLR6_0_PCIE_LANE_8_EQUALIZATION_CNTL 0x4018a3 |
17367 | #define regBIFPLR6_0_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
17368 | #define regBIFPLR6_0_PCIE_LANE_9_EQUALIZATION_CNTL 0x4018a3 |
17369 | #define regBIFPLR6_0_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
17370 | #define regBIFPLR6_0_PCIE_LANE_10_EQUALIZATION_CNTL 0x4018a4 |
17371 | #define regBIFPLR6_0_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
17372 | #define regBIFPLR6_0_PCIE_LANE_11_EQUALIZATION_CNTL 0x4018a4 |
17373 | #define regBIFPLR6_0_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
17374 | #define regBIFPLR6_0_PCIE_LANE_12_EQUALIZATION_CNTL 0x4018a5 |
17375 | #define regBIFPLR6_0_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
17376 | #define regBIFPLR6_0_PCIE_LANE_13_EQUALIZATION_CNTL 0x4018a5 |
17377 | #define regBIFPLR6_0_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
17378 | #define regBIFPLR6_0_PCIE_LANE_14_EQUALIZATION_CNTL 0x4018a6 |
17379 | #define regBIFPLR6_0_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
17380 | #define regBIFPLR6_0_PCIE_LANE_15_EQUALIZATION_CNTL 0x4018a6 |
17381 | #define regBIFPLR6_0_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
17382 | #define regBIFPLR6_0_PCIE_ACS_ENH_CAP_LIST 0x4018a8 |
17383 | #define regBIFPLR6_0_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
17384 | #define regBIFPLR6_0_PCIE_ACS_CAP 0x4018a9 |
17385 | #define regBIFPLR6_0_PCIE_ACS_CAP_BASE_IDX 5 |
17386 | #define regBIFPLR6_0_PCIE_ACS_CNTL 0x4018a9 |
17387 | #define regBIFPLR6_0_PCIE_ACS_CNTL_BASE_IDX 5 |
17388 | #define regBIFPLR6_0_PCIE_MC_ENH_CAP_LIST 0x4018bc |
17389 | #define regBIFPLR6_0_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
17390 | #define regBIFPLR6_0_PCIE_MC_CAP 0x4018bd |
17391 | #define regBIFPLR6_0_PCIE_MC_CAP_BASE_IDX 5 |
17392 | #define regBIFPLR6_0_PCIE_MC_CNTL 0x4018bd |
17393 | #define regBIFPLR6_0_PCIE_MC_CNTL_BASE_IDX 5 |
17394 | #define regBIFPLR6_0_PCIE_MC_ADDR0 0x4018be |
17395 | #define regBIFPLR6_0_PCIE_MC_ADDR0_BASE_IDX 5 |
17396 | #define regBIFPLR6_0_PCIE_MC_ADDR1 0x4018bf |
17397 | #define regBIFPLR6_0_PCIE_MC_ADDR1_BASE_IDX 5 |
17398 | #define regBIFPLR6_0_PCIE_MC_RCV0 0x4018c0 |
17399 | #define regBIFPLR6_0_PCIE_MC_RCV0_BASE_IDX 5 |
17400 | #define regBIFPLR6_0_PCIE_MC_RCV1 0x4018c1 |
17401 | #define regBIFPLR6_0_PCIE_MC_RCV1_BASE_IDX 5 |
17402 | #define regBIFPLR6_0_PCIE_MC_BLOCK_ALL0 0x4018c2 |
17403 | #define regBIFPLR6_0_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
17404 | #define regBIFPLR6_0_PCIE_MC_BLOCK_ALL1 0x4018c3 |
17405 | #define regBIFPLR6_0_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
17406 | #define regBIFPLR6_0_PCIE_MC_BLOCK_UNTRANSLATED_0 0x4018c4 |
17407 | #define regBIFPLR6_0_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
17408 | #define regBIFPLR6_0_PCIE_MC_BLOCK_UNTRANSLATED_1 0x4018c5 |
17409 | #define regBIFPLR6_0_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
17410 | #define regBIFPLR6_0_PCIE_MC_OVERLAY_BAR0 0x4018c6 |
17411 | #define regBIFPLR6_0_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
17412 | #define regBIFPLR6_0_PCIE_MC_OVERLAY_BAR1 0x4018c7 |
17413 | #define regBIFPLR6_0_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
17414 | #define regBIFPLR6_0_PCIE_L1_PM_SUB_CAP_LIST 0x4018dc |
17415 | #define regBIFPLR6_0_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
17416 | #define regBIFPLR6_0_PCIE_L1_PM_SUB_CAP 0x4018dd |
17417 | #define regBIFPLR6_0_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
17418 | #define regBIFPLR6_0_PCIE_L1_PM_SUB_CNTL 0x4018de |
17419 | #define regBIFPLR6_0_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
17420 | #define regBIFPLR6_0_PCIE_L1_PM_SUB_CNTL2 0x4018df |
17421 | #define regBIFPLR6_0_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
17422 | #define regBIFPLR6_0_PCIE_DPC_ENH_CAP_LIST 0x4018e0 |
17423 | #define regBIFPLR6_0_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
17424 | #define regBIFPLR6_0_PCIE_DPC_CAP_LIST 0x4018e1 |
17425 | #define regBIFPLR6_0_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
17426 | #define regBIFPLR6_0_PCIE_DPC_CNTL 0x4018e1 |
17427 | #define regBIFPLR6_0_PCIE_DPC_CNTL_BASE_IDX 5 |
17428 | #define regBIFPLR6_0_PCIE_DPC_STATUS 0x4018e2 |
17429 | #define regBIFPLR6_0_PCIE_DPC_STATUS_BASE_IDX 5 |
17430 | #define regBIFPLR6_0_PCIE_DPC_ERROR_SOURCE_ID 0x4018e2 |
17431 | #define regBIFPLR6_0_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
17432 | #define regBIFPLR6_0_PCIE_RP_PIO_STATUS 0x4018e3 |
17433 | #define regBIFPLR6_0_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
17434 | #define regBIFPLR6_0_PCIE_RP_PIO_MASK 0x4018e4 |
17435 | #define regBIFPLR6_0_PCIE_RP_PIO_MASK_BASE_IDX 5 |
17436 | #define regBIFPLR6_0_PCIE_RP_PIO_SEVERITY 0x4018e5 |
17437 | #define regBIFPLR6_0_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
17438 | #define regBIFPLR6_0_PCIE_RP_PIO_SYSERROR 0x4018e6 |
17439 | #define regBIFPLR6_0_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
17440 | #define regBIFPLR6_0_PCIE_RP_PIO_EXCEPTION 0x4018e7 |
17441 | #define regBIFPLR6_0_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
17442 | #define regBIFPLR6_0_PCIE_RP_PIO_HDR_LOG0 0x4018e8 |
17443 | #define regBIFPLR6_0_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
17444 | #define regBIFPLR6_0_PCIE_RP_PIO_HDR_LOG1 0x4018e9 |
17445 | #define regBIFPLR6_0_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
17446 | #define regBIFPLR6_0_PCIE_RP_PIO_HDR_LOG2 0x4018ea |
17447 | #define regBIFPLR6_0_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
17448 | #define regBIFPLR6_0_PCIE_RP_PIO_HDR_LOG3 0x4018eb |
17449 | #define regBIFPLR6_0_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
17450 | #define regBIFPLR6_0_PCIE_RP_PIO_PREFIX_LOG0 0x4018ed |
17451 | #define regBIFPLR6_0_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
17452 | #define regBIFPLR6_0_PCIE_RP_PIO_PREFIX_LOG1 0x4018ee |
17453 | #define regBIFPLR6_0_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
17454 | #define regBIFPLR6_0_PCIE_RP_PIO_PREFIX_LOG2 0x4018ef |
17455 | #define regBIFPLR6_0_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
17456 | #define regBIFPLR6_0_PCIE_RP_PIO_PREFIX_LOG3 0x4018f0 |
17457 | #define regBIFPLR6_0_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
17458 | #define regBIFPLR6_0_PCIE_ESM_CAP_LIST 0x4018f1 |
17459 | #define regBIFPLR6_0_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
17460 | #define 0x4018f2 |
17461 | #define 5 |
17462 | #define 0x4018f3 |
17463 | #define 5 |
17464 | #define regBIFPLR6_0_PCIE_ESM_STATUS 0x4018f3 |
17465 | #define regBIFPLR6_0_PCIE_ESM_STATUS_BASE_IDX 5 |
17466 | #define regBIFPLR6_0_PCIE_ESM_CTRL 0x4018f4 |
17467 | #define regBIFPLR6_0_PCIE_ESM_CTRL_BASE_IDX 5 |
17468 | #define regBIFPLR6_0_PCIE_ESM_CAP_1 0x4018f5 |
17469 | #define regBIFPLR6_0_PCIE_ESM_CAP_1_BASE_IDX 5 |
17470 | #define regBIFPLR6_0_PCIE_ESM_CAP_2 0x4018f6 |
17471 | #define regBIFPLR6_0_PCIE_ESM_CAP_2_BASE_IDX 5 |
17472 | #define regBIFPLR6_0_PCIE_ESM_CAP_3 0x4018f7 |
17473 | #define regBIFPLR6_0_PCIE_ESM_CAP_3_BASE_IDX 5 |
17474 | #define regBIFPLR6_0_PCIE_ESM_CAP_4 0x4018f8 |
17475 | #define regBIFPLR6_0_PCIE_ESM_CAP_4_BASE_IDX 5 |
17476 | #define regBIFPLR6_0_PCIE_ESM_CAP_5 0x4018f9 |
17477 | #define regBIFPLR6_0_PCIE_ESM_CAP_5_BASE_IDX 5 |
17478 | #define regBIFPLR6_0_PCIE_ESM_CAP_6 0x4018fa |
17479 | #define regBIFPLR6_0_PCIE_ESM_CAP_6_BASE_IDX 5 |
17480 | #define regBIFPLR6_0_PCIE_ESM_CAP_7 0x4018fb |
17481 | #define regBIFPLR6_0_PCIE_ESM_CAP_7_BASE_IDX 5 |
17482 | #define regBIFPLR6_0_PCIE_DLF_ENH_CAP_LIST 0x401900 |
17483 | #define regBIFPLR6_0_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
17484 | #define regBIFPLR6_0_DATA_LINK_FEATURE_CAP 0x401901 |
17485 | #define regBIFPLR6_0_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
17486 | #define regBIFPLR6_0_DATA_LINK_FEATURE_STATUS 0x401902 |
17487 | #define regBIFPLR6_0_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
17488 | #define regBIFPLR6_0_PCIE_PHY_16GT_ENH_CAP_LIST 0x401904 |
17489 | #define regBIFPLR6_0_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
17490 | #define regBIFPLR6_0_LINK_CAP_16GT 0x401905 |
17491 | #define regBIFPLR6_0_LINK_CAP_16GT_BASE_IDX 5 |
17492 | #define regBIFPLR6_0_LINK_CNTL_16GT 0x401906 |
17493 | #define regBIFPLR6_0_LINK_CNTL_16GT_BASE_IDX 5 |
17494 | #define regBIFPLR6_0_LINK_STATUS_16GT 0x401907 |
17495 | #define regBIFPLR6_0_LINK_STATUS_16GT_BASE_IDX 5 |
17496 | #define regBIFPLR6_0_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x401908 |
17497 | #define regBIFPLR6_0_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
17498 | #define regBIFPLR6_0_RTM1_PARITY_MISMATCH_STATUS_16GT 0x401909 |
17499 | #define regBIFPLR6_0_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
17500 | #define regBIFPLR6_0_RTM2_PARITY_MISMATCH_STATUS_16GT 0x40190a |
17501 | #define regBIFPLR6_0_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
17502 | #define regBIFPLR6_0_LANE_0_EQUALIZATION_CNTL_16GT 0x40190c |
17503 | #define regBIFPLR6_0_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17504 | #define regBIFPLR6_0_LANE_1_EQUALIZATION_CNTL_16GT 0x40190c |
17505 | #define regBIFPLR6_0_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17506 | #define regBIFPLR6_0_LANE_2_EQUALIZATION_CNTL_16GT 0x40190c |
17507 | #define regBIFPLR6_0_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17508 | #define regBIFPLR6_0_LANE_3_EQUALIZATION_CNTL_16GT 0x40190c |
17509 | #define regBIFPLR6_0_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17510 | #define regBIFPLR6_0_LANE_4_EQUALIZATION_CNTL_16GT 0x40190d |
17511 | #define regBIFPLR6_0_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17512 | #define regBIFPLR6_0_LANE_5_EQUALIZATION_CNTL_16GT 0x40190d |
17513 | #define regBIFPLR6_0_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17514 | #define regBIFPLR6_0_LANE_6_EQUALIZATION_CNTL_16GT 0x40190d |
17515 | #define regBIFPLR6_0_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17516 | #define regBIFPLR6_0_LANE_7_EQUALIZATION_CNTL_16GT 0x40190d |
17517 | #define regBIFPLR6_0_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17518 | #define regBIFPLR6_0_LANE_8_EQUALIZATION_CNTL_16GT 0x40190e |
17519 | #define regBIFPLR6_0_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17520 | #define regBIFPLR6_0_LANE_9_EQUALIZATION_CNTL_16GT 0x40190e |
17521 | #define regBIFPLR6_0_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17522 | #define regBIFPLR6_0_LANE_10_EQUALIZATION_CNTL_16GT 0x40190e |
17523 | #define regBIFPLR6_0_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17524 | #define regBIFPLR6_0_LANE_11_EQUALIZATION_CNTL_16GT 0x40190e |
17525 | #define regBIFPLR6_0_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17526 | #define regBIFPLR6_0_LANE_12_EQUALIZATION_CNTL_16GT 0x40190f |
17527 | #define regBIFPLR6_0_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17528 | #define regBIFPLR6_0_LANE_13_EQUALIZATION_CNTL_16GT 0x40190f |
17529 | #define regBIFPLR6_0_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17530 | #define regBIFPLR6_0_LANE_14_EQUALIZATION_CNTL_16GT 0x40190f |
17531 | #define regBIFPLR6_0_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17532 | #define regBIFPLR6_0_LANE_15_EQUALIZATION_CNTL_16GT 0x40190f |
17533 | #define regBIFPLR6_0_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
17534 | #define regBIFPLR6_0_PCIE_MARGINING_ENH_CAP_LIST 0x401910 |
17535 | #define regBIFPLR6_0_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
17536 | #define regBIFPLR6_0_MARGINING_PORT_CAP 0x401911 |
17537 | #define regBIFPLR6_0_MARGINING_PORT_CAP_BASE_IDX 5 |
17538 | #define regBIFPLR6_0_MARGINING_PORT_STATUS 0x401911 |
17539 | #define regBIFPLR6_0_MARGINING_PORT_STATUS_BASE_IDX 5 |
17540 | #define regBIFPLR6_0_LANE_0_MARGINING_LANE_CNTL 0x401912 |
17541 | #define regBIFPLR6_0_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
17542 | #define regBIFPLR6_0_LANE_0_MARGINING_LANE_STATUS 0x401912 |
17543 | #define regBIFPLR6_0_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
17544 | #define regBIFPLR6_0_LANE_1_MARGINING_LANE_CNTL 0x401913 |
17545 | #define regBIFPLR6_0_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
17546 | #define regBIFPLR6_0_LANE_1_MARGINING_LANE_STATUS 0x401913 |
17547 | #define regBIFPLR6_0_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
17548 | #define regBIFPLR6_0_LANE_2_MARGINING_LANE_CNTL 0x401914 |
17549 | #define regBIFPLR6_0_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
17550 | #define regBIFPLR6_0_LANE_2_MARGINING_LANE_STATUS 0x401914 |
17551 | #define regBIFPLR6_0_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
17552 | #define regBIFPLR6_0_LANE_3_MARGINING_LANE_CNTL 0x401915 |
17553 | #define regBIFPLR6_0_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
17554 | #define regBIFPLR6_0_LANE_3_MARGINING_LANE_STATUS 0x401915 |
17555 | #define regBIFPLR6_0_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
17556 | #define regBIFPLR6_0_LANE_4_MARGINING_LANE_CNTL 0x401916 |
17557 | #define regBIFPLR6_0_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
17558 | #define regBIFPLR6_0_LANE_4_MARGINING_LANE_STATUS 0x401916 |
17559 | #define regBIFPLR6_0_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
17560 | #define regBIFPLR6_0_LANE_5_MARGINING_LANE_CNTL 0x401917 |
17561 | #define regBIFPLR6_0_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
17562 | #define regBIFPLR6_0_LANE_5_MARGINING_LANE_STATUS 0x401917 |
17563 | #define regBIFPLR6_0_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
17564 | #define regBIFPLR6_0_LANE_6_MARGINING_LANE_CNTL 0x401918 |
17565 | #define regBIFPLR6_0_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
17566 | #define regBIFPLR6_0_LANE_6_MARGINING_LANE_STATUS 0x401918 |
17567 | #define regBIFPLR6_0_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
17568 | #define regBIFPLR6_0_LANE_7_MARGINING_LANE_CNTL 0x401919 |
17569 | #define regBIFPLR6_0_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
17570 | #define regBIFPLR6_0_LANE_7_MARGINING_LANE_STATUS 0x401919 |
17571 | #define regBIFPLR6_0_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
17572 | #define regBIFPLR6_0_LANE_8_MARGINING_LANE_CNTL 0x40191a |
17573 | #define regBIFPLR6_0_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
17574 | #define regBIFPLR6_0_LANE_8_MARGINING_LANE_STATUS 0x40191a |
17575 | #define regBIFPLR6_0_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
17576 | #define regBIFPLR6_0_LANE_9_MARGINING_LANE_CNTL 0x40191b |
17577 | #define regBIFPLR6_0_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
17578 | #define regBIFPLR6_0_LANE_9_MARGINING_LANE_STATUS 0x40191b |
17579 | #define regBIFPLR6_0_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
17580 | #define regBIFPLR6_0_LANE_10_MARGINING_LANE_CNTL 0x40191c |
17581 | #define regBIFPLR6_0_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
17582 | #define regBIFPLR6_0_LANE_10_MARGINING_LANE_STATUS 0x40191c |
17583 | #define regBIFPLR6_0_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
17584 | #define regBIFPLR6_0_LANE_11_MARGINING_LANE_CNTL 0x40191d |
17585 | #define regBIFPLR6_0_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
17586 | #define regBIFPLR6_0_LANE_11_MARGINING_LANE_STATUS 0x40191d |
17587 | #define regBIFPLR6_0_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
17588 | #define regBIFPLR6_0_LANE_12_MARGINING_LANE_CNTL 0x40191e |
17589 | #define regBIFPLR6_0_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
17590 | #define regBIFPLR6_0_LANE_12_MARGINING_LANE_STATUS 0x40191e |
17591 | #define regBIFPLR6_0_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
17592 | #define regBIFPLR6_0_LANE_13_MARGINING_LANE_CNTL 0x40191f |
17593 | #define regBIFPLR6_0_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
17594 | #define regBIFPLR6_0_LANE_13_MARGINING_LANE_STATUS 0x40191f |
17595 | #define regBIFPLR6_0_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
17596 | #define regBIFPLR6_0_LANE_14_MARGINING_LANE_CNTL 0x401920 |
17597 | #define regBIFPLR6_0_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
17598 | #define regBIFPLR6_0_LANE_14_MARGINING_LANE_STATUS 0x401920 |
17599 | #define regBIFPLR6_0_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
17600 | #define regBIFPLR6_0_LANE_15_MARGINING_LANE_CNTL 0x401921 |
17601 | #define regBIFPLR6_0_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
17602 | #define regBIFPLR6_0_LANE_15_MARGINING_LANE_STATUS 0x401921 |
17603 | #define regBIFPLR6_0_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
17604 | #define regBIFPLR6_0_PCIE_CCIX_CAP_LIST 0x401922 |
17605 | #define regBIFPLR6_0_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
17606 | #define 0x401923 |
17607 | #define 5 |
17608 | #define 0x401924 |
17609 | #define 5 |
17610 | #define regBIFPLR6_0_PCIE_CCIX_CAP 0x401924 |
17611 | #define regBIFPLR6_0_PCIE_CCIX_CAP_BASE_IDX 5 |
17612 | #define regBIFPLR6_0_PCIE_CCIX_ESM_REQD_CAP 0x401925 |
17613 | #define regBIFPLR6_0_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
17614 | #define regBIFPLR6_0_PCIE_CCIX_ESM_OPTL_CAP 0x401926 |
17615 | #define regBIFPLR6_0_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
17616 | #define regBIFPLR6_0_PCIE_CCIX_ESM_STATUS 0x401927 |
17617 | #define regBIFPLR6_0_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
17618 | #define regBIFPLR6_0_PCIE_CCIX_ESM_CNTL 0x401928 |
17619 | #define regBIFPLR6_0_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
17620 | #define regBIFPLR6_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x401929 |
17621 | #define regBIFPLR6_0_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17622 | #define regBIFPLR6_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x401929 |
17623 | #define regBIFPLR6_0_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17624 | #define regBIFPLR6_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x401929 |
17625 | #define regBIFPLR6_0_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17626 | #define regBIFPLR6_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x401929 |
17627 | #define regBIFPLR6_0_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17628 | #define regBIFPLR6_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x40192a |
17629 | #define regBIFPLR6_0_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17630 | #define regBIFPLR6_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x40192a |
17631 | #define regBIFPLR6_0_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17632 | #define regBIFPLR6_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x40192a |
17633 | #define regBIFPLR6_0_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17634 | #define regBIFPLR6_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x40192a |
17635 | #define regBIFPLR6_0_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17636 | #define regBIFPLR6_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x40192b |
17637 | #define regBIFPLR6_0_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17638 | #define regBIFPLR6_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x40192b |
17639 | #define regBIFPLR6_0_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17640 | #define regBIFPLR6_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x40192b |
17641 | #define regBIFPLR6_0_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17642 | #define regBIFPLR6_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x40192b |
17643 | #define regBIFPLR6_0_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17644 | #define regBIFPLR6_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x40192c |
17645 | #define regBIFPLR6_0_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17646 | #define regBIFPLR6_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x40192c |
17647 | #define regBIFPLR6_0_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17648 | #define regBIFPLR6_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x40192c |
17649 | #define regBIFPLR6_0_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17650 | #define regBIFPLR6_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x40192c |
17651 | #define regBIFPLR6_0_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
17652 | #define regBIFPLR6_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x40192d |
17653 | #define regBIFPLR6_0_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17654 | #define regBIFPLR6_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x40192d |
17655 | #define regBIFPLR6_0_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17656 | #define regBIFPLR6_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x40192d |
17657 | #define regBIFPLR6_0_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17658 | #define regBIFPLR6_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x40192d |
17659 | #define regBIFPLR6_0_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17660 | #define regBIFPLR6_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x40192e |
17661 | #define regBIFPLR6_0_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17662 | #define regBIFPLR6_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x40192e |
17663 | #define regBIFPLR6_0_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17664 | #define regBIFPLR6_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x40192e |
17665 | #define regBIFPLR6_0_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17666 | #define regBIFPLR6_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x40192e |
17667 | #define regBIFPLR6_0_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17668 | #define regBIFPLR6_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x40192f |
17669 | #define regBIFPLR6_0_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17670 | #define regBIFPLR6_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x40192f |
17671 | #define regBIFPLR6_0_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17672 | #define regBIFPLR6_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x40192f |
17673 | #define regBIFPLR6_0_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17674 | #define regBIFPLR6_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x40192f |
17675 | #define regBIFPLR6_0_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17676 | #define regBIFPLR6_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x401930 |
17677 | #define regBIFPLR6_0_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17678 | #define regBIFPLR6_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x401930 |
17679 | #define regBIFPLR6_0_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17680 | #define regBIFPLR6_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x401930 |
17681 | #define regBIFPLR6_0_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17682 | #define regBIFPLR6_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x401930 |
17683 | #define regBIFPLR6_0_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
17684 | #define regBIFPLR6_0_PCIE_CCIX_TRANS_CAP 0x401931 |
17685 | #define regBIFPLR6_0_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
17686 | #define regBIFPLR6_0_PCIE_CCIX_TRANS_CNTL 0x401932 |
17687 | #define regBIFPLR6_0_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
17688 | |
17689 | |
17690 | // addressBlock: nbio_pcie0_bifp0_pciedir_p |
17691 | // base address: 0x11140000 |
17692 | #define regBIFP0_PCIEP_RESERVED 0x410000 |
17693 | #define regBIFP0_PCIEP_RESERVED_BASE_IDX 5 |
17694 | #define regBIFP0_PCIEP_SCRATCH 0x410001 |
17695 | #define regBIFP0_PCIEP_SCRATCH_BASE_IDX 5 |
17696 | #define regBIFP0_PCIEP_PORT_CNTL 0x410010 |
17697 | #define regBIFP0_PCIEP_PORT_CNTL_BASE_IDX 5 |
17698 | #define regBIFP0_PCIE_TX_CNTL 0x410020 |
17699 | #define regBIFP0_PCIE_TX_CNTL_BASE_IDX 5 |
17700 | #define regBIFP0_PCIE_TX_REQUESTER_ID 0x410021 |
17701 | #define regBIFP0_PCIE_TX_REQUESTER_ID_BASE_IDX 5 |
17702 | #define regBIFP0_PCIE_TX_VENDOR_SPECIFIC 0x410022 |
17703 | #define regBIFP0_PCIE_TX_VENDOR_SPECIFIC_BASE_IDX 5 |
17704 | #define regBIFP0_PCIE_TX_REQUEST_NUM_CNTL 0x410023 |
17705 | #define regBIFP0_PCIE_TX_REQUEST_NUM_CNTL_BASE_IDX 5 |
17706 | #define regBIFP0_PCIE_TX_SEQ 0x410024 |
17707 | #define regBIFP0_PCIE_TX_SEQ_BASE_IDX 5 |
17708 | #define regBIFP0_PCIE_TX_REPLAY 0x410025 |
17709 | #define regBIFP0_PCIE_TX_REPLAY_BASE_IDX 5 |
17710 | #define regBIFP0_PCIE_TX_ACK_LATENCY_LIMIT 0x410026 |
17711 | #define regBIFP0_PCIE_TX_ACK_LATENCY_LIMIT_BASE_IDX 5 |
17712 | #define regBIFP0_PCIE_TX_NOP_DLLP 0x410027 |
17713 | #define regBIFP0_PCIE_TX_NOP_DLLP_BASE_IDX 5 |
17714 | #define regBIFP0_PCIE_TX_CNTL_2 0x410028 |
17715 | #define regBIFP0_PCIE_TX_CNTL_2_BASE_IDX 5 |
17716 | #define regBIFP0_PCIE_TX_SKID_CTRL 0x41002f |
17717 | #define regBIFP0_PCIE_TX_SKID_CTRL_BASE_IDX 5 |
17718 | #define regBIFP0_PCIE_TX_CREDITS_ADVT_P 0x410030 |
17719 | #define regBIFP0_PCIE_TX_CREDITS_ADVT_P_BASE_IDX 5 |
17720 | #define regBIFP0_PCIE_TX_CREDITS_ADVT_NP 0x410031 |
17721 | #define regBIFP0_PCIE_TX_CREDITS_ADVT_NP_BASE_IDX 5 |
17722 | #define regBIFP0_PCIE_TX_CREDITS_ADVT_CPL 0x410032 |
17723 | #define regBIFP0_PCIE_TX_CREDITS_ADVT_CPL_BASE_IDX 5 |
17724 | #define regBIFP0_PCIE_TX_CREDITS_INIT_P 0x410033 |
17725 | #define regBIFP0_PCIE_TX_CREDITS_INIT_P_BASE_IDX 5 |
17726 | #define regBIFP0_PCIE_TX_CREDITS_INIT_NP 0x410034 |
17727 | #define regBIFP0_PCIE_TX_CREDITS_INIT_NP_BASE_IDX 5 |
17728 | #define regBIFP0_PCIE_TX_CREDITS_INIT_CPL 0x410035 |
17729 | #define regBIFP0_PCIE_TX_CREDITS_INIT_CPL_BASE_IDX 5 |
17730 | #define regBIFP0_PCIE_TX_CREDITS_STATUS 0x410036 |
17731 | #define regBIFP0_PCIE_TX_CREDITS_STATUS_BASE_IDX 5 |
17732 | #define regBIFP0_PCIE_TX_CREDITS_FCU_THRESHOLD 0x410037 |
17733 | #define regBIFP0_PCIE_TX_CREDITS_FCU_THRESHOLD_BASE_IDX 5 |
17734 | #define regBIFP0_PCIE_TX_CCIX_PORT_CNTL0 0x410038 |
17735 | #define regBIFP0_PCIE_TX_CCIX_PORT_CNTL0_BASE_IDX 5 |
17736 | #define regBIFP0_PCIE_TX_CCIX_PORT_CNTL1 0x410039 |
17737 | #define regBIFP0_PCIE_TX_CCIX_PORT_CNTL1_BASE_IDX 5 |
17738 | #define regBIFP0_PCIE_CCIX_STACKED_BASE 0x41003a |
17739 | #define regBIFP0_PCIE_CCIX_STACKED_BASE_BASE_IDX 5 |
17740 | #define regBIFP0_PCIE_CCIX_STACKED_LIMIT 0x41003b |
17741 | #define regBIFP0_PCIE_CCIX_STACKED_LIMIT_BASE_IDX 5 |
17742 | #define regBIFP0_PCIE_CCIX_MISC_STATUS 0x410041 |
17743 | #define regBIFP0_PCIE_CCIX_MISC_STATUS_BASE_IDX 5 |
17744 | #define regBIFP0_PCIE_P_PORT_LANE_STATUS 0x410050 |
17745 | #define regBIFP0_PCIE_P_PORT_LANE_STATUS_BASE_IDX 5 |
17746 | #define regBIFP0_PCIE_FC_P 0x410060 |
17747 | #define regBIFP0_PCIE_FC_P_BASE_IDX 5 |
17748 | #define regBIFP0_PCIE_FC_NP 0x410061 |
17749 | #define regBIFP0_PCIE_FC_NP_BASE_IDX 5 |
17750 | #define regBIFP0_PCIE_FC_CPL 0x410062 |
17751 | #define regBIFP0_PCIE_FC_CPL_BASE_IDX 5 |
17752 | #define regBIFP0_PCIE_FC_P_VC1 0x410063 |
17753 | #define regBIFP0_PCIE_FC_P_VC1_BASE_IDX 5 |
17754 | #define regBIFP0_PCIE_FC_NP_VC1 0x410064 |
17755 | #define regBIFP0_PCIE_FC_NP_VC1_BASE_IDX 5 |
17756 | #define regBIFP0_PCIE_FC_CPL_VC1 0x410065 |
17757 | #define regBIFP0_PCIE_FC_CPL_VC1_BASE_IDX 5 |
17758 | #define regBIFP0_PCIE_ERR_CNTL 0x41006a |
17759 | #define regBIFP0_PCIE_ERR_CNTL_BASE_IDX 5 |
17760 | #define regBIFP0_PCIE_RX_CNTL 0x410070 |
17761 | #define regBIFP0_PCIE_RX_CNTL_BASE_IDX 5 |
17762 | #define regBIFP0_PCIE_RX_EXPECTED_SEQNUM 0x410071 |
17763 | #define regBIFP0_PCIE_RX_EXPECTED_SEQNUM_BASE_IDX 5 |
17764 | #define regBIFP0_PCIE_RX_VENDOR_SPECIFIC 0x410072 |
17765 | #define regBIFP0_PCIE_RX_VENDOR_SPECIFIC_BASE_IDX 5 |
17766 | #define regBIFP0_PCIE_RX_CNTL3 0x410074 |
17767 | #define regBIFP0_PCIE_RX_CNTL3_BASE_IDX 5 |
17768 | #define regBIFP0_PCIE_RX_CREDITS_ALLOCATED_P 0x410080 |
17769 | #define regBIFP0_PCIE_RX_CREDITS_ALLOCATED_P_BASE_IDX 5 |
17770 | #define regBIFP0_PCIE_RX_CREDITS_ALLOCATED_NP 0x410081 |
17771 | #define regBIFP0_PCIE_RX_CREDITS_ALLOCATED_NP_BASE_IDX 5 |
17772 | #define regBIFP0_PCIE_RX_CREDITS_ALLOCATED_CPL 0x410082 |
17773 | #define regBIFP0_PCIE_RX_CREDITS_ALLOCATED_CPL_BASE_IDX 5 |
17774 | #define regBIFP0_PCIEP_ERROR_INJECT_PHYSICAL 0x410083 |
17775 | #define regBIFP0_PCIEP_ERROR_INJECT_PHYSICAL_BASE_IDX 5 |
17776 | #define regBIFP0_PCIEP_ERROR_INJECT_TRANSACTION 0x410084 |
17777 | #define regBIFP0_PCIEP_ERROR_INJECT_TRANSACTION_BASE_IDX 5 |
17778 | #define regBIFP0_PCIEP_NAK_COUNTER 0x410086 |
17779 | #define regBIFP0_PCIEP_NAK_COUNTER_BASE_IDX 5 |
17780 | #define regBIFP0_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS 0x410088 |
17781 | #define regBIFP0_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS_BASE_IDX 5 |
17782 | #define regBIFP0_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES 0x410089 |
17783 | #define regBIFP0_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES_BASE_IDX 5 |
17784 | #define regBIFP0_PCIE_AER_PRIV_UNCORRECTABLE_MASK 0x41008c |
17785 | #define regBIFP0_PCIE_AER_PRIV_UNCORRECTABLE_MASK_BASE_IDX 5 |
17786 | #define regBIFP0_PCIE_AER_PRIV_TRIGGER 0x41008d |
17787 | #define regBIFP0_PCIE_AER_PRIV_TRIGGER_BASE_IDX 5 |
17788 | #define regBIFP0_PCIE_LC_CNTL 0x4100a0 |
17789 | #define regBIFP0_PCIE_LC_CNTL_BASE_IDX 5 |
17790 | #define regBIFP0_PCIE_LC_TRAINING_CNTL 0x4100a1 |
17791 | #define regBIFP0_PCIE_LC_TRAINING_CNTL_BASE_IDX 5 |
17792 | #define regBIFP0_PCIE_LC_LINK_WIDTH_CNTL 0x4100a2 |
17793 | #define regBIFP0_PCIE_LC_LINK_WIDTH_CNTL_BASE_IDX 5 |
17794 | #define regBIFP0_PCIE_LC_N_FTS_CNTL 0x4100a3 |
17795 | #define regBIFP0_PCIE_LC_N_FTS_CNTL_BASE_IDX 5 |
17796 | #define regBIFP0_PCIE_LC_SPEED_CNTL 0x4100a4 |
17797 | #define regBIFP0_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
17798 | #define regBIFP0_PCIE_LC_STATE0 0x4100a5 |
17799 | #define regBIFP0_PCIE_LC_STATE0_BASE_IDX 5 |
17800 | #define regBIFP0_PCIE_LC_STATE1 0x4100a6 |
17801 | #define regBIFP0_PCIE_LC_STATE1_BASE_IDX 5 |
17802 | #define regBIFP0_PCIE_LC_STATE2 0x4100a7 |
17803 | #define regBIFP0_PCIE_LC_STATE2_BASE_IDX 5 |
17804 | #define regBIFP0_PCIE_LC_STATE3 0x4100a8 |
17805 | #define regBIFP0_PCIE_LC_STATE3_BASE_IDX 5 |
17806 | #define regBIFP0_PCIE_LC_STATE4 0x4100a9 |
17807 | #define regBIFP0_PCIE_LC_STATE4_BASE_IDX 5 |
17808 | #define regBIFP0_PCIE_LC_STATE5 0x4100aa |
17809 | #define regBIFP0_PCIE_LC_STATE5_BASE_IDX 5 |
17810 | #define regBIFP0_PCIE_LINK_MANAGEMENT_CNTL2 0x4100ab |
17811 | #define regBIFP0_PCIE_LINK_MANAGEMENT_CNTL2_BASE_IDX 5 |
17812 | #define regBIFP0_PCIE_LC_CNTL2 0x4100b1 |
17813 | #define regBIFP0_PCIE_LC_CNTL2_BASE_IDX 5 |
17814 | #define regBIFP0_PCIE_LC_BW_CHANGE_CNTL 0x4100b2 |
17815 | #define regBIFP0_PCIE_LC_BW_CHANGE_CNTL_BASE_IDX 5 |
17816 | #define regBIFP0_PCIE_LC_CDR_CNTL 0x4100b3 |
17817 | #define regBIFP0_PCIE_LC_CDR_CNTL_BASE_IDX 5 |
17818 | #define regBIFP0_PCIE_LC_LANE_CNTL 0x4100b4 |
17819 | #define regBIFP0_PCIE_LC_LANE_CNTL_BASE_IDX 5 |
17820 | #define regBIFP0_PCIE_LC_CNTL3 0x4100b5 |
17821 | #define regBIFP0_PCIE_LC_CNTL3_BASE_IDX 5 |
17822 | #define regBIFP0_PCIE_LC_CNTL4 0x4100b6 |
17823 | #define regBIFP0_PCIE_LC_CNTL4_BASE_IDX 5 |
17824 | #define regBIFP0_PCIE_LC_CNTL5 0x4100b7 |
17825 | #define regBIFP0_PCIE_LC_CNTL5_BASE_IDX 5 |
17826 | #define regBIFP0_PCIE_LC_FORCE_COEFF 0x4100b8 |
17827 | #define regBIFP0_PCIE_LC_FORCE_COEFF_BASE_IDX 5 |
17828 | #define regBIFP0_PCIE_LC_BEST_EQ_SETTINGS 0x4100b9 |
17829 | #define regBIFP0_PCIE_LC_BEST_EQ_SETTINGS_BASE_IDX 5 |
17830 | #define regBIFP0_PCIE_LC_FORCE_EQ_REQ_COEFF 0x4100ba |
17831 | #define regBIFP0_PCIE_LC_FORCE_EQ_REQ_COEFF_BASE_IDX 5 |
17832 | #define regBIFP0_PCIE_LC_CNTL6 0x4100bb |
17833 | #define regBIFP0_PCIE_LC_CNTL6_BASE_IDX 5 |
17834 | #define regBIFP0_PCIE_LC_CNTL7 0x4100bc |
17835 | #define regBIFP0_PCIE_LC_CNTL7_BASE_IDX 5 |
17836 | #define regBIFP0_PCIE_LINK_MANAGEMENT_STATUS 0x4100bd |
17837 | #define regBIFP0_PCIE_LINK_MANAGEMENT_STATUS_BASE_IDX 5 |
17838 | #define regBIFP0_PCIE_LINK_MANAGEMENT_MASK 0x4100be |
17839 | #define regBIFP0_PCIE_LINK_MANAGEMENT_MASK_BASE_IDX 5 |
17840 | #define regBIFP0_PCIE_LINK_MANAGEMENT_CNTL 0x4100bf |
17841 | #define regBIFP0_PCIE_LINK_MANAGEMENT_CNTL_BASE_IDX 5 |
17842 | #define regBIFP0_PCIEP_STRAP_LC 0x4100c0 |
17843 | #define regBIFP0_PCIEP_STRAP_LC_BASE_IDX 5 |
17844 | #define regBIFP0_PCIEP_STRAP_MISC 0x4100c1 |
17845 | #define regBIFP0_PCIEP_STRAP_MISC_BASE_IDX 5 |
17846 | #define regBIFP0_PCIEP_STRAP_LC2 0x4100c2 |
17847 | #define regBIFP0_PCIEP_STRAP_LC2_BASE_IDX 5 |
17848 | #define regBIFP0_PCIE_LC_L1_PM_SUBSTATE 0x4100c6 |
17849 | #define regBIFP0_PCIE_LC_L1_PM_SUBSTATE_BASE_IDX 5 |
17850 | #define regBIFP0_PCIE_LC_L1_PM_SUBSTATE2 0x4100c7 |
17851 | #define regBIFP0_PCIE_LC_L1_PM_SUBSTATE2_BASE_IDX 5 |
17852 | #define regBIFP0_PCIE_LC_PORT_ORDER 0x4100c8 |
17853 | #define regBIFP0_PCIE_LC_PORT_ORDER_BASE_IDX 5 |
17854 | #define regBIFP0_PCIEP_BCH_ECC_CNTL 0x4100d0 |
17855 | #define regBIFP0_PCIEP_BCH_ECC_CNTL_BASE_IDX 5 |
17856 | #define regBIFP0_PCIEP_HPGI_PRIVATE 0x4100d2 |
17857 | #define regBIFP0_PCIEP_HPGI_PRIVATE_BASE_IDX 5 |
17858 | #define regBIFP0_PCIEP_HPGI 0x4100da |
17859 | #define regBIFP0_PCIEP_HPGI_BASE_IDX 5 |
17860 | #define regBIFP0_PCIEP_HCNT_DESCRIPTOR 0x4100db |
17861 | #define regBIFP0_PCIEP_HCNT_DESCRIPTOR_BASE_IDX 5 |
17862 | #define regBIFP0_PCIEP_PERF_CNTL_COUNT_TXCLK 0x4100dc |
17863 | #define regBIFP0_PCIEP_PERF_CNTL_COUNT_TXCLK_BASE_IDX 5 |
17864 | #define regBIFP0_PCIE_LC_CNTL8 0x4100dd |
17865 | #define regBIFP0_PCIE_LC_CNTL8_BASE_IDX 5 |
17866 | #define regBIFP0_PCIE_LC_CNTL9 0x4100de |
17867 | #define regBIFP0_PCIE_LC_CNTL9_BASE_IDX 5 |
17868 | #define regBIFP0_PCIE_LC_FORCE_COEFF2 0x4100df |
17869 | #define regBIFP0_PCIE_LC_FORCE_COEFF2_BASE_IDX 5 |
17870 | #define regBIFP0_PCIE_LC_FORCE_EQ_REQ_COEFF2 0x4100e0 |
17871 | #define regBIFP0_PCIE_LC_FORCE_EQ_REQ_COEFF2_BASE_IDX 5 |
17872 | #define regBIFP0_PCIEP_PERF_CNTL_COUNT_TXCLK_LC 0x4100e1 |
17873 | #define regBIFP0_PCIEP_PERF_CNTL_COUNT_TXCLK_LC_BASE_IDX 5 |
17874 | #define regBIFP0_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES 0x4100e2 |
17875 | #define regBIFP0_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES_BASE_IDX 5 |
17876 | #define regBIFP0_PCIE_LC_CNTL10 0x4100e3 |
17877 | #define regBIFP0_PCIE_LC_CNTL10_BASE_IDX 5 |
17878 | #define regBIFP0_PCIE_LC_CNTL11 0x4100e4 |
17879 | #define regBIFP0_PCIE_LC_CNTL11_BASE_IDX 5 |
17880 | #define regBIFP0_PCIE_LC_CNTL12 0x4100e5 |
17881 | #define regBIFP0_PCIE_LC_CNTL12_BASE_IDX 5 |
17882 | #define regBIFP0_PCIE_LC_SAVE_RESTORE_1 0x4100e6 |
17883 | #define regBIFP0_PCIE_LC_SAVE_RESTORE_1_BASE_IDX 5 |
17884 | #define regBIFP0_PCIE_LC_SAVE_RESTORE_2 0x4100e7 |
17885 | #define regBIFP0_PCIE_LC_SAVE_RESTORE_2_BASE_IDX 5 |
17886 | #define regBIFP0_PCIE_LC_SAVE_RESTORE_3 0x4100e8 |
17887 | #define regBIFP0_PCIE_LC_SAVE_RESTORE_3_BASE_IDX 5 |
17888 | |
17889 | |
17890 | // addressBlock: nbio_pcie0_bifp1_pciedir_p |
17891 | // base address: 0x11141000 |
17892 | #define regBIFP1_PCIEP_RESERVED 0x410400 |
17893 | #define regBIFP1_PCIEP_RESERVED_BASE_IDX 5 |
17894 | #define regBIFP1_PCIEP_SCRATCH 0x410401 |
17895 | #define regBIFP1_PCIEP_SCRATCH_BASE_IDX 5 |
17896 | #define regBIFP1_PCIEP_PORT_CNTL 0x410410 |
17897 | #define regBIFP1_PCIEP_PORT_CNTL_BASE_IDX 5 |
17898 | #define regBIFP1_PCIE_TX_CNTL 0x410420 |
17899 | #define regBIFP1_PCIE_TX_CNTL_BASE_IDX 5 |
17900 | #define regBIFP1_PCIE_TX_REQUESTER_ID 0x410421 |
17901 | #define regBIFP1_PCIE_TX_REQUESTER_ID_BASE_IDX 5 |
17902 | #define regBIFP1_PCIE_TX_VENDOR_SPECIFIC 0x410422 |
17903 | #define regBIFP1_PCIE_TX_VENDOR_SPECIFIC_BASE_IDX 5 |
17904 | #define regBIFP1_PCIE_TX_REQUEST_NUM_CNTL 0x410423 |
17905 | #define regBIFP1_PCIE_TX_REQUEST_NUM_CNTL_BASE_IDX 5 |
17906 | #define regBIFP1_PCIE_TX_SEQ 0x410424 |
17907 | #define regBIFP1_PCIE_TX_SEQ_BASE_IDX 5 |
17908 | #define regBIFP1_PCIE_TX_REPLAY 0x410425 |
17909 | #define regBIFP1_PCIE_TX_REPLAY_BASE_IDX 5 |
17910 | #define regBIFP1_PCIE_TX_ACK_LATENCY_LIMIT 0x410426 |
17911 | #define regBIFP1_PCIE_TX_ACK_LATENCY_LIMIT_BASE_IDX 5 |
17912 | #define regBIFP1_PCIE_TX_NOP_DLLP 0x410427 |
17913 | #define regBIFP1_PCIE_TX_NOP_DLLP_BASE_IDX 5 |
17914 | #define regBIFP1_PCIE_TX_CNTL_2 0x410428 |
17915 | #define regBIFP1_PCIE_TX_CNTL_2_BASE_IDX 5 |
17916 | #define regBIFP1_PCIE_TX_SKID_CTRL 0x41042f |
17917 | #define regBIFP1_PCIE_TX_SKID_CTRL_BASE_IDX 5 |
17918 | #define regBIFP1_PCIE_TX_CREDITS_ADVT_P 0x410430 |
17919 | #define regBIFP1_PCIE_TX_CREDITS_ADVT_P_BASE_IDX 5 |
17920 | #define regBIFP1_PCIE_TX_CREDITS_ADVT_NP 0x410431 |
17921 | #define regBIFP1_PCIE_TX_CREDITS_ADVT_NP_BASE_IDX 5 |
17922 | #define regBIFP1_PCIE_TX_CREDITS_ADVT_CPL 0x410432 |
17923 | #define regBIFP1_PCIE_TX_CREDITS_ADVT_CPL_BASE_IDX 5 |
17924 | #define regBIFP1_PCIE_TX_CREDITS_INIT_P 0x410433 |
17925 | #define regBIFP1_PCIE_TX_CREDITS_INIT_P_BASE_IDX 5 |
17926 | #define regBIFP1_PCIE_TX_CREDITS_INIT_NP 0x410434 |
17927 | #define regBIFP1_PCIE_TX_CREDITS_INIT_NP_BASE_IDX 5 |
17928 | #define regBIFP1_PCIE_TX_CREDITS_INIT_CPL 0x410435 |
17929 | #define regBIFP1_PCIE_TX_CREDITS_INIT_CPL_BASE_IDX 5 |
17930 | #define regBIFP1_PCIE_TX_CREDITS_STATUS 0x410436 |
17931 | #define regBIFP1_PCIE_TX_CREDITS_STATUS_BASE_IDX 5 |
17932 | #define regBIFP1_PCIE_TX_CREDITS_FCU_THRESHOLD 0x410437 |
17933 | #define regBIFP1_PCIE_TX_CREDITS_FCU_THRESHOLD_BASE_IDX 5 |
17934 | #define regBIFP1_PCIE_TX_CCIX_PORT_CNTL0 0x410438 |
17935 | #define regBIFP1_PCIE_TX_CCIX_PORT_CNTL0_BASE_IDX 5 |
17936 | #define regBIFP1_PCIE_TX_CCIX_PORT_CNTL1 0x410439 |
17937 | #define regBIFP1_PCIE_TX_CCIX_PORT_CNTL1_BASE_IDX 5 |
17938 | #define regBIFP1_PCIE_CCIX_STACKED_BASE 0x41043a |
17939 | #define regBIFP1_PCIE_CCIX_STACKED_BASE_BASE_IDX 5 |
17940 | #define regBIFP1_PCIE_CCIX_STACKED_LIMIT 0x41043b |
17941 | #define regBIFP1_PCIE_CCIX_STACKED_LIMIT_BASE_IDX 5 |
17942 | #define regBIFP1_PCIE_CCIX_MISC_STATUS 0x410441 |
17943 | #define regBIFP1_PCIE_CCIX_MISC_STATUS_BASE_IDX 5 |
17944 | #define regBIFP1_PCIE_P_PORT_LANE_STATUS 0x410450 |
17945 | #define regBIFP1_PCIE_P_PORT_LANE_STATUS_BASE_IDX 5 |
17946 | #define regBIFP1_PCIE_FC_P 0x410460 |
17947 | #define regBIFP1_PCIE_FC_P_BASE_IDX 5 |
17948 | #define regBIFP1_PCIE_FC_NP 0x410461 |
17949 | #define regBIFP1_PCIE_FC_NP_BASE_IDX 5 |
17950 | #define regBIFP1_PCIE_FC_CPL 0x410462 |
17951 | #define regBIFP1_PCIE_FC_CPL_BASE_IDX 5 |
17952 | #define regBIFP1_PCIE_FC_P_VC1 0x410463 |
17953 | #define regBIFP1_PCIE_FC_P_VC1_BASE_IDX 5 |
17954 | #define regBIFP1_PCIE_FC_NP_VC1 0x410464 |
17955 | #define regBIFP1_PCIE_FC_NP_VC1_BASE_IDX 5 |
17956 | #define regBIFP1_PCIE_FC_CPL_VC1 0x410465 |
17957 | #define regBIFP1_PCIE_FC_CPL_VC1_BASE_IDX 5 |
17958 | #define regBIFP1_PCIE_ERR_CNTL 0x41046a |
17959 | #define regBIFP1_PCIE_ERR_CNTL_BASE_IDX 5 |
17960 | #define regBIFP1_PCIE_RX_CNTL 0x410470 |
17961 | #define regBIFP1_PCIE_RX_CNTL_BASE_IDX 5 |
17962 | #define regBIFP1_PCIE_RX_EXPECTED_SEQNUM 0x410471 |
17963 | #define regBIFP1_PCIE_RX_EXPECTED_SEQNUM_BASE_IDX 5 |
17964 | #define regBIFP1_PCIE_RX_VENDOR_SPECIFIC 0x410472 |
17965 | #define regBIFP1_PCIE_RX_VENDOR_SPECIFIC_BASE_IDX 5 |
17966 | #define regBIFP1_PCIE_RX_CNTL3 0x410474 |
17967 | #define regBIFP1_PCIE_RX_CNTL3_BASE_IDX 5 |
17968 | #define regBIFP1_PCIE_RX_CREDITS_ALLOCATED_P 0x410480 |
17969 | #define regBIFP1_PCIE_RX_CREDITS_ALLOCATED_P_BASE_IDX 5 |
17970 | #define regBIFP1_PCIE_RX_CREDITS_ALLOCATED_NP 0x410481 |
17971 | #define regBIFP1_PCIE_RX_CREDITS_ALLOCATED_NP_BASE_IDX 5 |
17972 | #define regBIFP1_PCIE_RX_CREDITS_ALLOCATED_CPL 0x410482 |
17973 | #define regBIFP1_PCIE_RX_CREDITS_ALLOCATED_CPL_BASE_IDX 5 |
17974 | #define regBIFP1_PCIEP_ERROR_INJECT_PHYSICAL 0x410483 |
17975 | #define regBIFP1_PCIEP_ERROR_INJECT_PHYSICAL_BASE_IDX 5 |
17976 | #define regBIFP1_PCIEP_ERROR_INJECT_TRANSACTION 0x410484 |
17977 | #define regBIFP1_PCIEP_ERROR_INJECT_TRANSACTION_BASE_IDX 5 |
17978 | #define regBIFP1_PCIEP_NAK_COUNTER 0x410486 |
17979 | #define regBIFP1_PCIEP_NAK_COUNTER_BASE_IDX 5 |
17980 | #define regBIFP1_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS 0x410488 |
17981 | #define regBIFP1_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS_BASE_IDX 5 |
17982 | #define regBIFP1_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES 0x410489 |
17983 | #define regBIFP1_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES_BASE_IDX 5 |
17984 | #define regBIFP1_PCIE_AER_PRIV_UNCORRECTABLE_MASK 0x41048c |
17985 | #define regBIFP1_PCIE_AER_PRIV_UNCORRECTABLE_MASK_BASE_IDX 5 |
17986 | #define regBIFP1_PCIE_AER_PRIV_TRIGGER 0x41048d |
17987 | #define regBIFP1_PCIE_AER_PRIV_TRIGGER_BASE_IDX 5 |
17988 | #define regBIFP1_PCIE_LC_CNTL 0x4104a0 |
17989 | #define regBIFP1_PCIE_LC_CNTL_BASE_IDX 5 |
17990 | #define regBIFP1_PCIE_LC_TRAINING_CNTL 0x4104a1 |
17991 | #define regBIFP1_PCIE_LC_TRAINING_CNTL_BASE_IDX 5 |
17992 | #define regBIFP1_PCIE_LC_LINK_WIDTH_CNTL 0x4104a2 |
17993 | #define regBIFP1_PCIE_LC_LINK_WIDTH_CNTL_BASE_IDX 5 |
17994 | #define regBIFP1_PCIE_LC_N_FTS_CNTL 0x4104a3 |
17995 | #define regBIFP1_PCIE_LC_N_FTS_CNTL_BASE_IDX 5 |
17996 | #define regBIFP1_PCIE_LC_SPEED_CNTL 0x4104a4 |
17997 | #define regBIFP1_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
17998 | #define regBIFP1_PCIE_LC_STATE0 0x4104a5 |
17999 | #define regBIFP1_PCIE_LC_STATE0_BASE_IDX 5 |
18000 | #define regBIFP1_PCIE_LC_STATE1 0x4104a6 |
18001 | #define regBIFP1_PCIE_LC_STATE1_BASE_IDX 5 |
18002 | #define regBIFP1_PCIE_LC_STATE2 0x4104a7 |
18003 | #define regBIFP1_PCIE_LC_STATE2_BASE_IDX 5 |
18004 | #define regBIFP1_PCIE_LC_STATE3 0x4104a8 |
18005 | #define regBIFP1_PCIE_LC_STATE3_BASE_IDX 5 |
18006 | #define regBIFP1_PCIE_LC_STATE4 0x4104a9 |
18007 | #define regBIFP1_PCIE_LC_STATE4_BASE_IDX 5 |
18008 | #define regBIFP1_PCIE_LC_STATE5 0x4104aa |
18009 | #define regBIFP1_PCIE_LC_STATE5_BASE_IDX 5 |
18010 | #define regBIFP1_PCIE_LINK_MANAGEMENT_CNTL2 0x4104ab |
18011 | #define regBIFP1_PCIE_LINK_MANAGEMENT_CNTL2_BASE_IDX 5 |
18012 | #define regBIFP1_PCIE_LC_CNTL2 0x4104b1 |
18013 | #define regBIFP1_PCIE_LC_CNTL2_BASE_IDX 5 |
18014 | #define regBIFP1_PCIE_LC_BW_CHANGE_CNTL 0x4104b2 |
18015 | #define regBIFP1_PCIE_LC_BW_CHANGE_CNTL_BASE_IDX 5 |
18016 | #define regBIFP1_PCIE_LC_CDR_CNTL 0x4104b3 |
18017 | #define regBIFP1_PCIE_LC_CDR_CNTL_BASE_IDX 5 |
18018 | #define regBIFP1_PCIE_LC_LANE_CNTL 0x4104b4 |
18019 | #define regBIFP1_PCIE_LC_LANE_CNTL_BASE_IDX 5 |
18020 | #define regBIFP1_PCIE_LC_CNTL3 0x4104b5 |
18021 | #define regBIFP1_PCIE_LC_CNTL3_BASE_IDX 5 |
18022 | #define regBIFP1_PCIE_LC_CNTL4 0x4104b6 |
18023 | #define regBIFP1_PCIE_LC_CNTL4_BASE_IDX 5 |
18024 | #define regBIFP1_PCIE_LC_CNTL5 0x4104b7 |
18025 | #define regBIFP1_PCIE_LC_CNTL5_BASE_IDX 5 |
18026 | #define regBIFP1_PCIE_LC_FORCE_COEFF 0x4104b8 |
18027 | #define regBIFP1_PCIE_LC_FORCE_COEFF_BASE_IDX 5 |
18028 | #define regBIFP1_PCIE_LC_BEST_EQ_SETTINGS 0x4104b9 |
18029 | #define regBIFP1_PCIE_LC_BEST_EQ_SETTINGS_BASE_IDX 5 |
18030 | #define regBIFP1_PCIE_LC_FORCE_EQ_REQ_COEFF 0x4104ba |
18031 | #define regBIFP1_PCIE_LC_FORCE_EQ_REQ_COEFF_BASE_IDX 5 |
18032 | #define regBIFP1_PCIE_LC_CNTL6 0x4104bb |
18033 | #define regBIFP1_PCIE_LC_CNTL6_BASE_IDX 5 |
18034 | #define regBIFP1_PCIE_LC_CNTL7 0x4104bc |
18035 | #define regBIFP1_PCIE_LC_CNTL7_BASE_IDX 5 |
18036 | #define regBIFP1_PCIE_LINK_MANAGEMENT_STATUS 0x4104bd |
18037 | #define regBIFP1_PCIE_LINK_MANAGEMENT_STATUS_BASE_IDX 5 |
18038 | #define regBIFP1_PCIE_LINK_MANAGEMENT_MASK 0x4104be |
18039 | #define regBIFP1_PCIE_LINK_MANAGEMENT_MASK_BASE_IDX 5 |
18040 | #define regBIFP1_PCIE_LINK_MANAGEMENT_CNTL 0x4104bf |
18041 | #define regBIFP1_PCIE_LINK_MANAGEMENT_CNTL_BASE_IDX 5 |
18042 | #define regBIFP1_PCIEP_STRAP_LC 0x4104c0 |
18043 | #define regBIFP1_PCIEP_STRAP_LC_BASE_IDX 5 |
18044 | #define regBIFP1_PCIEP_STRAP_MISC 0x4104c1 |
18045 | #define regBIFP1_PCIEP_STRAP_MISC_BASE_IDX 5 |
18046 | #define regBIFP1_PCIEP_STRAP_LC2 0x4104c2 |
18047 | #define regBIFP1_PCIEP_STRAP_LC2_BASE_IDX 5 |
18048 | #define regBIFP1_PCIE_LC_L1_PM_SUBSTATE 0x4104c6 |
18049 | #define regBIFP1_PCIE_LC_L1_PM_SUBSTATE_BASE_IDX 5 |
18050 | #define regBIFP1_PCIE_LC_L1_PM_SUBSTATE2 0x4104c7 |
18051 | #define regBIFP1_PCIE_LC_L1_PM_SUBSTATE2_BASE_IDX 5 |
18052 | #define regBIFP1_PCIE_LC_PORT_ORDER 0x4104c8 |
18053 | #define regBIFP1_PCIE_LC_PORT_ORDER_BASE_IDX 5 |
18054 | #define regBIFP1_PCIEP_BCH_ECC_CNTL 0x4104d0 |
18055 | #define regBIFP1_PCIEP_BCH_ECC_CNTL_BASE_IDX 5 |
18056 | #define regBIFP1_PCIEP_HPGI_PRIVATE 0x4104d2 |
18057 | #define regBIFP1_PCIEP_HPGI_PRIVATE_BASE_IDX 5 |
18058 | #define regBIFP1_PCIEP_HPGI 0x4104da |
18059 | #define regBIFP1_PCIEP_HPGI_BASE_IDX 5 |
18060 | #define regBIFP1_PCIEP_HCNT_DESCRIPTOR 0x4104db |
18061 | #define regBIFP1_PCIEP_HCNT_DESCRIPTOR_BASE_IDX 5 |
18062 | #define regBIFP1_PCIEP_PERF_CNTL_COUNT_TXCLK 0x4104dc |
18063 | #define regBIFP1_PCIEP_PERF_CNTL_COUNT_TXCLK_BASE_IDX 5 |
18064 | #define regBIFP1_PCIE_LC_CNTL8 0x4104dd |
18065 | #define regBIFP1_PCIE_LC_CNTL8_BASE_IDX 5 |
18066 | #define regBIFP1_PCIE_LC_CNTL9 0x4104de |
18067 | #define regBIFP1_PCIE_LC_CNTL9_BASE_IDX 5 |
18068 | #define regBIFP1_PCIE_LC_FORCE_COEFF2 0x4104df |
18069 | #define regBIFP1_PCIE_LC_FORCE_COEFF2_BASE_IDX 5 |
18070 | #define regBIFP1_PCIE_LC_FORCE_EQ_REQ_COEFF2 0x4104e0 |
18071 | #define regBIFP1_PCIE_LC_FORCE_EQ_REQ_COEFF2_BASE_IDX 5 |
18072 | #define regBIFP1_PCIEP_PERF_CNTL_COUNT_TXCLK_LC 0x4104e1 |
18073 | #define regBIFP1_PCIEP_PERF_CNTL_COUNT_TXCLK_LC_BASE_IDX 5 |
18074 | #define regBIFP1_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES 0x4104e2 |
18075 | #define regBIFP1_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES_BASE_IDX 5 |
18076 | #define regBIFP1_PCIE_LC_CNTL10 0x4104e3 |
18077 | #define regBIFP1_PCIE_LC_CNTL10_BASE_IDX 5 |
18078 | #define regBIFP1_PCIE_LC_CNTL11 0x4104e4 |
18079 | #define regBIFP1_PCIE_LC_CNTL11_BASE_IDX 5 |
18080 | #define regBIFP1_PCIE_LC_CNTL12 0x4104e5 |
18081 | #define regBIFP1_PCIE_LC_CNTL12_BASE_IDX 5 |
18082 | #define regBIFP1_PCIE_LC_SAVE_RESTORE_1 0x4104e6 |
18083 | #define regBIFP1_PCIE_LC_SAVE_RESTORE_1_BASE_IDX 5 |
18084 | #define regBIFP1_PCIE_LC_SAVE_RESTORE_2 0x4104e7 |
18085 | #define regBIFP1_PCIE_LC_SAVE_RESTORE_2_BASE_IDX 5 |
18086 | #define regBIFP1_PCIE_LC_SAVE_RESTORE_3 0x4104e8 |
18087 | #define regBIFP1_PCIE_LC_SAVE_RESTORE_3_BASE_IDX 5 |
18088 | |
18089 | |
18090 | // addressBlock: nbio_pcie0_bifp2_pciedir_p |
18091 | // base address: 0x11142000 |
18092 | #define regBIFP2_PCIEP_RESERVED 0x410800 |
18093 | #define regBIFP2_PCIEP_RESERVED_BASE_IDX 5 |
18094 | #define regBIFP2_PCIEP_SCRATCH 0x410801 |
18095 | #define regBIFP2_PCIEP_SCRATCH_BASE_IDX 5 |
18096 | #define regBIFP2_PCIEP_PORT_CNTL 0x410810 |
18097 | #define regBIFP2_PCIEP_PORT_CNTL_BASE_IDX 5 |
18098 | #define regBIFP2_PCIE_TX_CNTL 0x410820 |
18099 | #define regBIFP2_PCIE_TX_CNTL_BASE_IDX 5 |
18100 | #define regBIFP2_PCIE_TX_REQUESTER_ID 0x410821 |
18101 | #define regBIFP2_PCIE_TX_REQUESTER_ID_BASE_IDX 5 |
18102 | #define regBIFP2_PCIE_TX_VENDOR_SPECIFIC 0x410822 |
18103 | #define regBIFP2_PCIE_TX_VENDOR_SPECIFIC_BASE_IDX 5 |
18104 | #define regBIFP2_PCIE_TX_REQUEST_NUM_CNTL 0x410823 |
18105 | #define regBIFP2_PCIE_TX_REQUEST_NUM_CNTL_BASE_IDX 5 |
18106 | #define regBIFP2_PCIE_TX_SEQ 0x410824 |
18107 | #define regBIFP2_PCIE_TX_SEQ_BASE_IDX 5 |
18108 | #define regBIFP2_PCIE_TX_REPLAY 0x410825 |
18109 | #define regBIFP2_PCIE_TX_REPLAY_BASE_IDX 5 |
18110 | #define regBIFP2_PCIE_TX_ACK_LATENCY_LIMIT 0x410826 |
18111 | #define regBIFP2_PCIE_TX_ACK_LATENCY_LIMIT_BASE_IDX 5 |
18112 | #define regBIFP2_PCIE_TX_NOP_DLLP 0x410827 |
18113 | #define regBIFP2_PCIE_TX_NOP_DLLP_BASE_IDX 5 |
18114 | #define regBIFP2_PCIE_TX_CNTL_2 0x410828 |
18115 | #define regBIFP2_PCIE_TX_CNTL_2_BASE_IDX 5 |
18116 | #define regBIFP2_PCIE_TX_SKID_CTRL 0x41082f |
18117 | #define regBIFP2_PCIE_TX_SKID_CTRL_BASE_IDX 5 |
18118 | #define regBIFP2_PCIE_TX_CREDITS_ADVT_P 0x410830 |
18119 | #define regBIFP2_PCIE_TX_CREDITS_ADVT_P_BASE_IDX 5 |
18120 | #define regBIFP2_PCIE_TX_CREDITS_ADVT_NP 0x410831 |
18121 | #define regBIFP2_PCIE_TX_CREDITS_ADVT_NP_BASE_IDX 5 |
18122 | #define regBIFP2_PCIE_TX_CREDITS_ADVT_CPL 0x410832 |
18123 | #define regBIFP2_PCIE_TX_CREDITS_ADVT_CPL_BASE_IDX 5 |
18124 | #define regBIFP2_PCIE_TX_CREDITS_INIT_P 0x410833 |
18125 | #define regBIFP2_PCIE_TX_CREDITS_INIT_P_BASE_IDX 5 |
18126 | #define regBIFP2_PCIE_TX_CREDITS_INIT_NP 0x410834 |
18127 | #define regBIFP2_PCIE_TX_CREDITS_INIT_NP_BASE_IDX 5 |
18128 | #define regBIFP2_PCIE_TX_CREDITS_INIT_CPL 0x410835 |
18129 | #define regBIFP2_PCIE_TX_CREDITS_INIT_CPL_BASE_IDX 5 |
18130 | #define regBIFP2_PCIE_TX_CREDITS_STATUS 0x410836 |
18131 | #define regBIFP2_PCIE_TX_CREDITS_STATUS_BASE_IDX 5 |
18132 | #define regBIFP2_PCIE_TX_CREDITS_FCU_THRESHOLD 0x410837 |
18133 | #define regBIFP2_PCIE_TX_CREDITS_FCU_THRESHOLD_BASE_IDX 5 |
18134 | #define regBIFP2_PCIE_TX_CCIX_PORT_CNTL0 0x410838 |
18135 | #define regBIFP2_PCIE_TX_CCIX_PORT_CNTL0_BASE_IDX 5 |
18136 | #define regBIFP2_PCIE_TX_CCIX_PORT_CNTL1 0x410839 |
18137 | #define regBIFP2_PCIE_TX_CCIX_PORT_CNTL1_BASE_IDX 5 |
18138 | #define regBIFP2_PCIE_CCIX_STACKED_BASE 0x41083a |
18139 | #define regBIFP2_PCIE_CCIX_STACKED_BASE_BASE_IDX 5 |
18140 | #define regBIFP2_PCIE_CCIX_STACKED_LIMIT 0x41083b |
18141 | #define regBIFP2_PCIE_CCIX_STACKED_LIMIT_BASE_IDX 5 |
18142 | #define regBIFP2_PCIE_CCIX_MISC_STATUS 0x410841 |
18143 | #define regBIFP2_PCIE_CCIX_MISC_STATUS_BASE_IDX 5 |
18144 | #define regBIFP2_PCIE_P_PORT_LANE_STATUS 0x410850 |
18145 | #define regBIFP2_PCIE_P_PORT_LANE_STATUS_BASE_IDX 5 |
18146 | #define regBIFP2_PCIE_FC_P 0x410860 |
18147 | #define regBIFP2_PCIE_FC_P_BASE_IDX 5 |
18148 | #define regBIFP2_PCIE_FC_NP 0x410861 |
18149 | #define regBIFP2_PCIE_FC_NP_BASE_IDX 5 |
18150 | #define regBIFP2_PCIE_FC_CPL 0x410862 |
18151 | #define regBIFP2_PCIE_FC_CPL_BASE_IDX 5 |
18152 | #define regBIFP2_PCIE_FC_P_VC1 0x410863 |
18153 | #define regBIFP2_PCIE_FC_P_VC1_BASE_IDX 5 |
18154 | #define regBIFP2_PCIE_FC_NP_VC1 0x410864 |
18155 | #define regBIFP2_PCIE_FC_NP_VC1_BASE_IDX 5 |
18156 | #define regBIFP2_PCIE_FC_CPL_VC1 0x410865 |
18157 | #define regBIFP2_PCIE_FC_CPL_VC1_BASE_IDX 5 |
18158 | #define regBIFP2_PCIE_ERR_CNTL 0x41086a |
18159 | #define regBIFP2_PCIE_ERR_CNTL_BASE_IDX 5 |
18160 | #define regBIFP2_PCIE_RX_CNTL 0x410870 |
18161 | #define regBIFP2_PCIE_RX_CNTL_BASE_IDX 5 |
18162 | #define regBIFP2_PCIE_RX_EXPECTED_SEQNUM 0x410871 |
18163 | #define regBIFP2_PCIE_RX_EXPECTED_SEQNUM_BASE_IDX 5 |
18164 | #define regBIFP2_PCIE_RX_VENDOR_SPECIFIC 0x410872 |
18165 | #define regBIFP2_PCIE_RX_VENDOR_SPECIFIC_BASE_IDX 5 |
18166 | #define regBIFP2_PCIE_RX_CNTL3 0x410874 |
18167 | #define regBIFP2_PCIE_RX_CNTL3_BASE_IDX 5 |
18168 | #define regBIFP2_PCIE_RX_CREDITS_ALLOCATED_P 0x410880 |
18169 | #define regBIFP2_PCIE_RX_CREDITS_ALLOCATED_P_BASE_IDX 5 |
18170 | #define regBIFP2_PCIE_RX_CREDITS_ALLOCATED_NP 0x410881 |
18171 | #define regBIFP2_PCIE_RX_CREDITS_ALLOCATED_NP_BASE_IDX 5 |
18172 | #define regBIFP2_PCIE_RX_CREDITS_ALLOCATED_CPL 0x410882 |
18173 | #define regBIFP2_PCIE_RX_CREDITS_ALLOCATED_CPL_BASE_IDX 5 |
18174 | #define regBIFP2_PCIEP_ERROR_INJECT_PHYSICAL 0x410883 |
18175 | #define regBIFP2_PCIEP_ERROR_INJECT_PHYSICAL_BASE_IDX 5 |
18176 | #define regBIFP2_PCIEP_ERROR_INJECT_TRANSACTION 0x410884 |
18177 | #define regBIFP2_PCIEP_ERROR_INJECT_TRANSACTION_BASE_IDX 5 |
18178 | #define regBIFP2_PCIEP_NAK_COUNTER 0x410886 |
18179 | #define regBIFP2_PCIEP_NAK_COUNTER_BASE_IDX 5 |
18180 | #define regBIFP2_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS 0x410888 |
18181 | #define regBIFP2_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS_BASE_IDX 5 |
18182 | #define regBIFP2_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES 0x410889 |
18183 | #define regBIFP2_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES_BASE_IDX 5 |
18184 | #define regBIFP2_PCIE_AER_PRIV_UNCORRECTABLE_MASK 0x41088c |
18185 | #define regBIFP2_PCIE_AER_PRIV_UNCORRECTABLE_MASK_BASE_IDX 5 |
18186 | #define regBIFP2_PCIE_AER_PRIV_TRIGGER 0x41088d |
18187 | #define regBIFP2_PCIE_AER_PRIV_TRIGGER_BASE_IDX 5 |
18188 | #define regBIFP2_PCIE_LC_CNTL 0x4108a0 |
18189 | #define regBIFP2_PCIE_LC_CNTL_BASE_IDX 5 |
18190 | #define regBIFP2_PCIE_LC_TRAINING_CNTL 0x4108a1 |
18191 | #define regBIFP2_PCIE_LC_TRAINING_CNTL_BASE_IDX 5 |
18192 | #define regBIFP2_PCIE_LC_LINK_WIDTH_CNTL 0x4108a2 |
18193 | #define regBIFP2_PCIE_LC_LINK_WIDTH_CNTL_BASE_IDX 5 |
18194 | #define regBIFP2_PCIE_LC_N_FTS_CNTL 0x4108a3 |
18195 | #define regBIFP2_PCIE_LC_N_FTS_CNTL_BASE_IDX 5 |
18196 | #define regBIFP2_PCIE_LC_SPEED_CNTL 0x4108a4 |
18197 | #define regBIFP2_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
18198 | #define regBIFP2_PCIE_LC_STATE0 0x4108a5 |
18199 | #define regBIFP2_PCIE_LC_STATE0_BASE_IDX 5 |
18200 | #define regBIFP2_PCIE_LC_STATE1 0x4108a6 |
18201 | #define regBIFP2_PCIE_LC_STATE1_BASE_IDX 5 |
18202 | #define regBIFP2_PCIE_LC_STATE2 0x4108a7 |
18203 | #define regBIFP2_PCIE_LC_STATE2_BASE_IDX 5 |
18204 | #define regBIFP2_PCIE_LC_STATE3 0x4108a8 |
18205 | #define regBIFP2_PCIE_LC_STATE3_BASE_IDX 5 |
18206 | #define regBIFP2_PCIE_LC_STATE4 0x4108a9 |
18207 | #define regBIFP2_PCIE_LC_STATE4_BASE_IDX 5 |
18208 | #define regBIFP2_PCIE_LC_STATE5 0x4108aa |
18209 | #define regBIFP2_PCIE_LC_STATE5_BASE_IDX 5 |
18210 | #define regBIFP2_PCIE_LINK_MANAGEMENT_CNTL2 0x4108ab |
18211 | #define regBIFP2_PCIE_LINK_MANAGEMENT_CNTL2_BASE_IDX 5 |
18212 | #define regBIFP2_PCIE_LC_CNTL2 0x4108b1 |
18213 | #define regBIFP2_PCIE_LC_CNTL2_BASE_IDX 5 |
18214 | #define regBIFP2_PCIE_LC_BW_CHANGE_CNTL 0x4108b2 |
18215 | #define regBIFP2_PCIE_LC_BW_CHANGE_CNTL_BASE_IDX 5 |
18216 | #define regBIFP2_PCIE_LC_CDR_CNTL 0x4108b3 |
18217 | #define regBIFP2_PCIE_LC_CDR_CNTL_BASE_IDX 5 |
18218 | #define regBIFP2_PCIE_LC_LANE_CNTL 0x4108b4 |
18219 | #define regBIFP2_PCIE_LC_LANE_CNTL_BASE_IDX 5 |
18220 | #define regBIFP2_PCIE_LC_CNTL3 0x4108b5 |
18221 | #define regBIFP2_PCIE_LC_CNTL3_BASE_IDX 5 |
18222 | #define regBIFP2_PCIE_LC_CNTL4 0x4108b6 |
18223 | #define regBIFP2_PCIE_LC_CNTL4_BASE_IDX 5 |
18224 | #define regBIFP2_PCIE_LC_CNTL5 0x4108b7 |
18225 | #define regBIFP2_PCIE_LC_CNTL5_BASE_IDX 5 |
18226 | #define regBIFP2_PCIE_LC_FORCE_COEFF 0x4108b8 |
18227 | #define regBIFP2_PCIE_LC_FORCE_COEFF_BASE_IDX 5 |
18228 | #define regBIFP2_PCIE_LC_BEST_EQ_SETTINGS 0x4108b9 |
18229 | #define regBIFP2_PCIE_LC_BEST_EQ_SETTINGS_BASE_IDX 5 |
18230 | #define regBIFP2_PCIE_LC_FORCE_EQ_REQ_COEFF 0x4108ba |
18231 | #define regBIFP2_PCIE_LC_FORCE_EQ_REQ_COEFF_BASE_IDX 5 |
18232 | #define regBIFP2_PCIE_LC_CNTL6 0x4108bb |
18233 | #define regBIFP2_PCIE_LC_CNTL6_BASE_IDX 5 |
18234 | #define regBIFP2_PCIE_LC_CNTL7 0x4108bc |
18235 | #define regBIFP2_PCIE_LC_CNTL7_BASE_IDX 5 |
18236 | #define regBIFP2_PCIE_LINK_MANAGEMENT_STATUS 0x4108bd |
18237 | #define regBIFP2_PCIE_LINK_MANAGEMENT_STATUS_BASE_IDX 5 |
18238 | #define regBIFP2_PCIE_LINK_MANAGEMENT_MASK 0x4108be |
18239 | #define regBIFP2_PCIE_LINK_MANAGEMENT_MASK_BASE_IDX 5 |
18240 | #define regBIFP2_PCIE_LINK_MANAGEMENT_CNTL 0x4108bf |
18241 | #define regBIFP2_PCIE_LINK_MANAGEMENT_CNTL_BASE_IDX 5 |
18242 | #define regBIFP2_PCIEP_STRAP_LC 0x4108c0 |
18243 | #define regBIFP2_PCIEP_STRAP_LC_BASE_IDX 5 |
18244 | #define regBIFP2_PCIEP_STRAP_MISC 0x4108c1 |
18245 | #define regBIFP2_PCIEP_STRAP_MISC_BASE_IDX 5 |
18246 | #define regBIFP2_PCIEP_STRAP_LC2 0x4108c2 |
18247 | #define regBIFP2_PCIEP_STRAP_LC2_BASE_IDX 5 |
18248 | #define regBIFP2_PCIE_LC_L1_PM_SUBSTATE 0x4108c6 |
18249 | #define regBIFP2_PCIE_LC_L1_PM_SUBSTATE_BASE_IDX 5 |
18250 | #define regBIFP2_PCIE_LC_L1_PM_SUBSTATE2 0x4108c7 |
18251 | #define regBIFP2_PCIE_LC_L1_PM_SUBSTATE2_BASE_IDX 5 |
18252 | #define regBIFP2_PCIE_LC_PORT_ORDER 0x4108c8 |
18253 | #define regBIFP2_PCIE_LC_PORT_ORDER_BASE_IDX 5 |
18254 | #define regBIFP2_PCIEP_BCH_ECC_CNTL 0x4108d0 |
18255 | #define regBIFP2_PCIEP_BCH_ECC_CNTL_BASE_IDX 5 |
18256 | #define regBIFP2_PCIEP_HPGI_PRIVATE 0x4108d2 |
18257 | #define regBIFP2_PCIEP_HPGI_PRIVATE_BASE_IDX 5 |
18258 | #define regBIFP2_PCIEP_HPGI 0x4108da |
18259 | #define regBIFP2_PCIEP_HPGI_BASE_IDX 5 |
18260 | #define regBIFP2_PCIEP_HCNT_DESCRIPTOR 0x4108db |
18261 | #define regBIFP2_PCIEP_HCNT_DESCRIPTOR_BASE_IDX 5 |
18262 | #define regBIFP2_PCIEP_PERF_CNTL_COUNT_TXCLK 0x4108dc |
18263 | #define regBIFP2_PCIEP_PERF_CNTL_COUNT_TXCLK_BASE_IDX 5 |
18264 | #define regBIFP2_PCIE_LC_CNTL8 0x4108dd |
18265 | #define regBIFP2_PCIE_LC_CNTL8_BASE_IDX 5 |
18266 | #define regBIFP2_PCIE_LC_CNTL9 0x4108de |
18267 | #define regBIFP2_PCIE_LC_CNTL9_BASE_IDX 5 |
18268 | #define regBIFP2_PCIE_LC_FORCE_COEFF2 0x4108df |
18269 | #define regBIFP2_PCIE_LC_FORCE_COEFF2_BASE_IDX 5 |
18270 | #define regBIFP2_PCIE_LC_FORCE_EQ_REQ_COEFF2 0x4108e0 |
18271 | #define regBIFP2_PCIE_LC_FORCE_EQ_REQ_COEFF2_BASE_IDX 5 |
18272 | #define regBIFP2_PCIEP_PERF_CNTL_COUNT_TXCLK_LC 0x4108e1 |
18273 | #define regBIFP2_PCIEP_PERF_CNTL_COUNT_TXCLK_LC_BASE_IDX 5 |
18274 | #define regBIFP2_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES 0x4108e2 |
18275 | #define regBIFP2_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES_BASE_IDX 5 |
18276 | #define regBIFP2_PCIE_LC_CNTL10 0x4108e3 |
18277 | #define regBIFP2_PCIE_LC_CNTL10_BASE_IDX 5 |
18278 | #define regBIFP2_PCIE_LC_CNTL11 0x4108e4 |
18279 | #define regBIFP2_PCIE_LC_CNTL11_BASE_IDX 5 |
18280 | #define regBIFP2_PCIE_LC_CNTL12 0x4108e5 |
18281 | #define regBIFP2_PCIE_LC_CNTL12_BASE_IDX 5 |
18282 | #define regBIFP2_PCIE_LC_SAVE_RESTORE_1 0x4108e6 |
18283 | #define regBIFP2_PCIE_LC_SAVE_RESTORE_1_BASE_IDX 5 |
18284 | #define regBIFP2_PCIE_LC_SAVE_RESTORE_2 0x4108e7 |
18285 | #define regBIFP2_PCIE_LC_SAVE_RESTORE_2_BASE_IDX 5 |
18286 | #define regBIFP2_PCIE_LC_SAVE_RESTORE_3 0x4108e8 |
18287 | #define regBIFP2_PCIE_LC_SAVE_RESTORE_3_BASE_IDX 5 |
18288 | |
18289 | |
18290 | // addressBlock: nbio_pcie0_bifp3_pciedir_p |
18291 | // base address: 0x11143000 |
18292 | #define regBIFP3_PCIEP_RESERVED 0x410c00 |
18293 | #define regBIFP3_PCIEP_RESERVED_BASE_IDX 5 |
18294 | #define regBIFP3_PCIEP_SCRATCH 0x410c01 |
18295 | #define regBIFP3_PCIEP_SCRATCH_BASE_IDX 5 |
18296 | #define regBIFP3_PCIEP_PORT_CNTL 0x410c10 |
18297 | #define regBIFP3_PCIEP_PORT_CNTL_BASE_IDX 5 |
18298 | #define regBIFP3_PCIE_TX_CNTL 0x410c20 |
18299 | #define regBIFP3_PCIE_TX_CNTL_BASE_IDX 5 |
18300 | #define regBIFP3_PCIE_TX_REQUESTER_ID 0x410c21 |
18301 | #define regBIFP3_PCIE_TX_REQUESTER_ID_BASE_IDX 5 |
18302 | #define regBIFP3_PCIE_TX_VENDOR_SPECIFIC 0x410c22 |
18303 | #define regBIFP3_PCIE_TX_VENDOR_SPECIFIC_BASE_IDX 5 |
18304 | #define regBIFP3_PCIE_TX_REQUEST_NUM_CNTL 0x410c23 |
18305 | #define regBIFP3_PCIE_TX_REQUEST_NUM_CNTL_BASE_IDX 5 |
18306 | #define regBIFP3_PCIE_TX_SEQ 0x410c24 |
18307 | #define regBIFP3_PCIE_TX_SEQ_BASE_IDX 5 |
18308 | #define regBIFP3_PCIE_TX_REPLAY 0x410c25 |
18309 | #define regBIFP3_PCIE_TX_REPLAY_BASE_IDX 5 |
18310 | #define regBIFP3_PCIE_TX_ACK_LATENCY_LIMIT 0x410c26 |
18311 | #define regBIFP3_PCIE_TX_ACK_LATENCY_LIMIT_BASE_IDX 5 |
18312 | #define regBIFP3_PCIE_TX_NOP_DLLP 0x410c27 |
18313 | #define regBIFP3_PCIE_TX_NOP_DLLP_BASE_IDX 5 |
18314 | #define regBIFP3_PCIE_TX_CNTL_2 0x410c28 |
18315 | #define regBIFP3_PCIE_TX_CNTL_2_BASE_IDX 5 |
18316 | #define regBIFP3_PCIE_TX_SKID_CTRL 0x410c2f |
18317 | #define regBIFP3_PCIE_TX_SKID_CTRL_BASE_IDX 5 |
18318 | #define regBIFP3_PCIE_TX_CREDITS_ADVT_P 0x410c30 |
18319 | #define regBIFP3_PCIE_TX_CREDITS_ADVT_P_BASE_IDX 5 |
18320 | #define regBIFP3_PCIE_TX_CREDITS_ADVT_NP 0x410c31 |
18321 | #define regBIFP3_PCIE_TX_CREDITS_ADVT_NP_BASE_IDX 5 |
18322 | #define regBIFP3_PCIE_TX_CREDITS_ADVT_CPL 0x410c32 |
18323 | #define regBIFP3_PCIE_TX_CREDITS_ADVT_CPL_BASE_IDX 5 |
18324 | #define regBIFP3_PCIE_TX_CREDITS_INIT_P 0x410c33 |
18325 | #define regBIFP3_PCIE_TX_CREDITS_INIT_P_BASE_IDX 5 |
18326 | #define regBIFP3_PCIE_TX_CREDITS_INIT_NP 0x410c34 |
18327 | #define regBIFP3_PCIE_TX_CREDITS_INIT_NP_BASE_IDX 5 |
18328 | #define regBIFP3_PCIE_TX_CREDITS_INIT_CPL 0x410c35 |
18329 | #define regBIFP3_PCIE_TX_CREDITS_INIT_CPL_BASE_IDX 5 |
18330 | #define regBIFP3_PCIE_TX_CREDITS_STATUS 0x410c36 |
18331 | #define regBIFP3_PCIE_TX_CREDITS_STATUS_BASE_IDX 5 |
18332 | #define regBIFP3_PCIE_TX_CREDITS_FCU_THRESHOLD 0x410c37 |
18333 | #define regBIFP3_PCIE_TX_CREDITS_FCU_THRESHOLD_BASE_IDX 5 |
18334 | #define regBIFP3_PCIE_TX_CCIX_PORT_CNTL0 0x410c38 |
18335 | #define regBIFP3_PCIE_TX_CCIX_PORT_CNTL0_BASE_IDX 5 |
18336 | #define regBIFP3_PCIE_TX_CCIX_PORT_CNTL1 0x410c39 |
18337 | #define regBIFP3_PCIE_TX_CCIX_PORT_CNTL1_BASE_IDX 5 |
18338 | #define regBIFP3_PCIE_CCIX_STACKED_BASE 0x410c3a |
18339 | #define regBIFP3_PCIE_CCIX_STACKED_BASE_BASE_IDX 5 |
18340 | #define regBIFP3_PCIE_CCIX_STACKED_LIMIT 0x410c3b |
18341 | #define regBIFP3_PCIE_CCIX_STACKED_LIMIT_BASE_IDX 5 |
18342 | #define regBIFP3_PCIE_CCIX_MISC_STATUS 0x410c41 |
18343 | #define regBIFP3_PCIE_CCIX_MISC_STATUS_BASE_IDX 5 |
18344 | #define regBIFP3_PCIE_P_PORT_LANE_STATUS 0x410c50 |
18345 | #define regBIFP3_PCIE_P_PORT_LANE_STATUS_BASE_IDX 5 |
18346 | #define regBIFP3_PCIE_FC_P 0x410c60 |
18347 | #define regBIFP3_PCIE_FC_P_BASE_IDX 5 |
18348 | #define regBIFP3_PCIE_FC_NP 0x410c61 |
18349 | #define regBIFP3_PCIE_FC_NP_BASE_IDX 5 |
18350 | #define regBIFP3_PCIE_FC_CPL 0x410c62 |
18351 | #define regBIFP3_PCIE_FC_CPL_BASE_IDX 5 |
18352 | #define regBIFP3_PCIE_FC_P_VC1 0x410c63 |
18353 | #define regBIFP3_PCIE_FC_P_VC1_BASE_IDX 5 |
18354 | #define regBIFP3_PCIE_FC_NP_VC1 0x410c64 |
18355 | #define regBIFP3_PCIE_FC_NP_VC1_BASE_IDX 5 |
18356 | #define regBIFP3_PCIE_FC_CPL_VC1 0x410c65 |
18357 | #define regBIFP3_PCIE_FC_CPL_VC1_BASE_IDX 5 |
18358 | #define regBIFP3_PCIE_ERR_CNTL 0x410c6a |
18359 | #define regBIFP3_PCIE_ERR_CNTL_BASE_IDX 5 |
18360 | #define regBIFP3_PCIE_RX_CNTL 0x410c70 |
18361 | #define regBIFP3_PCIE_RX_CNTL_BASE_IDX 5 |
18362 | #define regBIFP3_PCIE_RX_EXPECTED_SEQNUM 0x410c71 |
18363 | #define regBIFP3_PCIE_RX_EXPECTED_SEQNUM_BASE_IDX 5 |
18364 | #define regBIFP3_PCIE_RX_VENDOR_SPECIFIC 0x410c72 |
18365 | #define regBIFP3_PCIE_RX_VENDOR_SPECIFIC_BASE_IDX 5 |
18366 | #define regBIFP3_PCIE_RX_CNTL3 0x410c74 |
18367 | #define regBIFP3_PCIE_RX_CNTL3_BASE_IDX 5 |
18368 | #define regBIFP3_PCIE_RX_CREDITS_ALLOCATED_P 0x410c80 |
18369 | #define regBIFP3_PCIE_RX_CREDITS_ALLOCATED_P_BASE_IDX 5 |
18370 | #define regBIFP3_PCIE_RX_CREDITS_ALLOCATED_NP 0x410c81 |
18371 | #define regBIFP3_PCIE_RX_CREDITS_ALLOCATED_NP_BASE_IDX 5 |
18372 | #define regBIFP3_PCIE_RX_CREDITS_ALLOCATED_CPL 0x410c82 |
18373 | #define regBIFP3_PCIE_RX_CREDITS_ALLOCATED_CPL_BASE_IDX 5 |
18374 | #define regBIFP3_PCIEP_ERROR_INJECT_PHYSICAL 0x410c83 |
18375 | #define regBIFP3_PCIEP_ERROR_INJECT_PHYSICAL_BASE_IDX 5 |
18376 | #define regBIFP3_PCIEP_ERROR_INJECT_TRANSACTION 0x410c84 |
18377 | #define regBIFP3_PCIEP_ERROR_INJECT_TRANSACTION_BASE_IDX 5 |
18378 | #define regBIFP3_PCIEP_NAK_COUNTER 0x410c86 |
18379 | #define regBIFP3_PCIEP_NAK_COUNTER_BASE_IDX 5 |
18380 | #define regBIFP3_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS 0x410c88 |
18381 | #define regBIFP3_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS_BASE_IDX 5 |
18382 | #define regBIFP3_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES 0x410c89 |
18383 | #define regBIFP3_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES_BASE_IDX 5 |
18384 | #define regBIFP3_PCIE_AER_PRIV_UNCORRECTABLE_MASK 0x410c8c |
18385 | #define regBIFP3_PCIE_AER_PRIV_UNCORRECTABLE_MASK_BASE_IDX 5 |
18386 | #define regBIFP3_PCIE_AER_PRIV_TRIGGER 0x410c8d |
18387 | #define regBIFP3_PCIE_AER_PRIV_TRIGGER_BASE_IDX 5 |
18388 | #define regBIFP3_PCIE_LC_CNTL 0x410ca0 |
18389 | #define regBIFP3_PCIE_LC_CNTL_BASE_IDX 5 |
18390 | #define regBIFP3_PCIE_LC_TRAINING_CNTL 0x410ca1 |
18391 | #define regBIFP3_PCIE_LC_TRAINING_CNTL_BASE_IDX 5 |
18392 | #define regBIFP3_PCIE_LC_LINK_WIDTH_CNTL 0x410ca2 |
18393 | #define regBIFP3_PCIE_LC_LINK_WIDTH_CNTL_BASE_IDX 5 |
18394 | #define regBIFP3_PCIE_LC_N_FTS_CNTL 0x410ca3 |
18395 | #define regBIFP3_PCIE_LC_N_FTS_CNTL_BASE_IDX 5 |
18396 | #define regBIFP3_PCIE_LC_SPEED_CNTL 0x410ca4 |
18397 | #define regBIFP3_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
18398 | #define regBIFP3_PCIE_LC_STATE0 0x410ca5 |
18399 | #define regBIFP3_PCIE_LC_STATE0_BASE_IDX 5 |
18400 | #define regBIFP3_PCIE_LC_STATE1 0x410ca6 |
18401 | #define regBIFP3_PCIE_LC_STATE1_BASE_IDX 5 |
18402 | #define regBIFP3_PCIE_LC_STATE2 0x410ca7 |
18403 | #define regBIFP3_PCIE_LC_STATE2_BASE_IDX 5 |
18404 | #define regBIFP3_PCIE_LC_STATE3 0x410ca8 |
18405 | #define regBIFP3_PCIE_LC_STATE3_BASE_IDX 5 |
18406 | #define regBIFP3_PCIE_LC_STATE4 0x410ca9 |
18407 | #define regBIFP3_PCIE_LC_STATE4_BASE_IDX 5 |
18408 | #define regBIFP3_PCIE_LC_STATE5 0x410caa |
18409 | #define regBIFP3_PCIE_LC_STATE5_BASE_IDX 5 |
18410 | #define regBIFP3_PCIE_LINK_MANAGEMENT_CNTL2 0x410cab |
18411 | #define regBIFP3_PCIE_LINK_MANAGEMENT_CNTL2_BASE_IDX 5 |
18412 | #define regBIFP3_PCIE_LC_CNTL2 0x410cb1 |
18413 | #define regBIFP3_PCIE_LC_CNTL2_BASE_IDX 5 |
18414 | #define regBIFP3_PCIE_LC_BW_CHANGE_CNTL 0x410cb2 |
18415 | #define regBIFP3_PCIE_LC_BW_CHANGE_CNTL_BASE_IDX 5 |
18416 | #define regBIFP3_PCIE_LC_CDR_CNTL 0x410cb3 |
18417 | #define regBIFP3_PCIE_LC_CDR_CNTL_BASE_IDX 5 |
18418 | #define regBIFP3_PCIE_LC_LANE_CNTL 0x410cb4 |
18419 | #define regBIFP3_PCIE_LC_LANE_CNTL_BASE_IDX 5 |
18420 | #define regBIFP3_PCIE_LC_CNTL3 0x410cb5 |
18421 | #define regBIFP3_PCIE_LC_CNTL3_BASE_IDX 5 |
18422 | #define regBIFP3_PCIE_LC_CNTL4 0x410cb6 |
18423 | #define regBIFP3_PCIE_LC_CNTL4_BASE_IDX 5 |
18424 | #define regBIFP3_PCIE_LC_CNTL5 0x410cb7 |
18425 | #define regBIFP3_PCIE_LC_CNTL5_BASE_IDX 5 |
18426 | #define regBIFP3_PCIE_LC_FORCE_COEFF 0x410cb8 |
18427 | #define regBIFP3_PCIE_LC_FORCE_COEFF_BASE_IDX 5 |
18428 | #define regBIFP3_PCIE_LC_BEST_EQ_SETTINGS 0x410cb9 |
18429 | #define regBIFP3_PCIE_LC_BEST_EQ_SETTINGS_BASE_IDX 5 |
18430 | #define regBIFP3_PCIE_LC_FORCE_EQ_REQ_COEFF 0x410cba |
18431 | #define regBIFP3_PCIE_LC_FORCE_EQ_REQ_COEFF_BASE_IDX 5 |
18432 | #define regBIFP3_PCIE_LC_CNTL6 0x410cbb |
18433 | #define regBIFP3_PCIE_LC_CNTL6_BASE_IDX 5 |
18434 | #define regBIFP3_PCIE_LC_CNTL7 0x410cbc |
18435 | #define regBIFP3_PCIE_LC_CNTL7_BASE_IDX 5 |
18436 | #define regBIFP3_PCIE_LINK_MANAGEMENT_STATUS 0x410cbd |
18437 | #define regBIFP3_PCIE_LINK_MANAGEMENT_STATUS_BASE_IDX 5 |
18438 | #define regBIFP3_PCIE_LINK_MANAGEMENT_MASK 0x410cbe |
18439 | #define regBIFP3_PCIE_LINK_MANAGEMENT_MASK_BASE_IDX 5 |
18440 | #define regBIFP3_PCIE_LINK_MANAGEMENT_CNTL 0x410cbf |
18441 | #define regBIFP3_PCIE_LINK_MANAGEMENT_CNTL_BASE_IDX 5 |
18442 | #define regBIFP3_PCIEP_STRAP_LC 0x410cc0 |
18443 | #define regBIFP3_PCIEP_STRAP_LC_BASE_IDX 5 |
18444 | #define regBIFP3_PCIEP_STRAP_MISC 0x410cc1 |
18445 | #define regBIFP3_PCIEP_STRAP_MISC_BASE_IDX 5 |
18446 | #define regBIFP3_PCIEP_STRAP_LC2 0x410cc2 |
18447 | #define regBIFP3_PCIEP_STRAP_LC2_BASE_IDX 5 |
18448 | #define regBIFP3_PCIE_LC_L1_PM_SUBSTATE 0x410cc6 |
18449 | #define regBIFP3_PCIE_LC_L1_PM_SUBSTATE_BASE_IDX 5 |
18450 | #define regBIFP3_PCIE_LC_L1_PM_SUBSTATE2 0x410cc7 |
18451 | #define regBIFP3_PCIE_LC_L1_PM_SUBSTATE2_BASE_IDX 5 |
18452 | #define regBIFP3_PCIE_LC_PORT_ORDER 0x410cc8 |
18453 | #define regBIFP3_PCIE_LC_PORT_ORDER_BASE_IDX 5 |
18454 | #define regBIFP3_PCIEP_BCH_ECC_CNTL 0x410cd0 |
18455 | #define regBIFP3_PCIEP_BCH_ECC_CNTL_BASE_IDX 5 |
18456 | #define regBIFP3_PCIEP_HPGI_PRIVATE 0x410cd2 |
18457 | #define regBIFP3_PCIEP_HPGI_PRIVATE_BASE_IDX 5 |
18458 | #define regBIFP3_PCIEP_HPGI 0x410cda |
18459 | #define regBIFP3_PCIEP_HPGI_BASE_IDX 5 |
18460 | #define regBIFP3_PCIEP_HCNT_DESCRIPTOR 0x410cdb |
18461 | #define regBIFP3_PCIEP_HCNT_DESCRIPTOR_BASE_IDX 5 |
18462 | #define regBIFP3_PCIEP_PERF_CNTL_COUNT_TXCLK 0x410cdc |
18463 | #define regBIFP3_PCIEP_PERF_CNTL_COUNT_TXCLK_BASE_IDX 5 |
18464 | #define regBIFP3_PCIE_LC_CNTL8 0x410cdd |
18465 | #define regBIFP3_PCIE_LC_CNTL8_BASE_IDX 5 |
18466 | #define regBIFP3_PCIE_LC_CNTL9 0x410cde |
18467 | #define regBIFP3_PCIE_LC_CNTL9_BASE_IDX 5 |
18468 | #define regBIFP3_PCIE_LC_FORCE_COEFF2 0x410cdf |
18469 | #define regBIFP3_PCIE_LC_FORCE_COEFF2_BASE_IDX 5 |
18470 | #define regBIFP3_PCIE_LC_FORCE_EQ_REQ_COEFF2 0x410ce0 |
18471 | #define regBIFP3_PCIE_LC_FORCE_EQ_REQ_COEFF2_BASE_IDX 5 |
18472 | #define regBIFP3_PCIEP_PERF_CNTL_COUNT_TXCLK_LC 0x410ce1 |
18473 | #define regBIFP3_PCIEP_PERF_CNTL_COUNT_TXCLK_LC_BASE_IDX 5 |
18474 | #define regBIFP3_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES 0x410ce2 |
18475 | #define regBIFP3_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES_BASE_IDX 5 |
18476 | #define regBIFP3_PCIE_LC_CNTL10 0x410ce3 |
18477 | #define regBIFP3_PCIE_LC_CNTL10_BASE_IDX 5 |
18478 | #define regBIFP3_PCIE_LC_CNTL11 0x410ce4 |
18479 | #define regBIFP3_PCIE_LC_CNTL11_BASE_IDX 5 |
18480 | #define regBIFP3_PCIE_LC_CNTL12 0x410ce5 |
18481 | #define regBIFP3_PCIE_LC_CNTL12_BASE_IDX 5 |
18482 | #define regBIFP3_PCIE_LC_SAVE_RESTORE_1 0x410ce6 |
18483 | #define regBIFP3_PCIE_LC_SAVE_RESTORE_1_BASE_IDX 5 |
18484 | #define regBIFP3_PCIE_LC_SAVE_RESTORE_2 0x410ce7 |
18485 | #define regBIFP3_PCIE_LC_SAVE_RESTORE_2_BASE_IDX 5 |
18486 | #define regBIFP3_PCIE_LC_SAVE_RESTORE_3 0x410ce8 |
18487 | #define regBIFP3_PCIE_LC_SAVE_RESTORE_3_BASE_IDX 5 |
18488 | |
18489 | |
18490 | // addressBlock: nbio_pcie0_bifp4_pciedir_p |
18491 | // base address: 0x11144000 |
18492 | #define regBIFP4_PCIEP_RESERVED 0x411000 |
18493 | #define regBIFP4_PCIEP_RESERVED_BASE_IDX 5 |
18494 | #define regBIFP4_PCIEP_SCRATCH 0x411001 |
18495 | #define regBIFP4_PCIEP_SCRATCH_BASE_IDX 5 |
18496 | #define regBIFP4_PCIEP_PORT_CNTL 0x411010 |
18497 | #define regBIFP4_PCIEP_PORT_CNTL_BASE_IDX 5 |
18498 | #define regBIFP4_PCIE_TX_CNTL 0x411020 |
18499 | #define regBIFP4_PCIE_TX_CNTL_BASE_IDX 5 |
18500 | #define regBIFP4_PCIE_TX_REQUESTER_ID 0x411021 |
18501 | #define regBIFP4_PCIE_TX_REQUESTER_ID_BASE_IDX 5 |
18502 | #define regBIFP4_PCIE_TX_VENDOR_SPECIFIC 0x411022 |
18503 | #define regBIFP4_PCIE_TX_VENDOR_SPECIFIC_BASE_IDX 5 |
18504 | #define regBIFP4_PCIE_TX_REQUEST_NUM_CNTL 0x411023 |
18505 | #define regBIFP4_PCIE_TX_REQUEST_NUM_CNTL_BASE_IDX 5 |
18506 | #define regBIFP4_PCIE_TX_SEQ 0x411024 |
18507 | #define regBIFP4_PCIE_TX_SEQ_BASE_IDX 5 |
18508 | #define regBIFP4_PCIE_TX_REPLAY 0x411025 |
18509 | #define regBIFP4_PCIE_TX_REPLAY_BASE_IDX 5 |
18510 | #define regBIFP4_PCIE_TX_ACK_LATENCY_LIMIT 0x411026 |
18511 | #define regBIFP4_PCIE_TX_ACK_LATENCY_LIMIT_BASE_IDX 5 |
18512 | #define regBIFP4_PCIE_TX_NOP_DLLP 0x411027 |
18513 | #define regBIFP4_PCIE_TX_NOP_DLLP_BASE_IDX 5 |
18514 | #define regBIFP4_PCIE_TX_CNTL_2 0x411028 |
18515 | #define regBIFP4_PCIE_TX_CNTL_2_BASE_IDX 5 |
18516 | #define regBIFP4_PCIE_TX_SKID_CTRL 0x41102f |
18517 | #define regBIFP4_PCIE_TX_SKID_CTRL_BASE_IDX 5 |
18518 | #define regBIFP4_PCIE_TX_CREDITS_ADVT_P 0x411030 |
18519 | #define regBIFP4_PCIE_TX_CREDITS_ADVT_P_BASE_IDX 5 |
18520 | #define regBIFP4_PCIE_TX_CREDITS_ADVT_NP 0x411031 |
18521 | #define regBIFP4_PCIE_TX_CREDITS_ADVT_NP_BASE_IDX 5 |
18522 | #define regBIFP4_PCIE_TX_CREDITS_ADVT_CPL 0x411032 |
18523 | #define regBIFP4_PCIE_TX_CREDITS_ADVT_CPL_BASE_IDX 5 |
18524 | #define regBIFP4_PCIE_TX_CREDITS_INIT_P 0x411033 |
18525 | #define regBIFP4_PCIE_TX_CREDITS_INIT_P_BASE_IDX 5 |
18526 | #define regBIFP4_PCIE_TX_CREDITS_INIT_NP 0x411034 |
18527 | #define regBIFP4_PCIE_TX_CREDITS_INIT_NP_BASE_IDX 5 |
18528 | #define regBIFP4_PCIE_TX_CREDITS_INIT_CPL 0x411035 |
18529 | #define regBIFP4_PCIE_TX_CREDITS_INIT_CPL_BASE_IDX 5 |
18530 | #define regBIFP4_PCIE_TX_CREDITS_STATUS 0x411036 |
18531 | #define regBIFP4_PCIE_TX_CREDITS_STATUS_BASE_IDX 5 |
18532 | #define regBIFP4_PCIE_TX_CREDITS_FCU_THRESHOLD 0x411037 |
18533 | #define regBIFP4_PCIE_TX_CREDITS_FCU_THRESHOLD_BASE_IDX 5 |
18534 | #define regBIFP4_PCIE_TX_CCIX_PORT_CNTL0 0x411038 |
18535 | #define regBIFP4_PCIE_TX_CCIX_PORT_CNTL0_BASE_IDX 5 |
18536 | #define regBIFP4_PCIE_TX_CCIX_PORT_CNTL1 0x411039 |
18537 | #define regBIFP4_PCIE_TX_CCIX_PORT_CNTL1_BASE_IDX 5 |
18538 | #define regBIFP4_PCIE_CCIX_STACKED_BASE 0x41103a |
18539 | #define regBIFP4_PCIE_CCIX_STACKED_BASE_BASE_IDX 5 |
18540 | #define regBIFP4_PCIE_CCIX_STACKED_LIMIT 0x41103b |
18541 | #define regBIFP4_PCIE_CCIX_STACKED_LIMIT_BASE_IDX 5 |
18542 | #define regBIFP4_PCIE_CCIX_MISC_STATUS 0x411041 |
18543 | #define regBIFP4_PCIE_CCIX_MISC_STATUS_BASE_IDX 5 |
18544 | #define regBIFP4_PCIE_P_PORT_LANE_STATUS 0x411050 |
18545 | #define regBIFP4_PCIE_P_PORT_LANE_STATUS_BASE_IDX 5 |
18546 | #define regBIFP4_PCIE_FC_P 0x411060 |
18547 | #define regBIFP4_PCIE_FC_P_BASE_IDX 5 |
18548 | #define regBIFP4_PCIE_FC_NP 0x411061 |
18549 | #define regBIFP4_PCIE_FC_NP_BASE_IDX 5 |
18550 | #define regBIFP4_PCIE_FC_CPL 0x411062 |
18551 | #define regBIFP4_PCIE_FC_CPL_BASE_IDX 5 |
18552 | #define regBIFP4_PCIE_FC_P_VC1 0x411063 |
18553 | #define regBIFP4_PCIE_FC_P_VC1_BASE_IDX 5 |
18554 | #define regBIFP4_PCIE_FC_NP_VC1 0x411064 |
18555 | #define regBIFP4_PCIE_FC_NP_VC1_BASE_IDX 5 |
18556 | #define regBIFP4_PCIE_FC_CPL_VC1 0x411065 |
18557 | #define regBIFP4_PCIE_FC_CPL_VC1_BASE_IDX 5 |
18558 | #define regBIFP4_PCIE_ERR_CNTL 0x41106a |
18559 | #define regBIFP4_PCIE_ERR_CNTL_BASE_IDX 5 |
18560 | #define regBIFP4_PCIE_RX_CNTL 0x411070 |
18561 | #define regBIFP4_PCIE_RX_CNTL_BASE_IDX 5 |
18562 | #define regBIFP4_PCIE_RX_EXPECTED_SEQNUM 0x411071 |
18563 | #define regBIFP4_PCIE_RX_EXPECTED_SEQNUM_BASE_IDX 5 |
18564 | #define regBIFP4_PCIE_RX_VENDOR_SPECIFIC 0x411072 |
18565 | #define regBIFP4_PCIE_RX_VENDOR_SPECIFIC_BASE_IDX 5 |
18566 | #define regBIFP4_PCIE_RX_CNTL3 0x411074 |
18567 | #define regBIFP4_PCIE_RX_CNTL3_BASE_IDX 5 |
18568 | #define regBIFP4_PCIE_RX_CREDITS_ALLOCATED_P 0x411080 |
18569 | #define regBIFP4_PCIE_RX_CREDITS_ALLOCATED_P_BASE_IDX 5 |
18570 | #define regBIFP4_PCIE_RX_CREDITS_ALLOCATED_NP 0x411081 |
18571 | #define regBIFP4_PCIE_RX_CREDITS_ALLOCATED_NP_BASE_IDX 5 |
18572 | #define regBIFP4_PCIE_RX_CREDITS_ALLOCATED_CPL 0x411082 |
18573 | #define regBIFP4_PCIE_RX_CREDITS_ALLOCATED_CPL_BASE_IDX 5 |
18574 | #define regBIFP4_PCIEP_ERROR_INJECT_PHYSICAL 0x411083 |
18575 | #define regBIFP4_PCIEP_ERROR_INJECT_PHYSICAL_BASE_IDX 5 |
18576 | #define regBIFP4_PCIEP_ERROR_INJECT_TRANSACTION 0x411084 |
18577 | #define regBIFP4_PCIEP_ERROR_INJECT_TRANSACTION_BASE_IDX 5 |
18578 | #define regBIFP4_PCIEP_NAK_COUNTER 0x411086 |
18579 | #define regBIFP4_PCIEP_NAK_COUNTER_BASE_IDX 5 |
18580 | #define regBIFP4_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS 0x411088 |
18581 | #define regBIFP4_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS_BASE_IDX 5 |
18582 | #define regBIFP4_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES 0x411089 |
18583 | #define regBIFP4_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES_BASE_IDX 5 |
18584 | #define regBIFP4_PCIE_AER_PRIV_UNCORRECTABLE_MASK 0x41108c |
18585 | #define regBIFP4_PCIE_AER_PRIV_UNCORRECTABLE_MASK_BASE_IDX 5 |
18586 | #define regBIFP4_PCIE_AER_PRIV_TRIGGER 0x41108d |
18587 | #define regBIFP4_PCIE_AER_PRIV_TRIGGER_BASE_IDX 5 |
18588 | #define regBIFP4_PCIE_LC_CNTL 0x4110a0 |
18589 | #define regBIFP4_PCIE_LC_CNTL_BASE_IDX 5 |
18590 | #define regBIFP4_PCIE_LC_TRAINING_CNTL 0x4110a1 |
18591 | #define regBIFP4_PCIE_LC_TRAINING_CNTL_BASE_IDX 5 |
18592 | #define regBIFP4_PCIE_LC_LINK_WIDTH_CNTL 0x4110a2 |
18593 | #define regBIFP4_PCIE_LC_LINK_WIDTH_CNTL_BASE_IDX 5 |
18594 | #define regBIFP4_PCIE_LC_N_FTS_CNTL 0x4110a3 |
18595 | #define regBIFP4_PCIE_LC_N_FTS_CNTL_BASE_IDX 5 |
18596 | #define regBIFP4_PCIE_LC_SPEED_CNTL 0x4110a4 |
18597 | #define regBIFP4_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
18598 | #define regBIFP4_PCIE_LC_STATE0 0x4110a5 |
18599 | #define regBIFP4_PCIE_LC_STATE0_BASE_IDX 5 |
18600 | #define regBIFP4_PCIE_LC_STATE1 0x4110a6 |
18601 | #define regBIFP4_PCIE_LC_STATE1_BASE_IDX 5 |
18602 | #define regBIFP4_PCIE_LC_STATE2 0x4110a7 |
18603 | #define regBIFP4_PCIE_LC_STATE2_BASE_IDX 5 |
18604 | #define regBIFP4_PCIE_LC_STATE3 0x4110a8 |
18605 | #define regBIFP4_PCIE_LC_STATE3_BASE_IDX 5 |
18606 | #define regBIFP4_PCIE_LC_STATE4 0x4110a9 |
18607 | #define regBIFP4_PCIE_LC_STATE4_BASE_IDX 5 |
18608 | #define regBIFP4_PCIE_LC_STATE5 0x4110aa |
18609 | #define regBIFP4_PCIE_LC_STATE5_BASE_IDX 5 |
18610 | #define regBIFP4_PCIE_LINK_MANAGEMENT_CNTL2 0x4110ab |
18611 | #define regBIFP4_PCIE_LINK_MANAGEMENT_CNTL2_BASE_IDX 5 |
18612 | #define regBIFP4_PCIE_LC_CNTL2 0x4110b1 |
18613 | #define regBIFP4_PCIE_LC_CNTL2_BASE_IDX 5 |
18614 | #define regBIFP4_PCIE_LC_BW_CHANGE_CNTL 0x4110b2 |
18615 | #define regBIFP4_PCIE_LC_BW_CHANGE_CNTL_BASE_IDX 5 |
18616 | #define regBIFP4_PCIE_LC_CDR_CNTL 0x4110b3 |
18617 | #define regBIFP4_PCIE_LC_CDR_CNTL_BASE_IDX 5 |
18618 | #define regBIFP4_PCIE_LC_LANE_CNTL 0x4110b4 |
18619 | #define regBIFP4_PCIE_LC_LANE_CNTL_BASE_IDX 5 |
18620 | #define regBIFP4_PCIE_LC_CNTL3 0x4110b5 |
18621 | #define regBIFP4_PCIE_LC_CNTL3_BASE_IDX 5 |
18622 | #define regBIFP4_PCIE_LC_CNTL4 0x4110b6 |
18623 | #define regBIFP4_PCIE_LC_CNTL4_BASE_IDX 5 |
18624 | #define regBIFP4_PCIE_LC_CNTL5 0x4110b7 |
18625 | #define regBIFP4_PCIE_LC_CNTL5_BASE_IDX 5 |
18626 | #define regBIFP4_PCIE_LC_FORCE_COEFF 0x4110b8 |
18627 | #define regBIFP4_PCIE_LC_FORCE_COEFF_BASE_IDX 5 |
18628 | #define regBIFP4_PCIE_LC_BEST_EQ_SETTINGS 0x4110b9 |
18629 | #define regBIFP4_PCIE_LC_BEST_EQ_SETTINGS_BASE_IDX 5 |
18630 | #define regBIFP4_PCIE_LC_FORCE_EQ_REQ_COEFF 0x4110ba |
18631 | #define regBIFP4_PCIE_LC_FORCE_EQ_REQ_COEFF_BASE_IDX 5 |
18632 | #define regBIFP4_PCIE_LC_CNTL6 0x4110bb |
18633 | #define regBIFP4_PCIE_LC_CNTL6_BASE_IDX 5 |
18634 | #define regBIFP4_PCIE_LC_CNTL7 0x4110bc |
18635 | #define regBIFP4_PCIE_LC_CNTL7_BASE_IDX 5 |
18636 | #define regBIFP4_PCIE_LINK_MANAGEMENT_STATUS 0x4110bd |
18637 | #define regBIFP4_PCIE_LINK_MANAGEMENT_STATUS_BASE_IDX 5 |
18638 | #define regBIFP4_PCIE_LINK_MANAGEMENT_MASK 0x4110be |
18639 | #define regBIFP4_PCIE_LINK_MANAGEMENT_MASK_BASE_IDX 5 |
18640 | #define regBIFP4_PCIE_LINK_MANAGEMENT_CNTL 0x4110bf |
18641 | #define regBIFP4_PCIE_LINK_MANAGEMENT_CNTL_BASE_IDX 5 |
18642 | #define regBIFP4_PCIEP_STRAP_LC 0x4110c0 |
18643 | #define regBIFP4_PCIEP_STRAP_LC_BASE_IDX 5 |
18644 | #define regBIFP4_PCIEP_STRAP_MISC 0x4110c1 |
18645 | #define regBIFP4_PCIEP_STRAP_MISC_BASE_IDX 5 |
18646 | #define regBIFP4_PCIEP_STRAP_LC2 0x4110c2 |
18647 | #define regBIFP4_PCIEP_STRAP_LC2_BASE_IDX 5 |
18648 | #define regBIFP4_PCIE_LC_L1_PM_SUBSTATE 0x4110c6 |
18649 | #define regBIFP4_PCIE_LC_L1_PM_SUBSTATE_BASE_IDX 5 |
18650 | #define regBIFP4_PCIE_LC_L1_PM_SUBSTATE2 0x4110c7 |
18651 | #define regBIFP4_PCIE_LC_L1_PM_SUBSTATE2_BASE_IDX 5 |
18652 | #define regBIFP4_PCIE_LC_PORT_ORDER 0x4110c8 |
18653 | #define regBIFP4_PCIE_LC_PORT_ORDER_BASE_IDX 5 |
18654 | #define regBIFP4_PCIEP_BCH_ECC_CNTL 0x4110d0 |
18655 | #define regBIFP4_PCIEP_BCH_ECC_CNTL_BASE_IDX 5 |
18656 | #define regBIFP4_PCIEP_HPGI_PRIVATE 0x4110d2 |
18657 | #define regBIFP4_PCIEP_HPGI_PRIVATE_BASE_IDX 5 |
18658 | #define regBIFP4_PCIEP_HPGI 0x4110da |
18659 | #define regBIFP4_PCIEP_HPGI_BASE_IDX 5 |
18660 | #define regBIFP4_PCIEP_HCNT_DESCRIPTOR 0x4110db |
18661 | #define regBIFP4_PCIEP_HCNT_DESCRIPTOR_BASE_IDX 5 |
18662 | #define regBIFP4_PCIEP_PERF_CNTL_COUNT_TXCLK 0x4110dc |
18663 | #define regBIFP4_PCIEP_PERF_CNTL_COUNT_TXCLK_BASE_IDX 5 |
18664 | #define regBIFP4_PCIE_LC_CNTL8 0x4110dd |
18665 | #define regBIFP4_PCIE_LC_CNTL8_BASE_IDX 5 |
18666 | #define regBIFP4_PCIE_LC_CNTL9 0x4110de |
18667 | #define regBIFP4_PCIE_LC_CNTL9_BASE_IDX 5 |
18668 | #define regBIFP4_PCIE_LC_FORCE_COEFF2 0x4110df |
18669 | #define regBIFP4_PCIE_LC_FORCE_COEFF2_BASE_IDX 5 |
18670 | #define regBIFP4_PCIE_LC_FORCE_EQ_REQ_COEFF2 0x4110e0 |
18671 | #define regBIFP4_PCIE_LC_FORCE_EQ_REQ_COEFF2_BASE_IDX 5 |
18672 | #define regBIFP4_PCIEP_PERF_CNTL_COUNT_TXCLK_LC 0x4110e1 |
18673 | #define regBIFP4_PCIEP_PERF_CNTL_COUNT_TXCLK_LC_BASE_IDX 5 |
18674 | #define regBIFP4_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES 0x4110e2 |
18675 | #define regBIFP4_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES_BASE_IDX 5 |
18676 | #define regBIFP4_PCIE_LC_CNTL10 0x4110e3 |
18677 | #define regBIFP4_PCIE_LC_CNTL10_BASE_IDX 5 |
18678 | #define regBIFP4_PCIE_LC_CNTL11 0x4110e4 |
18679 | #define regBIFP4_PCIE_LC_CNTL11_BASE_IDX 5 |
18680 | #define regBIFP4_PCIE_LC_CNTL12 0x4110e5 |
18681 | #define regBIFP4_PCIE_LC_CNTL12_BASE_IDX 5 |
18682 | #define regBIFP4_PCIE_LC_SAVE_RESTORE_1 0x4110e6 |
18683 | #define regBIFP4_PCIE_LC_SAVE_RESTORE_1_BASE_IDX 5 |
18684 | #define regBIFP4_PCIE_LC_SAVE_RESTORE_2 0x4110e7 |
18685 | #define regBIFP4_PCIE_LC_SAVE_RESTORE_2_BASE_IDX 5 |
18686 | #define regBIFP4_PCIE_LC_SAVE_RESTORE_3 0x4110e8 |
18687 | #define regBIFP4_PCIE_LC_SAVE_RESTORE_3_BASE_IDX 5 |
18688 | |
18689 | |
18690 | // addressBlock: nbio_pcie0_bifp5_pciedir_p |
18691 | // base address: 0x11145000 |
18692 | #define regBIFP5_PCIEP_RESERVED 0x411400 |
18693 | #define regBIFP5_PCIEP_RESERVED_BASE_IDX 5 |
18694 | #define regBIFP5_PCIEP_SCRATCH 0x411401 |
18695 | #define regBIFP5_PCIEP_SCRATCH_BASE_IDX 5 |
18696 | #define regBIFP5_PCIEP_PORT_CNTL 0x411410 |
18697 | #define regBIFP5_PCIEP_PORT_CNTL_BASE_IDX 5 |
18698 | #define regBIFP5_PCIE_TX_CNTL 0x411420 |
18699 | #define regBIFP5_PCIE_TX_CNTL_BASE_IDX 5 |
18700 | #define regBIFP5_PCIE_TX_REQUESTER_ID 0x411421 |
18701 | #define regBIFP5_PCIE_TX_REQUESTER_ID_BASE_IDX 5 |
18702 | #define regBIFP5_PCIE_TX_VENDOR_SPECIFIC 0x411422 |
18703 | #define regBIFP5_PCIE_TX_VENDOR_SPECIFIC_BASE_IDX 5 |
18704 | #define regBIFP5_PCIE_TX_REQUEST_NUM_CNTL 0x411423 |
18705 | #define regBIFP5_PCIE_TX_REQUEST_NUM_CNTL_BASE_IDX 5 |
18706 | #define regBIFP5_PCIE_TX_SEQ 0x411424 |
18707 | #define regBIFP5_PCIE_TX_SEQ_BASE_IDX 5 |
18708 | #define regBIFP5_PCIE_TX_REPLAY 0x411425 |
18709 | #define regBIFP5_PCIE_TX_REPLAY_BASE_IDX 5 |
18710 | #define regBIFP5_PCIE_TX_ACK_LATENCY_LIMIT 0x411426 |
18711 | #define regBIFP5_PCIE_TX_ACK_LATENCY_LIMIT_BASE_IDX 5 |
18712 | #define regBIFP5_PCIE_TX_NOP_DLLP 0x411427 |
18713 | #define regBIFP5_PCIE_TX_NOP_DLLP_BASE_IDX 5 |
18714 | #define regBIFP5_PCIE_TX_CNTL_2 0x411428 |
18715 | #define regBIFP5_PCIE_TX_CNTL_2_BASE_IDX 5 |
18716 | #define regBIFP5_PCIE_TX_SKID_CTRL 0x41142f |
18717 | #define regBIFP5_PCIE_TX_SKID_CTRL_BASE_IDX 5 |
18718 | #define regBIFP5_PCIE_TX_CREDITS_ADVT_P 0x411430 |
18719 | #define regBIFP5_PCIE_TX_CREDITS_ADVT_P_BASE_IDX 5 |
18720 | #define regBIFP5_PCIE_TX_CREDITS_ADVT_NP 0x411431 |
18721 | #define regBIFP5_PCIE_TX_CREDITS_ADVT_NP_BASE_IDX 5 |
18722 | #define regBIFP5_PCIE_TX_CREDITS_ADVT_CPL 0x411432 |
18723 | #define regBIFP5_PCIE_TX_CREDITS_ADVT_CPL_BASE_IDX 5 |
18724 | #define regBIFP5_PCIE_TX_CREDITS_INIT_P 0x411433 |
18725 | #define regBIFP5_PCIE_TX_CREDITS_INIT_P_BASE_IDX 5 |
18726 | #define regBIFP5_PCIE_TX_CREDITS_INIT_NP 0x411434 |
18727 | #define regBIFP5_PCIE_TX_CREDITS_INIT_NP_BASE_IDX 5 |
18728 | #define regBIFP5_PCIE_TX_CREDITS_INIT_CPL 0x411435 |
18729 | #define regBIFP5_PCIE_TX_CREDITS_INIT_CPL_BASE_IDX 5 |
18730 | #define regBIFP5_PCIE_TX_CREDITS_STATUS 0x411436 |
18731 | #define regBIFP5_PCIE_TX_CREDITS_STATUS_BASE_IDX 5 |
18732 | #define regBIFP5_PCIE_TX_CREDITS_FCU_THRESHOLD 0x411437 |
18733 | #define regBIFP5_PCIE_TX_CREDITS_FCU_THRESHOLD_BASE_IDX 5 |
18734 | #define regBIFP5_PCIE_TX_CCIX_PORT_CNTL0 0x411438 |
18735 | #define regBIFP5_PCIE_TX_CCIX_PORT_CNTL0_BASE_IDX 5 |
18736 | #define regBIFP5_PCIE_TX_CCIX_PORT_CNTL1 0x411439 |
18737 | #define regBIFP5_PCIE_TX_CCIX_PORT_CNTL1_BASE_IDX 5 |
18738 | #define regBIFP5_PCIE_CCIX_STACKED_BASE 0x41143a |
18739 | #define regBIFP5_PCIE_CCIX_STACKED_BASE_BASE_IDX 5 |
18740 | #define regBIFP5_PCIE_CCIX_STACKED_LIMIT 0x41143b |
18741 | #define regBIFP5_PCIE_CCIX_STACKED_LIMIT_BASE_IDX 5 |
18742 | #define regBIFP5_PCIE_CCIX_MISC_STATUS 0x411441 |
18743 | #define regBIFP5_PCIE_CCIX_MISC_STATUS_BASE_IDX 5 |
18744 | #define regBIFP5_PCIE_P_PORT_LANE_STATUS 0x411450 |
18745 | #define regBIFP5_PCIE_P_PORT_LANE_STATUS_BASE_IDX 5 |
18746 | #define regBIFP5_PCIE_FC_P 0x411460 |
18747 | #define regBIFP5_PCIE_FC_P_BASE_IDX 5 |
18748 | #define regBIFP5_PCIE_FC_NP 0x411461 |
18749 | #define regBIFP5_PCIE_FC_NP_BASE_IDX 5 |
18750 | #define regBIFP5_PCIE_FC_CPL 0x411462 |
18751 | #define regBIFP5_PCIE_FC_CPL_BASE_IDX 5 |
18752 | #define regBIFP5_PCIE_FC_P_VC1 0x411463 |
18753 | #define regBIFP5_PCIE_FC_P_VC1_BASE_IDX 5 |
18754 | #define regBIFP5_PCIE_FC_NP_VC1 0x411464 |
18755 | #define regBIFP5_PCIE_FC_NP_VC1_BASE_IDX 5 |
18756 | #define regBIFP5_PCIE_FC_CPL_VC1 0x411465 |
18757 | #define regBIFP5_PCIE_FC_CPL_VC1_BASE_IDX 5 |
18758 | #define regBIFP5_PCIE_ERR_CNTL 0x41146a |
18759 | #define regBIFP5_PCIE_ERR_CNTL_BASE_IDX 5 |
18760 | #define regBIFP5_PCIE_RX_CNTL 0x411470 |
18761 | #define regBIFP5_PCIE_RX_CNTL_BASE_IDX 5 |
18762 | #define regBIFP5_PCIE_RX_EXPECTED_SEQNUM 0x411471 |
18763 | #define regBIFP5_PCIE_RX_EXPECTED_SEQNUM_BASE_IDX 5 |
18764 | #define regBIFP5_PCIE_RX_VENDOR_SPECIFIC 0x411472 |
18765 | #define regBIFP5_PCIE_RX_VENDOR_SPECIFIC_BASE_IDX 5 |
18766 | #define regBIFP5_PCIE_RX_CNTL3 0x411474 |
18767 | #define regBIFP5_PCIE_RX_CNTL3_BASE_IDX 5 |
18768 | #define regBIFP5_PCIE_RX_CREDITS_ALLOCATED_P 0x411480 |
18769 | #define regBIFP5_PCIE_RX_CREDITS_ALLOCATED_P_BASE_IDX 5 |
18770 | #define regBIFP5_PCIE_RX_CREDITS_ALLOCATED_NP 0x411481 |
18771 | #define regBIFP5_PCIE_RX_CREDITS_ALLOCATED_NP_BASE_IDX 5 |
18772 | #define regBIFP5_PCIE_RX_CREDITS_ALLOCATED_CPL 0x411482 |
18773 | #define regBIFP5_PCIE_RX_CREDITS_ALLOCATED_CPL_BASE_IDX 5 |
18774 | #define regBIFP5_PCIEP_ERROR_INJECT_PHYSICAL 0x411483 |
18775 | #define regBIFP5_PCIEP_ERROR_INJECT_PHYSICAL_BASE_IDX 5 |
18776 | #define regBIFP5_PCIEP_ERROR_INJECT_TRANSACTION 0x411484 |
18777 | #define regBIFP5_PCIEP_ERROR_INJECT_TRANSACTION_BASE_IDX 5 |
18778 | #define regBIFP5_PCIEP_NAK_COUNTER 0x411486 |
18779 | #define regBIFP5_PCIEP_NAK_COUNTER_BASE_IDX 5 |
18780 | #define regBIFP5_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS 0x411488 |
18781 | #define regBIFP5_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS_BASE_IDX 5 |
18782 | #define regBIFP5_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES 0x411489 |
18783 | #define regBIFP5_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES_BASE_IDX 5 |
18784 | #define regBIFP5_PCIE_AER_PRIV_UNCORRECTABLE_MASK 0x41148c |
18785 | #define regBIFP5_PCIE_AER_PRIV_UNCORRECTABLE_MASK_BASE_IDX 5 |
18786 | #define regBIFP5_PCIE_AER_PRIV_TRIGGER 0x41148d |
18787 | #define regBIFP5_PCIE_AER_PRIV_TRIGGER_BASE_IDX 5 |
18788 | #define regBIFP5_PCIE_LC_CNTL 0x4114a0 |
18789 | #define regBIFP5_PCIE_LC_CNTL_BASE_IDX 5 |
18790 | #define regBIFP5_PCIE_LC_TRAINING_CNTL 0x4114a1 |
18791 | #define regBIFP5_PCIE_LC_TRAINING_CNTL_BASE_IDX 5 |
18792 | #define regBIFP5_PCIE_LC_LINK_WIDTH_CNTL 0x4114a2 |
18793 | #define regBIFP5_PCIE_LC_LINK_WIDTH_CNTL_BASE_IDX 5 |
18794 | #define regBIFP5_PCIE_LC_N_FTS_CNTL 0x4114a3 |
18795 | #define regBIFP5_PCIE_LC_N_FTS_CNTL_BASE_IDX 5 |
18796 | #define regBIFP5_PCIE_LC_SPEED_CNTL 0x4114a4 |
18797 | #define regBIFP5_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
18798 | #define regBIFP5_PCIE_LC_STATE0 0x4114a5 |
18799 | #define regBIFP5_PCIE_LC_STATE0_BASE_IDX 5 |
18800 | #define regBIFP5_PCIE_LC_STATE1 0x4114a6 |
18801 | #define regBIFP5_PCIE_LC_STATE1_BASE_IDX 5 |
18802 | #define regBIFP5_PCIE_LC_STATE2 0x4114a7 |
18803 | #define regBIFP5_PCIE_LC_STATE2_BASE_IDX 5 |
18804 | #define regBIFP5_PCIE_LC_STATE3 0x4114a8 |
18805 | #define regBIFP5_PCIE_LC_STATE3_BASE_IDX 5 |
18806 | #define regBIFP5_PCIE_LC_STATE4 0x4114a9 |
18807 | #define regBIFP5_PCIE_LC_STATE4_BASE_IDX 5 |
18808 | #define regBIFP5_PCIE_LC_STATE5 0x4114aa |
18809 | #define regBIFP5_PCIE_LC_STATE5_BASE_IDX 5 |
18810 | #define regBIFP5_PCIE_LINK_MANAGEMENT_CNTL2 0x4114ab |
18811 | #define regBIFP5_PCIE_LINK_MANAGEMENT_CNTL2_BASE_IDX 5 |
18812 | #define regBIFP5_PCIE_LC_CNTL2 0x4114b1 |
18813 | #define regBIFP5_PCIE_LC_CNTL2_BASE_IDX 5 |
18814 | #define regBIFP5_PCIE_LC_BW_CHANGE_CNTL 0x4114b2 |
18815 | #define regBIFP5_PCIE_LC_BW_CHANGE_CNTL_BASE_IDX 5 |
18816 | #define regBIFP5_PCIE_LC_CDR_CNTL 0x4114b3 |
18817 | #define regBIFP5_PCIE_LC_CDR_CNTL_BASE_IDX 5 |
18818 | #define regBIFP5_PCIE_LC_LANE_CNTL 0x4114b4 |
18819 | #define regBIFP5_PCIE_LC_LANE_CNTL_BASE_IDX 5 |
18820 | #define regBIFP5_PCIE_LC_CNTL3 0x4114b5 |
18821 | #define regBIFP5_PCIE_LC_CNTL3_BASE_IDX 5 |
18822 | #define regBIFP5_PCIE_LC_CNTL4 0x4114b6 |
18823 | #define regBIFP5_PCIE_LC_CNTL4_BASE_IDX 5 |
18824 | #define regBIFP5_PCIE_LC_CNTL5 0x4114b7 |
18825 | #define regBIFP5_PCIE_LC_CNTL5_BASE_IDX 5 |
18826 | #define regBIFP5_PCIE_LC_FORCE_COEFF 0x4114b8 |
18827 | #define regBIFP5_PCIE_LC_FORCE_COEFF_BASE_IDX 5 |
18828 | #define regBIFP5_PCIE_LC_BEST_EQ_SETTINGS 0x4114b9 |
18829 | #define regBIFP5_PCIE_LC_BEST_EQ_SETTINGS_BASE_IDX 5 |
18830 | #define regBIFP5_PCIE_LC_FORCE_EQ_REQ_COEFF 0x4114ba |
18831 | #define regBIFP5_PCIE_LC_FORCE_EQ_REQ_COEFF_BASE_IDX 5 |
18832 | #define regBIFP5_PCIE_LC_CNTL6 0x4114bb |
18833 | #define regBIFP5_PCIE_LC_CNTL6_BASE_IDX 5 |
18834 | #define regBIFP5_PCIE_LC_CNTL7 0x4114bc |
18835 | #define regBIFP5_PCIE_LC_CNTL7_BASE_IDX 5 |
18836 | #define regBIFP5_PCIE_LINK_MANAGEMENT_STATUS 0x4114bd |
18837 | #define regBIFP5_PCIE_LINK_MANAGEMENT_STATUS_BASE_IDX 5 |
18838 | #define regBIFP5_PCIE_LINK_MANAGEMENT_MASK 0x4114be |
18839 | #define regBIFP5_PCIE_LINK_MANAGEMENT_MASK_BASE_IDX 5 |
18840 | #define regBIFP5_PCIE_LINK_MANAGEMENT_CNTL 0x4114bf |
18841 | #define regBIFP5_PCIE_LINK_MANAGEMENT_CNTL_BASE_IDX 5 |
18842 | #define regBIFP5_PCIEP_STRAP_LC 0x4114c0 |
18843 | #define regBIFP5_PCIEP_STRAP_LC_BASE_IDX 5 |
18844 | #define regBIFP5_PCIEP_STRAP_MISC 0x4114c1 |
18845 | #define regBIFP5_PCIEP_STRAP_MISC_BASE_IDX 5 |
18846 | #define regBIFP5_PCIEP_STRAP_LC2 0x4114c2 |
18847 | #define regBIFP5_PCIEP_STRAP_LC2_BASE_IDX 5 |
18848 | #define regBIFP5_PCIE_LC_L1_PM_SUBSTATE 0x4114c6 |
18849 | #define regBIFP5_PCIE_LC_L1_PM_SUBSTATE_BASE_IDX 5 |
18850 | #define regBIFP5_PCIE_LC_L1_PM_SUBSTATE2 0x4114c7 |
18851 | #define regBIFP5_PCIE_LC_L1_PM_SUBSTATE2_BASE_IDX 5 |
18852 | #define regBIFP5_PCIE_LC_PORT_ORDER 0x4114c8 |
18853 | #define regBIFP5_PCIE_LC_PORT_ORDER_BASE_IDX 5 |
18854 | #define regBIFP5_PCIEP_BCH_ECC_CNTL 0x4114d0 |
18855 | #define regBIFP5_PCIEP_BCH_ECC_CNTL_BASE_IDX 5 |
18856 | #define regBIFP5_PCIEP_HPGI_PRIVATE 0x4114d2 |
18857 | #define regBIFP5_PCIEP_HPGI_PRIVATE_BASE_IDX 5 |
18858 | #define regBIFP5_PCIEP_HPGI 0x4114da |
18859 | #define regBIFP5_PCIEP_HPGI_BASE_IDX 5 |
18860 | #define regBIFP5_PCIEP_HCNT_DESCRIPTOR 0x4114db |
18861 | #define regBIFP5_PCIEP_HCNT_DESCRIPTOR_BASE_IDX 5 |
18862 | #define regBIFP5_PCIEP_PERF_CNTL_COUNT_TXCLK 0x4114dc |
18863 | #define regBIFP5_PCIEP_PERF_CNTL_COUNT_TXCLK_BASE_IDX 5 |
18864 | #define regBIFP5_PCIE_LC_CNTL8 0x4114dd |
18865 | #define regBIFP5_PCIE_LC_CNTL8_BASE_IDX 5 |
18866 | #define regBIFP5_PCIE_LC_CNTL9 0x4114de |
18867 | #define regBIFP5_PCIE_LC_CNTL9_BASE_IDX 5 |
18868 | #define regBIFP5_PCIE_LC_FORCE_COEFF2 0x4114df |
18869 | #define regBIFP5_PCIE_LC_FORCE_COEFF2_BASE_IDX 5 |
18870 | #define regBIFP5_PCIE_LC_FORCE_EQ_REQ_COEFF2 0x4114e0 |
18871 | #define regBIFP5_PCIE_LC_FORCE_EQ_REQ_COEFF2_BASE_IDX 5 |
18872 | #define regBIFP5_PCIEP_PERF_CNTL_COUNT_TXCLK_LC 0x4114e1 |
18873 | #define regBIFP5_PCIEP_PERF_CNTL_COUNT_TXCLK_LC_BASE_IDX 5 |
18874 | #define regBIFP5_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES 0x4114e2 |
18875 | #define regBIFP5_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES_BASE_IDX 5 |
18876 | #define regBIFP5_PCIE_LC_CNTL10 0x4114e3 |
18877 | #define regBIFP5_PCIE_LC_CNTL10_BASE_IDX 5 |
18878 | #define regBIFP5_PCIE_LC_CNTL11 0x4114e4 |
18879 | #define regBIFP5_PCIE_LC_CNTL11_BASE_IDX 5 |
18880 | #define regBIFP5_PCIE_LC_CNTL12 0x4114e5 |
18881 | #define regBIFP5_PCIE_LC_CNTL12_BASE_IDX 5 |
18882 | #define regBIFP5_PCIE_LC_SAVE_RESTORE_1 0x4114e6 |
18883 | #define regBIFP5_PCIE_LC_SAVE_RESTORE_1_BASE_IDX 5 |
18884 | #define regBIFP5_PCIE_LC_SAVE_RESTORE_2 0x4114e7 |
18885 | #define regBIFP5_PCIE_LC_SAVE_RESTORE_2_BASE_IDX 5 |
18886 | #define regBIFP5_PCIE_LC_SAVE_RESTORE_3 0x4114e8 |
18887 | #define regBIFP5_PCIE_LC_SAVE_RESTORE_3_BASE_IDX 5 |
18888 | |
18889 | |
18890 | // addressBlock: nbio_pcie0_bifp6_pciedir_p |
18891 | // base address: 0x11146000 |
18892 | #define regBIFP6_PCIEP_RESERVED 0x411800 |
18893 | #define regBIFP6_PCIEP_RESERVED_BASE_IDX 5 |
18894 | #define regBIFP6_PCIEP_SCRATCH 0x411801 |
18895 | #define regBIFP6_PCIEP_SCRATCH_BASE_IDX 5 |
18896 | #define regBIFP6_PCIEP_PORT_CNTL 0x411810 |
18897 | #define regBIFP6_PCIEP_PORT_CNTL_BASE_IDX 5 |
18898 | #define regBIFP6_PCIE_TX_CNTL 0x411820 |
18899 | #define regBIFP6_PCIE_TX_CNTL_BASE_IDX 5 |
18900 | #define regBIFP6_PCIE_TX_REQUESTER_ID 0x411821 |
18901 | #define regBIFP6_PCIE_TX_REQUESTER_ID_BASE_IDX 5 |
18902 | #define regBIFP6_PCIE_TX_VENDOR_SPECIFIC 0x411822 |
18903 | #define regBIFP6_PCIE_TX_VENDOR_SPECIFIC_BASE_IDX 5 |
18904 | #define regBIFP6_PCIE_TX_REQUEST_NUM_CNTL 0x411823 |
18905 | #define regBIFP6_PCIE_TX_REQUEST_NUM_CNTL_BASE_IDX 5 |
18906 | #define regBIFP6_PCIE_TX_SEQ 0x411824 |
18907 | #define regBIFP6_PCIE_TX_SEQ_BASE_IDX 5 |
18908 | #define regBIFP6_PCIE_TX_REPLAY 0x411825 |
18909 | #define regBIFP6_PCIE_TX_REPLAY_BASE_IDX 5 |
18910 | #define regBIFP6_PCIE_TX_ACK_LATENCY_LIMIT 0x411826 |
18911 | #define regBIFP6_PCIE_TX_ACK_LATENCY_LIMIT_BASE_IDX 5 |
18912 | #define regBIFP6_PCIE_TX_NOP_DLLP 0x411827 |
18913 | #define regBIFP6_PCIE_TX_NOP_DLLP_BASE_IDX 5 |
18914 | #define regBIFP6_PCIE_TX_CNTL_2 0x411828 |
18915 | #define regBIFP6_PCIE_TX_CNTL_2_BASE_IDX 5 |
18916 | #define regBIFP6_PCIE_TX_SKID_CTRL 0x41182f |
18917 | #define regBIFP6_PCIE_TX_SKID_CTRL_BASE_IDX 5 |
18918 | #define regBIFP6_PCIE_TX_CREDITS_ADVT_P 0x411830 |
18919 | #define regBIFP6_PCIE_TX_CREDITS_ADVT_P_BASE_IDX 5 |
18920 | #define regBIFP6_PCIE_TX_CREDITS_ADVT_NP 0x411831 |
18921 | #define regBIFP6_PCIE_TX_CREDITS_ADVT_NP_BASE_IDX 5 |
18922 | #define regBIFP6_PCIE_TX_CREDITS_ADVT_CPL 0x411832 |
18923 | #define regBIFP6_PCIE_TX_CREDITS_ADVT_CPL_BASE_IDX 5 |
18924 | #define regBIFP6_PCIE_TX_CREDITS_INIT_P 0x411833 |
18925 | #define regBIFP6_PCIE_TX_CREDITS_INIT_P_BASE_IDX 5 |
18926 | #define regBIFP6_PCIE_TX_CREDITS_INIT_NP 0x411834 |
18927 | #define regBIFP6_PCIE_TX_CREDITS_INIT_NP_BASE_IDX 5 |
18928 | #define regBIFP6_PCIE_TX_CREDITS_INIT_CPL 0x411835 |
18929 | #define regBIFP6_PCIE_TX_CREDITS_INIT_CPL_BASE_IDX 5 |
18930 | #define regBIFP6_PCIE_TX_CREDITS_STATUS 0x411836 |
18931 | #define regBIFP6_PCIE_TX_CREDITS_STATUS_BASE_IDX 5 |
18932 | #define regBIFP6_PCIE_TX_CREDITS_FCU_THRESHOLD 0x411837 |
18933 | #define regBIFP6_PCIE_TX_CREDITS_FCU_THRESHOLD_BASE_IDX 5 |
18934 | #define regBIFP6_PCIE_TX_CCIX_PORT_CNTL0 0x411838 |
18935 | #define regBIFP6_PCIE_TX_CCIX_PORT_CNTL0_BASE_IDX 5 |
18936 | #define regBIFP6_PCIE_TX_CCIX_PORT_CNTL1 0x411839 |
18937 | #define regBIFP6_PCIE_TX_CCIX_PORT_CNTL1_BASE_IDX 5 |
18938 | #define regBIFP6_PCIE_CCIX_STACKED_BASE 0x41183a |
18939 | #define regBIFP6_PCIE_CCIX_STACKED_BASE_BASE_IDX 5 |
18940 | #define regBIFP6_PCIE_CCIX_STACKED_LIMIT 0x41183b |
18941 | #define regBIFP6_PCIE_CCIX_STACKED_LIMIT_BASE_IDX 5 |
18942 | #define regBIFP6_PCIE_CCIX_MISC_STATUS 0x411841 |
18943 | #define regBIFP6_PCIE_CCIX_MISC_STATUS_BASE_IDX 5 |
18944 | #define regBIFP6_PCIE_P_PORT_LANE_STATUS 0x411850 |
18945 | #define regBIFP6_PCIE_P_PORT_LANE_STATUS_BASE_IDX 5 |
18946 | #define regBIFP6_PCIE_FC_P 0x411860 |
18947 | #define regBIFP6_PCIE_FC_P_BASE_IDX 5 |
18948 | #define regBIFP6_PCIE_FC_NP 0x411861 |
18949 | #define regBIFP6_PCIE_FC_NP_BASE_IDX 5 |
18950 | #define regBIFP6_PCIE_FC_CPL 0x411862 |
18951 | #define regBIFP6_PCIE_FC_CPL_BASE_IDX 5 |
18952 | #define regBIFP6_PCIE_FC_P_VC1 0x411863 |
18953 | #define regBIFP6_PCIE_FC_P_VC1_BASE_IDX 5 |
18954 | #define regBIFP6_PCIE_FC_NP_VC1 0x411864 |
18955 | #define regBIFP6_PCIE_FC_NP_VC1_BASE_IDX 5 |
18956 | #define regBIFP6_PCIE_FC_CPL_VC1 0x411865 |
18957 | #define regBIFP6_PCIE_FC_CPL_VC1_BASE_IDX 5 |
18958 | #define regBIFP6_PCIE_ERR_CNTL 0x41186a |
18959 | #define regBIFP6_PCIE_ERR_CNTL_BASE_IDX 5 |
18960 | #define regBIFP6_PCIE_RX_CNTL 0x411870 |
18961 | #define regBIFP6_PCIE_RX_CNTL_BASE_IDX 5 |
18962 | #define regBIFP6_PCIE_RX_EXPECTED_SEQNUM 0x411871 |
18963 | #define regBIFP6_PCIE_RX_EXPECTED_SEQNUM_BASE_IDX 5 |
18964 | #define regBIFP6_PCIE_RX_VENDOR_SPECIFIC 0x411872 |
18965 | #define regBIFP6_PCIE_RX_VENDOR_SPECIFIC_BASE_IDX 5 |
18966 | #define regBIFP6_PCIE_RX_CNTL3 0x411874 |
18967 | #define regBIFP6_PCIE_RX_CNTL3_BASE_IDX 5 |
18968 | #define regBIFP6_PCIE_RX_CREDITS_ALLOCATED_P 0x411880 |
18969 | #define regBIFP6_PCIE_RX_CREDITS_ALLOCATED_P_BASE_IDX 5 |
18970 | #define regBIFP6_PCIE_RX_CREDITS_ALLOCATED_NP 0x411881 |
18971 | #define regBIFP6_PCIE_RX_CREDITS_ALLOCATED_NP_BASE_IDX 5 |
18972 | #define regBIFP6_PCIE_RX_CREDITS_ALLOCATED_CPL 0x411882 |
18973 | #define regBIFP6_PCIE_RX_CREDITS_ALLOCATED_CPL_BASE_IDX 5 |
18974 | #define regBIFP6_PCIEP_ERROR_INJECT_PHYSICAL 0x411883 |
18975 | #define regBIFP6_PCIEP_ERROR_INJECT_PHYSICAL_BASE_IDX 5 |
18976 | #define regBIFP6_PCIEP_ERROR_INJECT_TRANSACTION 0x411884 |
18977 | #define regBIFP6_PCIEP_ERROR_INJECT_TRANSACTION_BASE_IDX 5 |
18978 | #define regBIFP6_PCIEP_NAK_COUNTER 0x411886 |
18979 | #define regBIFP6_PCIEP_NAK_COUNTER_BASE_IDX 5 |
18980 | #define regBIFP6_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS 0x411888 |
18981 | #define regBIFP6_PCIEP_RX_CAPTURED_LTR_CTRL_STATUS_BASE_IDX 5 |
18982 | #define regBIFP6_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES 0x411889 |
18983 | #define regBIFP6_PCIEP_RX_CAPTURED_LTR_THRESHOLD_VALUES_BASE_IDX 5 |
18984 | #define regBIFP6_PCIE_AER_PRIV_UNCORRECTABLE_MASK 0x41188c |
18985 | #define regBIFP6_PCIE_AER_PRIV_UNCORRECTABLE_MASK_BASE_IDX 5 |
18986 | #define regBIFP6_PCIE_AER_PRIV_TRIGGER 0x41188d |
18987 | #define regBIFP6_PCIE_AER_PRIV_TRIGGER_BASE_IDX 5 |
18988 | #define regBIFP6_PCIE_LC_CNTL 0x4118a0 |
18989 | #define regBIFP6_PCIE_LC_CNTL_BASE_IDX 5 |
18990 | #define regBIFP6_PCIE_LC_TRAINING_CNTL 0x4118a1 |
18991 | #define regBIFP6_PCIE_LC_TRAINING_CNTL_BASE_IDX 5 |
18992 | #define regBIFP6_PCIE_LC_LINK_WIDTH_CNTL 0x4118a2 |
18993 | #define regBIFP6_PCIE_LC_LINK_WIDTH_CNTL_BASE_IDX 5 |
18994 | #define regBIFP6_PCIE_LC_N_FTS_CNTL 0x4118a3 |
18995 | #define regBIFP6_PCIE_LC_N_FTS_CNTL_BASE_IDX 5 |
18996 | #define regBIFP6_PCIE_LC_SPEED_CNTL 0x4118a4 |
18997 | #define regBIFP6_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
18998 | #define regBIFP6_PCIE_LC_STATE0 0x4118a5 |
18999 | #define regBIFP6_PCIE_LC_STATE0_BASE_IDX 5 |
19000 | #define regBIFP6_PCIE_LC_STATE1 0x4118a6 |
19001 | #define regBIFP6_PCIE_LC_STATE1_BASE_IDX 5 |
19002 | #define regBIFP6_PCIE_LC_STATE2 0x4118a7 |
19003 | #define regBIFP6_PCIE_LC_STATE2_BASE_IDX 5 |
19004 | #define regBIFP6_PCIE_LC_STATE3 0x4118a8 |
19005 | #define regBIFP6_PCIE_LC_STATE3_BASE_IDX 5 |
19006 | #define regBIFP6_PCIE_LC_STATE4 0x4118a9 |
19007 | #define regBIFP6_PCIE_LC_STATE4_BASE_IDX 5 |
19008 | #define regBIFP6_PCIE_LC_STATE5 0x4118aa |
19009 | #define regBIFP6_PCIE_LC_STATE5_BASE_IDX 5 |
19010 | #define regBIFP6_PCIE_LINK_MANAGEMENT_CNTL2 0x4118ab |
19011 | #define regBIFP6_PCIE_LINK_MANAGEMENT_CNTL2_BASE_IDX 5 |
19012 | #define regBIFP6_PCIE_LC_CNTL2 0x4118b1 |
19013 | #define regBIFP6_PCIE_LC_CNTL2_BASE_IDX 5 |
19014 | #define regBIFP6_PCIE_LC_BW_CHANGE_CNTL 0x4118b2 |
19015 | #define regBIFP6_PCIE_LC_BW_CHANGE_CNTL_BASE_IDX 5 |
19016 | #define regBIFP6_PCIE_LC_CDR_CNTL 0x4118b3 |
19017 | #define regBIFP6_PCIE_LC_CDR_CNTL_BASE_IDX 5 |
19018 | #define regBIFP6_PCIE_LC_LANE_CNTL 0x4118b4 |
19019 | #define regBIFP6_PCIE_LC_LANE_CNTL_BASE_IDX 5 |
19020 | #define regBIFP6_PCIE_LC_CNTL3 0x4118b5 |
19021 | #define regBIFP6_PCIE_LC_CNTL3_BASE_IDX 5 |
19022 | #define regBIFP6_PCIE_LC_CNTL4 0x4118b6 |
19023 | #define regBIFP6_PCIE_LC_CNTL4_BASE_IDX 5 |
19024 | #define regBIFP6_PCIE_LC_CNTL5 0x4118b7 |
19025 | #define regBIFP6_PCIE_LC_CNTL5_BASE_IDX 5 |
19026 | #define regBIFP6_PCIE_LC_FORCE_COEFF 0x4118b8 |
19027 | #define regBIFP6_PCIE_LC_FORCE_COEFF_BASE_IDX 5 |
19028 | #define regBIFP6_PCIE_LC_BEST_EQ_SETTINGS 0x4118b9 |
19029 | #define regBIFP6_PCIE_LC_BEST_EQ_SETTINGS_BASE_IDX 5 |
19030 | #define regBIFP6_PCIE_LC_FORCE_EQ_REQ_COEFF 0x4118ba |
19031 | #define regBIFP6_PCIE_LC_FORCE_EQ_REQ_COEFF_BASE_IDX 5 |
19032 | #define regBIFP6_PCIE_LC_CNTL6 0x4118bb |
19033 | #define regBIFP6_PCIE_LC_CNTL6_BASE_IDX 5 |
19034 | #define regBIFP6_PCIE_LC_CNTL7 0x4118bc |
19035 | #define regBIFP6_PCIE_LC_CNTL7_BASE_IDX 5 |
19036 | #define regBIFP6_PCIE_LINK_MANAGEMENT_STATUS 0x4118bd |
19037 | #define regBIFP6_PCIE_LINK_MANAGEMENT_STATUS_BASE_IDX 5 |
19038 | #define regBIFP6_PCIE_LINK_MANAGEMENT_MASK 0x4118be |
19039 | #define regBIFP6_PCIE_LINK_MANAGEMENT_MASK_BASE_IDX 5 |
19040 | #define regBIFP6_PCIE_LINK_MANAGEMENT_CNTL 0x4118bf |
19041 | #define regBIFP6_PCIE_LINK_MANAGEMENT_CNTL_BASE_IDX 5 |
19042 | #define regBIFP6_PCIEP_STRAP_LC 0x4118c0 |
19043 | #define regBIFP6_PCIEP_STRAP_LC_BASE_IDX 5 |
19044 | #define regBIFP6_PCIEP_STRAP_MISC 0x4118c1 |
19045 | #define regBIFP6_PCIEP_STRAP_MISC_BASE_IDX 5 |
19046 | #define regBIFP6_PCIEP_STRAP_LC2 0x4118c2 |
19047 | #define regBIFP6_PCIEP_STRAP_LC2_BASE_IDX 5 |
19048 | #define regBIFP6_PCIE_LC_L1_PM_SUBSTATE 0x4118c6 |
19049 | #define regBIFP6_PCIE_LC_L1_PM_SUBSTATE_BASE_IDX 5 |
19050 | #define regBIFP6_PCIE_LC_L1_PM_SUBSTATE2 0x4118c7 |
19051 | #define regBIFP6_PCIE_LC_L1_PM_SUBSTATE2_BASE_IDX 5 |
19052 | #define regBIFP6_PCIE_LC_PORT_ORDER 0x4118c8 |
19053 | #define regBIFP6_PCIE_LC_PORT_ORDER_BASE_IDX 5 |
19054 | #define regBIFP6_PCIEP_BCH_ECC_CNTL 0x4118d0 |
19055 | #define regBIFP6_PCIEP_BCH_ECC_CNTL_BASE_IDX 5 |
19056 | #define regBIFP6_PCIEP_HPGI_PRIVATE 0x4118d2 |
19057 | #define regBIFP6_PCIEP_HPGI_PRIVATE_BASE_IDX 5 |
19058 | #define regBIFP6_PCIEP_HPGI 0x4118da |
19059 | #define regBIFP6_PCIEP_HPGI_BASE_IDX 5 |
19060 | #define regBIFP6_PCIEP_HCNT_DESCRIPTOR 0x4118db |
19061 | #define regBIFP6_PCIEP_HCNT_DESCRIPTOR_BASE_IDX 5 |
19062 | #define regBIFP6_PCIEP_PERF_CNTL_COUNT_TXCLK 0x4118dc |
19063 | #define regBIFP6_PCIEP_PERF_CNTL_COUNT_TXCLK_BASE_IDX 5 |
19064 | #define regBIFP6_PCIE_LC_CNTL8 0x4118dd |
19065 | #define regBIFP6_PCIE_LC_CNTL8_BASE_IDX 5 |
19066 | #define regBIFP6_PCIE_LC_CNTL9 0x4118de |
19067 | #define regBIFP6_PCIE_LC_CNTL9_BASE_IDX 5 |
19068 | #define regBIFP6_PCIE_LC_FORCE_COEFF2 0x4118df |
19069 | #define regBIFP6_PCIE_LC_FORCE_COEFF2_BASE_IDX 5 |
19070 | #define regBIFP6_PCIE_LC_FORCE_EQ_REQ_COEFF2 0x4118e0 |
19071 | #define regBIFP6_PCIE_LC_FORCE_EQ_REQ_COEFF2_BASE_IDX 5 |
19072 | #define regBIFP6_PCIEP_PERF_CNTL_COUNT_TXCLK_LC 0x4118e1 |
19073 | #define regBIFP6_PCIEP_PERF_CNTL_COUNT_TXCLK_LC_BASE_IDX 5 |
19074 | #define regBIFP6_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES 0x4118e2 |
19075 | #define regBIFP6_PCIE_LC_FINE_GRAIN_CLK_GATE_OVERRIDES_BASE_IDX 5 |
19076 | #define regBIFP6_PCIE_LC_CNTL10 0x4118e3 |
19077 | #define regBIFP6_PCIE_LC_CNTL10_BASE_IDX 5 |
19078 | #define regBIFP6_PCIE_LC_CNTL11 0x4118e4 |
19079 | #define regBIFP6_PCIE_LC_CNTL11_BASE_IDX 5 |
19080 | #define regBIFP6_PCIE_LC_CNTL12 0x4118e5 |
19081 | #define regBIFP6_PCIE_LC_CNTL12_BASE_IDX 5 |
19082 | #define regBIFP6_PCIE_LC_SAVE_RESTORE_1 0x4118e6 |
19083 | #define regBIFP6_PCIE_LC_SAVE_RESTORE_1_BASE_IDX 5 |
19084 | #define regBIFP6_PCIE_LC_SAVE_RESTORE_2 0x4118e7 |
19085 | #define regBIFP6_PCIE_LC_SAVE_RESTORE_2_BASE_IDX 5 |
19086 | #define regBIFP6_PCIE_LC_SAVE_RESTORE_3 0x4118e8 |
19087 | #define regBIFP6_PCIE_LC_SAVE_RESTORE_3_BASE_IDX 5 |
19088 | |
19089 | |
19090 | // addressBlock: nbio_pcie0_pciedir |
19091 | // base address: 0x11180000 |
19092 | #define regPCIE_RESERVED 0x420000 |
19093 | #define regPCIE_RESERVED_BASE_IDX 5 |
19094 | #define regPCIE_SCRATCH 0x420001 |
19095 | #define regPCIE_SCRATCH_BASE_IDX 5 |
19096 | #define regPCIE_RX_NUM_NAK 0x42000e |
19097 | #define regPCIE_RX_NUM_NAK_BASE_IDX 5 |
19098 | #define regPCIE_RX_NUM_NAK_GENERATED 0x42000f |
19099 | #define regPCIE_RX_NUM_NAK_GENERATED_BASE_IDX 5 |
19100 | #define regPCIE_CNTL 0x420010 |
19101 | #define regPCIE_CNTL_BASE_IDX 5 |
19102 | #define regPCIE_CONFIG_CNTL 0x420011 |
19103 | #define regPCIE_CONFIG_CNTL_BASE_IDX 5 |
19104 | #define regPCIE_TX_TRACKING_ADDR_LO 0x420013 |
19105 | #define regPCIE_TX_TRACKING_ADDR_LO_BASE_IDX 5 |
19106 | #define regPCIE_TX_TRACKING_ADDR_HI 0x420014 |
19107 | #define regPCIE_TX_TRACKING_ADDR_HI_BASE_IDX 5 |
19108 | #define regPCIE_TX_TRACKING_CTRL_STATUS 0x420015 |
19109 | #define regPCIE_TX_TRACKING_CTRL_STATUS_BASE_IDX 5 |
19110 | #define regPCIE_TX_CTRL_4 0x420017 |
19111 | #define regPCIE_TX_CTRL_4_BASE_IDX 5 |
19112 | #define regPCIE_MST_CTRL_1 0x420018 |
19113 | #define regPCIE_MST_CTRL_1_BASE_IDX 5 |
19114 | #define regPCIE_COMMON_AER_MASK 0x42001a |
19115 | #define regPCIE_COMMON_AER_MASK_BASE_IDX 5 |
19116 | #define regPCIE_CNTL2 0x42001c |
19117 | #define regPCIE_CNTL2_BASE_IDX 5 |
19118 | #define regPCIE_RX_CNTL2 0x42001d |
19119 | #define regPCIE_RX_CNTL2_BASE_IDX 5 |
19120 | #define regPCIE_TX_F0_ATTR_CNTL 0x42001e |
19121 | #define regPCIE_TX_F0_ATTR_CNTL_BASE_IDX 5 |
19122 | #define regPCIE_TX_SWUS_ATTR_CNTL 0x42001f |
19123 | #define regPCIE_TX_SWUS_ATTR_CNTL_BASE_IDX 5 |
19124 | #define regPCIE_CI_CNTL 0x420020 |
19125 | #define regPCIE_CI_CNTL_BASE_IDX 5 |
19126 | #define regPCIE_BUS_CNTL 0x420021 |
19127 | #define regPCIE_BUS_CNTL_BASE_IDX 5 |
19128 | #define regPCIE_LC_STATE6 0x420022 |
19129 | #define regPCIE_LC_STATE6_BASE_IDX 5 |
19130 | #define regPCIE_LC_STATE7 0x420023 |
19131 | #define regPCIE_LC_STATE7_BASE_IDX 5 |
19132 | #define regPCIE_LC_STATE8 0x420024 |
19133 | #define regPCIE_LC_STATE8_BASE_IDX 5 |
19134 | #define regPCIE_LC_STATE9 0x420025 |
19135 | #define regPCIE_LC_STATE9_BASE_IDX 5 |
19136 | #define regPCIE_LC_STATE10 0x420026 |
19137 | #define regPCIE_LC_STATE10_BASE_IDX 5 |
19138 | #define regPCIE_LC_STATE11 0x420027 |
19139 | #define regPCIE_LC_STATE11_BASE_IDX 5 |
19140 | #define regPCIE_LC_STATUS1 0x420028 |
19141 | #define regPCIE_LC_STATUS1_BASE_IDX 5 |
19142 | #define regPCIE_LC_STATUS2 0x420029 |
19143 | #define regPCIE_LC_STATUS2_BASE_IDX 5 |
19144 | #define regPCIE_TX_CNTL3 0x42002a |
19145 | #define regPCIE_TX_CNTL3_BASE_IDX 5 |
19146 | #define regPCIE_TX_STATUS 0x42002b |
19147 | #define regPCIE_TX_STATUS_BASE_IDX 5 |
19148 | #define regPCIE_WPR_CNTL 0x420030 |
19149 | #define regPCIE_WPR_CNTL_BASE_IDX 5 |
19150 | #define regPCIE_RX_LAST_TLP0 0x420031 |
19151 | #define regPCIE_RX_LAST_TLP0_BASE_IDX 5 |
19152 | #define regPCIE_RX_LAST_TLP1 0x420032 |
19153 | #define regPCIE_RX_LAST_TLP1_BASE_IDX 5 |
19154 | #define regPCIE_RX_LAST_TLP2 0x420033 |
19155 | #define regPCIE_RX_LAST_TLP2_BASE_IDX 5 |
19156 | #define regPCIE_RX_LAST_TLP3 0x420034 |
19157 | #define regPCIE_RX_LAST_TLP3_BASE_IDX 5 |
19158 | #define regPCIE_TX_LAST_TLP0 0x420035 |
19159 | #define regPCIE_TX_LAST_TLP0_BASE_IDX 5 |
19160 | #define regPCIE_TX_LAST_TLP1 0x420036 |
19161 | #define regPCIE_TX_LAST_TLP1_BASE_IDX 5 |
19162 | #define regPCIE_TX_LAST_TLP2 0x420037 |
19163 | #define regPCIE_TX_LAST_TLP2_BASE_IDX 5 |
19164 | #define regPCIE_TX_LAST_TLP3 0x420038 |
19165 | #define regPCIE_TX_LAST_TLP3_BASE_IDX 5 |
19166 | #define regPCIE_I2C_REG_ADDR_EXPAND 0x42003a |
19167 | #define regPCIE_I2C_REG_ADDR_EXPAND_BASE_IDX 5 |
19168 | #define regPCIE_I2C_REG_DATA 0x42003b |
19169 | #define regPCIE_I2C_REG_DATA_BASE_IDX 5 |
19170 | #define regPCIE_CFG_CNTL 0x42003c |
19171 | #define regPCIE_CFG_CNTL_BASE_IDX 5 |
19172 | #define regPCIE_LC_PM_CNTL 0x42003d |
19173 | #define regPCIE_LC_PM_CNTL_BASE_IDX 5 |
19174 | #define regPCIE_LC_PORT_ORDER_CNTL 0x42003e |
19175 | #define regPCIE_LC_PORT_ORDER_CNTL_BASE_IDX 5 |
19176 | #define regPCIE_P_CNTL 0x420040 |
19177 | #define regPCIE_P_CNTL_BASE_IDX 5 |
19178 | #define regPCIE_P_BUF_STATUS 0x420041 |
19179 | #define regPCIE_P_BUF_STATUS_BASE_IDX 5 |
19180 | #define regPCIE_P_DECODER_STATUS 0x420042 |
19181 | #define regPCIE_P_DECODER_STATUS_BASE_IDX 5 |
19182 | #define regPCIE_P_MISC_STATUS 0x420043 |
19183 | #define regPCIE_P_MISC_STATUS_BASE_IDX 5 |
19184 | #define regPCIE_P_RCV_L0S_FTS_DET 0x420050 |
19185 | #define regPCIE_P_RCV_L0S_FTS_DET_BASE_IDX 5 |
19186 | #define regPCIE_TX_CCIX_CNTL0 0x420054 |
19187 | #define regPCIE_TX_CCIX_CNTL0_BASE_IDX 5 |
19188 | #define regPCIE_TX_CCIX_CNTL1 0x420055 |
19189 | #define regPCIE_TX_CCIX_CNTL1_BASE_IDX 5 |
19190 | #define regPCIE_TX_CCIX_PORT_MAP 0x420056 |
19191 | #define regPCIE_TX_CCIX_PORT_MAP_BASE_IDX 5 |
19192 | #define regPCIE_TX_CCIX_ERR_CTL 0x420057 |
19193 | #define regPCIE_TX_CCIX_ERR_CTL_BASE_IDX 5 |
19194 | #define regPCIE_RX_CCIX_CTL0 0x420058 |
19195 | #define regPCIE_RX_CCIX_CTL0_BASE_IDX 5 |
19196 | #define regPCIE_RX_AD 0x420062 |
19197 | #define regPCIE_RX_AD_BASE_IDX 5 |
19198 | #define regPCIE_SDP_CTRL 0x420063 |
19199 | #define regPCIE_SDP_CTRL_BASE_IDX 5 |
19200 | #define regNBIO_CLKREQb_MAP_CNTL 0x420064 |
19201 | #define regNBIO_CLKREQb_MAP_CNTL_BASE_IDX 5 |
19202 | #define regPCIE_SDP_SWUS_SLV_ATTR_CTRL 0x420065 |
19203 | #define regPCIE_SDP_SWUS_SLV_ATTR_CTRL_BASE_IDX 5 |
19204 | #define regPCIE_SDP_RC_SLV_ATTR_CTRL 0x420066 |
19205 | #define regPCIE_SDP_RC_SLV_ATTR_CTRL_BASE_IDX 5 |
19206 | #define regPCIE_PERF_COUNT_CNTL 0x420080 |
19207 | #define regPCIE_PERF_COUNT_CNTL_BASE_IDX 5 |
19208 | #define regPCIE_PERF_CNTL_TXCLK1 0x420081 |
19209 | #define regPCIE_PERF_CNTL_TXCLK1_BASE_IDX 5 |
19210 | #define regPCIE_PERF_COUNT0_TXCLK1 0x420082 |
19211 | #define regPCIE_PERF_COUNT0_TXCLK1_BASE_IDX 5 |
19212 | #define regPCIE_PERF_COUNT1_TXCLK1 0x420083 |
19213 | #define regPCIE_PERF_COUNT1_TXCLK1_BASE_IDX 5 |
19214 | #define regPCIE_PERF_CNTL_TXCLK2 0x420084 |
19215 | #define regPCIE_PERF_CNTL_TXCLK2_BASE_IDX 5 |
19216 | #define regPCIE_PERF_COUNT0_TXCLK2 0x420085 |
19217 | #define regPCIE_PERF_COUNT0_TXCLK2_BASE_IDX 5 |
19218 | #define regPCIE_PERF_COUNT1_TXCLK2 0x420086 |
19219 | #define regPCIE_PERF_COUNT1_TXCLK2_BASE_IDX 5 |
19220 | #define regPCIE_PERF_CNTL_TXCLK3 0x420087 |
19221 | #define regPCIE_PERF_CNTL_TXCLK3_BASE_IDX 5 |
19222 | #define regPCIE_PERF_COUNT0_TXCLK3 0x420088 |
19223 | #define regPCIE_PERF_COUNT0_TXCLK3_BASE_IDX 5 |
19224 | #define regPCIE_PERF_COUNT1_TXCLK3 0x420089 |
19225 | #define regPCIE_PERF_COUNT1_TXCLK3_BASE_IDX 5 |
19226 | #define regPCIE_PERF_CNTL_TXCLK4 0x42008a |
19227 | #define regPCIE_PERF_CNTL_TXCLK4_BASE_IDX 5 |
19228 | #define regPCIE_PERF_COUNT0_TXCLK4 0x42008b |
19229 | #define regPCIE_PERF_COUNT0_TXCLK4_BASE_IDX 5 |
19230 | #define regPCIE_PERF_COUNT1_TXCLK4 0x42008c |
19231 | #define regPCIE_PERF_COUNT1_TXCLK4_BASE_IDX 5 |
19232 | #define regPCIE_PERF_CNTL_SCLK1 0x42008d |
19233 | #define regPCIE_PERF_CNTL_SCLK1_BASE_IDX 5 |
19234 | #define regPCIE_PERF_COUNT0_SCLK1 0x42008e |
19235 | #define regPCIE_PERF_COUNT0_SCLK1_BASE_IDX 5 |
19236 | #define regPCIE_PERF_COUNT1_SCLK1 0x42008f |
19237 | #define regPCIE_PERF_COUNT1_SCLK1_BASE_IDX 5 |
19238 | #define regPCIE_PERF_CNTL_SCLK2 0x420090 |
19239 | #define regPCIE_PERF_CNTL_SCLK2_BASE_IDX 5 |
19240 | #define regPCIE_PERF_COUNT0_SCLK2 0x420091 |
19241 | #define regPCIE_PERF_COUNT0_SCLK2_BASE_IDX 5 |
19242 | #define regPCIE_PERF_COUNT1_SCLK2 0x420092 |
19243 | #define regPCIE_PERF_COUNT1_SCLK2_BASE_IDX 5 |
19244 | #define regPCIE_PERF_CNTL_EVENT_LC_PORT_SEL 0x420093 |
19245 | #define regPCIE_PERF_CNTL_EVENT_LC_PORT_SEL_BASE_IDX 5 |
19246 | #define regPCIE_PERF_CNTL_EVENT_CI_PORT_SEL 0x420094 |
19247 | #define regPCIE_PERF_CNTL_EVENT_CI_PORT_SEL_BASE_IDX 5 |
19248 | #define regPCIE_STRAP_F0 0x4200b0 |
19249 | #define regPCIE_STRAP_F0_BASE_IDX 5 |
19250 | #define regPCIE_STRAP_NTB 0x4200b1 |
19251 | #define regPCIE_STRAP_NTB_BASE_IDX 5 |
19252 | #define regPCIE_STRAP_MISC 0x4200c0 |
19253 | #define regPCIE_STRAP_MISC_BASE_IDX 5 |
19254 | #define regPCIE_STRAP_MISC2 0x4200c1 |
19255 | #define regPCIE_STRAP_MISC2_BASE_IDX 5 |
19256 | #define regPCIE_STRAP_PI 0x4200c2 |
19257 | #define regPCIE_STRAP_PI_BASE_IDX 5 |
19258 | #define regPCIE_STRAP_I2C_BD 0x4200c4 |
19259 | #define regPCIE_STRAP_I2C_BD_BASE_IDX 5 |
19260 | #define regPCIE_PRBS_CLR 0x4200c8 |
19261 | #define regPCIE_PRBS_CLR_BASE_IDX 5 |
19262 | #define regPCIE_PRBS_STATUS1 0x4200c9 |
19263 | #define regPCIE_PRBS_STATUS1_BASE_IDX 5 |
19264 | #define regPCIE_PRBS_STATUS2 0x4200ca |
19265 | #define regPCIE_PRBS_STATUS2_BASE_IDX 5 |
19266 | #define regPCIE_PRBS_FREERUN 0x4200cb |
19267 | #define regPCIE_PRBS_FREERUN_BASE_IDX 5 |
19268 | #define regPCIE_PRBS_MISC 0x4200cc |
19269 | #define regPCIE_PRBS_MISC_BASE_IDX 5 |
19270 | #define regPCIE_PRBS_USER_PATTERN 0x4200cd |
19271 | #define regPCIE_PRBS_USER_PATTERN_BASE_IDX 5 |
19272 | #define regPCIE_PRBS_LO_BITCNT 0x4200ce |
19273 | #define regPCIE_PRBS_LO_BITCNT_BASE_IDX 5 |
19274 | #define regPCIE_PRBS_HI_BITCNT 0x4200cf |
19275 | #define regPCIE_PRBS_HI_BITCNT_BASE_IDX 5 |
19276 | #define regPCIE_PRBS_ERRCNT_0 0x4200d0 |
19277 | #define regPCIE_PRBS_ERRCNT_0_BASE_IDX 5 |
19278 | #define regPCIE_PRBS_ERRCNT_1 0x4200d1 |
19279 | #define regPCIE_PRBS_ERRCNT_1_BASE_IDX 5 |
19280 | #define regPCIE_PRBS_ERRCNT_2 0x4200d2 |
19281 | #define regPCIE_PRBS_ERRCNT_2_BASE_IDX 5 |
19282 | #define regPCIE_PRBS_ERRCNT_3 0x4200d3 |
19283 | #define regPCIE_PRBS_ERRCNT_3_BASE_IDX 5 |
19284 | #define regPCIE_PRBS_ERRCNT_4 0x4200d4 |
19285 | #define regPCIE_PRBS_ERRCNT_4_BASE_IDX 5 |
19286 | #define regPCIE_PRBS_ERRCNT_5 0x4200d5 |
19287 | #define regPCIE_PRBS_ERRCNT_5_BASE_IDX 5 |
19288 | #define regPCIE_PRBS_ERRCNT_6 0x4200d6 |
19289 | #define regPCIE_PRBS_ERRCNT_6_BASE_IDX 5 |
19290 | #define regPCIE_PRBS_ERRCNT_7 0x4200d7 |
19291 | #define regPCIE_PRBS_ERRCNT_7_BASE_IDX 5 |
19292 | #define regPCIE_PRBS_ERRCNT_8 0x4200d8 |
19293 | #define regPCIE_PRBS_ERRCNT_8_BASE_IDX 5 |
19294 | #define regPCIE_PRBS_ERRCNT_9 0x4200d9 |
19295 | #define regPCIE_PRBS_ERRCNT_9_BASE_IDX 5 |
19296 | #define regPCIE_PRBS_ERRCNT_10 0x4200da |
19297 | #define regPCIE_PRBS_ERRCNT_10_BASE_IDX 5 |
19298 | #define regPCIE_PRBS_ERRCNT_11 0x4200db |
19299 | #define regPCIE_PRBS_ERRCNT_11_BASE_IDX 5 |
19300 | #define regPCIE_PRBS_ERRCNT_12 0x4200dc |
19301 | #define regPCIE_PRBS_ERRCNT_12_BASE_IDX 5 |
19302 | #define regPCIE_PRBS_ERRCNT_13 0x4200dd |
19303 | #define regPCIE_PRBS_ERRCNT_13_BASE_IDX 5 |
19304 | #define regPCIE_PRBS_ERRCNT_14 0x4200de |
19305 | #define regPCIE_PRBS_ERRCNT_14_BASE_IDX 5 |
19306 | #define regPCIE_PRBS_ERRCNT_15 0x4200df |
19307 | #define regPCIE_PRBS_ERRCNT_15_BASE_IDX 5 |
19308 | #define regSWRST_COMMAND_STATUS 0x420100 |
19309 | #define regSWRST_COMMAND_STATUS_BASE_IDX 5 |
19310 | #define regSWRST_GENERAL_CONTROL 0x420101 |
19311 | #define regSWRST_GENERAL_CONTROL_BASE_IDX 5 |
19312 | #define regSWRST_COMMAND_0 0x420102 |
19313 | #define regSWRST_COMMAND_0_BASE_IDX 5 |
19314 | #define regSWRST_COMMAND_1 0x420103 |
19315 | #define regSWRST_COMMAND_1_BASE_IDX 5 |
19316 | #define regSWRST_CONTROL_0 0x420104 |
19317 | #define regSWRST_CONTROL_0_BASE_IDX 5 |
19318 | #define regSWRST_CONTROL_1 0x420105 |
19319 | #define regSWRST_CONTROL_1_BASE_IDX 5 |
19320 | #define regSWRST_CONTROL_2 0x420106 |
19321 | #define regSWRST_CONTROL_2_BASE_IDX 5 |
19322 | #define regSWRST_CONTROL_3 0x420107 |
19323 | #define regSWRST_CONTROL_3_BASE_IDX 5 |
19324 | #define regSWRST_CONTROL_4 0x420108 |
19325 | #define regSWRST_CONTROL_4_BASE_IDX 5 |
19326 | #define regSWRST_CONTROL_5 0x420109 |
19327 | #define regSWRST_CONTROL_5_BASE_IDX 5 |
19328 | #define regSWRST_CONTROL_6 0x42010a |
19329 | #define regSWRST_CONTROL_6_BASE_IDX 5 |
19330 | #define regSWRST_EP_COMMAND_0 0x42010b |
19331 | #define regSWRST_EP_COMMAND_0_BASE_IDX 5 |
19332 | #define regSWRST_EP_CONTROL_0 0x42010c |
19333 | #define regSWRST_EP_CONTROL_0_BASE_IDX 5 |
19334 | #define regCPM_CONTROL 0x420118 |
19335 | #define regCPM_CONTROL_BASE_IDX 5 |
19336 | #define regCPM_SPLIT_CONTROL 0x420119 |
19337 | #define regCPM_SPLIT_CONTROL_BASE_IDX 5 |
19338 | #define regCPM_CONTROL_EXT 0x42011a |
19339 | #define regCPM_CONTROL_EXT_BASE_IDX 5 |
19340 | #define regSMN_APERTURE_ID_A 0x42011d |
19341 | #define regSMN_APERTURE_ID_A_BASE_IDX 5 |
19342 | #define regSMN_APERTURE_ID_B 0x42011e |
19343 | #define regSMN_APERTURE_ID_B_BASE_IDX 5 |
19344 | #define regLNCNT_CONTROL 0x420125 |
19345 | #define regLNCNT_CONTROL_BASE_IDX 5 |
19346 | #define regLNCNT_QUAN_THRD 0x420127 |
19347 | #define regLNCNT_QUAN_THRD_BASE_IDX 5 |
19348 | #define regLNCNT_WEIGHT 0x420128 |
19349 | #define regLNCNT_WEIGHT_BASE_IDX 5 |
19350 | #define regPCIE_PGMST_CNTL 0x420130 |
19351 | #define regPCIE_PGMST_CNTL_BASE_IDX 5 |
19352 | #define regPCIE_PGSLV_CNTL 0x420131 |
19353 | #define regPCIE_PGSLV_CNTL_BASE_IDX 5 |
19354 | #define regLC_CPM_CONTROL_0 0x420133 |
19355 | #define regLC_CPM_CONTROL_0_BASE_IDX 5 |
19356 | #define regLC_CPM_CONTROL_1 0x420134 |
19357 | #define regLC_CPM_CONTROL_1_BASE_IDX 5 |
19358 | #define regPCIE_RXMARGIN_CONTROL_CAPABILITIES 0x420135 |
19359 | #define regPCIE_RXMARGIN_CONTROL_CAPABILITIES_BASE_IDX 5 |
19360 | #define regPCIE_RXMARGIN_1_SETTINGS 0x420136 |
19361 | #define regPCIE_RXMARGIN_1_SETTINGS_BASE_IDX 5 |
19362 | #define regPCIE_RXMARGIN_2_SETTINGS 0x420137 |
19363 | #define regPCIE_RXMARGIN_2_SETTINGS_BASE_IDX 5 |
19364 | #define regPCIE_PRESENCE_DETECT_SELECT 0x420138 |
19365 | #define regPCIE_PRESENCE_DETECT_SELECT_BASE_IDX 5 |
19366 | |
19367 | |
19368 | // addressBlock: nbio_iohub_nb_fastreg_fastreg_cfgdec |
19369 | // base address: 0x13b07000 |
19370 | #define regFASTREG_APERTURE 0xe81c00 |
19371 | #define regFASTREG_APERTURE_BASE_IDX 5 |
19372 | |
19373 | |
19374 | // addressBlock: nbio_iohub_nb_misc_misc_cfgdec |
19375 | // base address: 0x13b10000 |
19376 | #define regNBIO_LCLK_DS_MASK 0xe84009 |
19377 | #define regNBIO_LCLK_DS_MASK_BASE_IDX 5 |
19378 | #define regSB_LOCATION 0xe8401f |
19379 | #define regSB_LOCATION_BASE_IDX 5 |
19380 | #define regSW_US_LOCATION 0xe84020 |
19381 | #define regSW_US_LOCATION_BASE_IDX 5 |
19382 | #define regSW_NMI_CNTL 0xe84042 |
19383 | #define regSW_NMI_CNTL_BASE_IDX 5 |
19384 | #define regSW_SMI_CNTL 0xe84043 |
19385 | #define regSW_SMI_CNTL_BASE_IDX 5 |
19386 | #define regSW_SCI_CNTL 0xe84044 |
19387 | #define regSW_SCI_CNTL_BASE_IDX 5 |
19388 | #define regAPML_SW_STATUS 0xe84045 |
19389 | #define regAPML_SW_STATUS_BASE_IDX 5 |
19390 | #define regSW_GIC_SPI_CNTL 0xe84047 |
19391 | #define regSW_GIC_SPI_CNTL_BASE_IDX 5 |
19392 | #define regSW_SYNCFLOOD_CNTL 0xe84049 |
19393 | #define regSW_SYNCFLOOD_CNTL_BASE_IDX 5 |
19394 | #define regCAM_CONTROL 0xe84052 |
19395 | #define regCAM_CONTROL_BASE_IDX 5 |
19396 | #define regCAM_TARGET_INDEX_ADDR_BOTTOM 0xe84053 |
19397 | #define regCAM_TARGET_INDEX_ADDR_BOTTOM_BASE_IDX 5 |
19398 | #define regCAM_TARGET_INDEX_ADDR_TOP 0xe84054 |
19399 | #define regCAM_TARGET_INDEX_ADDR_TOP_BASE_IDX 5 |
19400 | #define regCAM_TARGET_INDEX_DATA 0xe84055 |
19401 | #define regCAM_TARGET_INDEX_DATA_BASE_IDX 5 |
19402 | #define regCAM_TARGET_INDEX_DATA_MASK 0xe84056 |
19403 | #define regCAM_TARGET_INDEX_DATA_MASK_BASE_IDX 5 |
19404 | #define regCAM_TARGET_DATA_ADDR_BOTTOM 0xe84057 |
19405 | #define regCAM_TARGET_DATA_ADDR_BOTTOM_BASE_IDX 5 |
19406 | #define regCAM_TARGET_DATA_ADDR_TOP 0xe84059 |
19407 | #define regCAM_TARGET_DATA_ADDR_TOP_BASE_IDX 5 |
19408 | #define regCAM_TARGET_DATA 0xe8405a |
19409 | #define regCAM_TARGET_DATA_BASE_IDX 5 |
19410 | #define regCAM_TARGET_DATA_MASK 0xe8405b |
19411 | #define regCAM_TARGET_DATA_MASK_BASE_IDX 5 |
19412 | #define regP_DMA_DROPPED_LOG_LOWER 0xe84060 |
19413 | #define regP_DMA_DROPPED_LOG_LOWER_BASE_IDX 5 |
19414 | #define regP_DMA_DROPPED_LOG_UPPER 0xe84061 |
19415 | #define regP_DMA_DROPPED_LOG_UPPER_BASE_IDX 5 |
19416 | #define regNP_DMA_DROPPED_LOG_LOWER 0xe84062 |
19417 | #define regNP_DMA_DROPPED_LOG_LOWER_BASE_IDX 5 |
19418 | #define regNP_DMA_DROPPED_LOG_UPPER 0xe84063 |
19419 | #define regNP_DMA_DROPPED_LOG_UPPER_BASE_IDX 5 |
19420 | #define regPCIE_VDM_NODE0_CTRL4 0xe84064 |
19421 | #define regPCIE_VDM_NODE0_CTRL4_BASE_IDX 5 |
19422 | #define regPCIE_VDM_CNTL2 0xe8408c |
19423 | #define regPCIE_VDM_CNTL2_BASE_IDX 5 |
19424 | #define regPCIE_VDM_CNTL3 0xe8408d |
19425 | #define regPCIE_VDM_CNTL3_BASE_IDX 5 |
19426 | #define regSTALL_CONTROL_XBARPORT0_0 0xe84090 |
19427 | #define regSTALL_CONTROL_XBARPORT0_0_BASE_IDX 5 |
19428 | #define regSTALL_CONTROL_XBARPORT0_1 0xe84091 |
19429 | #define regSTALL_CONTROL_XBARPORT0_1_BASE_IDX 5 |
19430 | #define regSTALL_CONTROL_XBARPORT1_0 0xe84093 |
19431 | #define regSTALL_CONTROL_XBARPORT1_0_BASE_IDX 5 |
19432 | #define regSTALL_CONTROL_XBARPORT1_1 0xe84094 |
19433 | #define regSTALL_CONTROL_XBARPORT1_1_BASE_IDX 5 |
19434 | #define regSTALL_CONTROL_XBARPORT2_0 0xe84096 |
19435 | #define regSTALL_CONTROL_XBARPORT2_0_BASE_IDX 5 |
19436 | #define regSTALL_CONTROL_XBARPORT2_1 0xe84097 |
19437 | #define regSTALL_CONTROL_XBARPORT2_1_BASE_IDX 5 |
19438 | #define regSTALL_CONTROL_XBARPORT3_0 0xe84099 |
19439 | #define regSTALL_CONTROL_XBARPORT3_0_BASE_IDX 5 |
19440 | #define regSTALL_CONTROL_XBARPORT3_1 0xe8409a |
19441 | #define regSTALL_CONTROL_XBARPORT3_1_BASE_IDX 5 |
19442 | #define regSTALL_CONTROL_XBARPORT4_0 0xe8409c |
19443 | #define regSTALL_CONTROL_XBARPORT4_0_BASE_IDX 5 |
19444 | #define regSTALL_CONTROL_XBARPORT4_1 0xe8409d |
19445 | #define regSTALL_CONTROL_XBARPORT4_1_BASE_IDX 5 |
19446 | #define regSTALL_CONTROL_XBARPORT5_0 0xe8409f |
19447 | #define regSTALL_CONTROL_XBARPORT5_0_BASE_IDX 5 |
19448 | #define regSTALL_CONTROL_XBARPORT5_1 0xe840a0 |
19449 | #define regSTALL_CONTROL_XBARPORT5_1_BASE_IDX 5 |
19450 | #define regSTALL_CONTROL_XBARPORT6_0 0xe840a2 |
19451 | #define regSTALL_CONTROL_XBARPORT6_0_BASE_IDX 5 |
19452 | #define regSTALL_CONTROL_XBARPORT6_1 0xe840a3 |
19453 | #define regSTALL_CONTROL_XBARPORT6_1_BASE_IDX 5 |
19454 | #define regFASTREG_BASE_ADDR_LO 0xe840c0 |
19455 | #define regFASTREG_BASE_ADDR_LO_BASE_IDX 5 |
19456 | #define regFASTREG_BASE_ADDR_HI 0xe840c1 |
19457 | #define regFASTREG_BASE_ADDR_HI_BASE_IDX 5 |
19458 | #define regFASTREGCNTL_BASE_ADDR_LO 0xe840c2 |
19459 | #define regFASTREGCNTL_BASE_ADDR_LO_BASE_IDX 5 |
19460 | #define regFASTREGCNTL_BASE_ADDR_HI 0xe840c3 |
19461 | #define regFASTREGCNTL_BASE_ADDR_HI_BASE_IDX 5 |
19462 | #define regSCRATCH_4 0xe840fc |
19463 | #define regSCRATCH_4_BASE_IDX 5 |
19464 | #define regSCRATCH_5 0xe840fd |
19465 | #define regSCRATCH_5_BASE_IDX 5 |
19466 | #define regTRAP_STATUS 0xe84100 |
19467 | #define regTRAP_STATUS_BASE_IDX 5 |
19468 | #define regTRAP_REQUEST0 0xe84101 |
19469 | #define regTRAP_REQUEST0_BASE_IDX 5 |
19470 | #define regTRAP_REQUEST1 0xe84102 |
19471 | #define regTRAP_REQUEST1_BASE_IDX 5 |
19472 | #define regTRAP_REQUEST2 0xe84103 |
19473 | #define regTRAP_REQUEST2_BASE_IDX 5 |
19474 | #define regTRAP_REQUEST3 0xe84104 |
19475 | #define regTRAP_REQUEST3_BASE_IDX 5 |
19476 | #define regTRAP_REQUEST4 0xe84105 |
19477 | #define regTRAP_REQUEST4_BASE_IDX 5 |
19478 | #define regTRAP_REQUEST5 0xe84106 |
19479 | #define regTRAP_REQUEST5_BASE_IDX 5 |
19480 | #define regTRAP_REQUEST_DATASTRB0 0xe84108 |
19481 | #define regTRAP_REQUEST_DATASTRB0_BASE_IDX 5 |
19482 | #define regTRAP_REQUEST_DATASTRB1 0xe84109 |
19483 | #define regTRAP_REQUEST_DATASTRB1_BASE_IDX 5 |
19484 | #define regTRAP_REQUEST_DATA0 0xe84110 |
19485 | #define regTRAP_REQUEST_DATA0_BASE_IDX 5 |
19486 | #define regTRAP_REQUEST_DATA1 0xe84111 |
19487 | #define regTRAP_REQUEST_DATA1_BASE_IDX 5 |
19488 | #define regTRAP_REQUEST_DATA2 0xe84112 |
19489 | #define regTRAP_REQUEST_DATA2_BASE_IDX 5 |
19490 | #define regTRAP_REQUEST_DATA3 0xe84113 |
19491 | #define regTRAP_REQUEST_DATA3_BASE_IDX 5 |
19492 | #define regTRAP_REQUEST_DATA4 0xe84114 |
19493 | #define regTRAP_REQUEST_DATA4_BASE_IDX 5 |
19494 | #define regTRAP_REQUEST_DATA5 0xe84115 |
19495 | #define regTRAP_REQUEST_DATA5_BASE_IDX 5 |
19496 | #define regTRAP_REQUEST_DATA6 0xe84116 |
19497 | #define regTRAP_REQUEST_DATA6_BASE_IDX 5 |
19498 | #define regTRAP_REQUEST_DATA7 0xe84117 |
19499 | #define regTRAP_REQUEST_DATA7_BASE_IDX 5 |
19500 | #define regTRAP_REQUEST_DATA8 0xe84118 |
19501 | #define regTRAP_REQUEST_DATA8_BASE_IDX 5 |
19502 | #define regTRAP_REQUEST_DATA9 0xe84119 |
19503 | #define regTRAP_REQUEST_DATA9_BASE_IDX 5 |
19504 | #define regTRAP_REQUEST_DATA10 0xe8411a |
19505 | #define regTRAP_REQUEST_DATA10_BASE_IDX 5 |
19506 | #define regTRAP_REQUEST_DATA11 0xe8411b |
19507 | #define regTRAP_REQUEST_DATA11_BASE_IDX 5 |
19508 | #define regTRAP_REQUEST_DATA12 0xe8411c |
19509 | #define regTRAP_REQUEST_DATA12_BASE_IDX 5 |
19510 | #define regTRAP_REQUEST_DATA13 0xe8411d |
19511 | #define regTRAP_REQUEST_DATA13_BASE_IDX 5 |
19512 | #define regTRAP_REQUEST_DATA14 0xe8411e |
19513 | #define regTRAP_REQUEST_DATA14_BASE_IDX 5 |
19514 | #define regTRAP_REQUEST_DATA15 0xe8411f |
19515 | #define regTRAP_REQUEST_DATA15_BASE_IDX 5 |
19516 | #define regTRAP_RESPONSE_CONTROL 0xe84130 |
19517 | #define regTRAP_RESPONSE_CONTROL_BASE_IDX 5 |
19518 | #define regTRAP_RESPONSE0 0xe84131 |
19519 | #define regTRAP_RESPONSE0_BASE_IDX 5 |
19520 | #define regTRAP_RESPONSE_DATA0 0xe84140 |
19521 | #define regTRAP_RESPONSE_DATA0_BASE_IDX 5 |
19522 | #define regTRAP_RESPONSE_DATA1 0xe84141 |
19523 | #define regTRAP_RESPONSE_DATA1_BASE_IDX 5 |
19524 | #define regTRAP_RESPONSE_DATA2 0xe84142 |
19525 | #define regTRAP_RESPONSE_DATA2_BASE_IDX 5 |
19526 | #define regTRAP_RESPONSE_DATA3 0xe84143 |
19527 | #define regTRAP_RESPONSE_DATA3_BASE_IDX 5 |
19528 | #define regTRAP_RESPONSE_DATA4 0xe84144 |
19529 | #define regTRAP_RESPONSE_DATA4_BASE_IDX 5 |
19530 | #define regTRAP_RESPONSE_DATA5 0xe84145 |
19531 | #define regTRAP_RESPONSE_DATA5_BASE_IDX 5 |
19532 | #define regTRAP_RESPONSE_DATA6 0xe84146 |
19533 | #define regTRAP_RESPONSE_DATA6_BASE_IDX 5 |
19534 | #define regTRAP_RESPONSE_DATA7 0xe84147 |
19535 | #define regTRAP_RESPONSE_DATA7_BASE_IDX 5 |
19536 | #define regTRAP_RESPONSE_DATA8 0xe84148 |
19537 | #define regTRAP_RESPONSE_DATA8_BASE_IDX 5 |
19538 | #define regTRAP_RESPONSE_DATA9 0xe84149 |
19539 | #define regTRAP_RESPONSE_DATA9_BASE_IDX 5 |
19540 | #define regTRAP_RESPONSE_DATA10 0xe8414a |
19541 | #define regTRAP_RESPONSE_DATA10_BASE_IDX 5 |
19542 | #define regTRAP_RESPONSE_DATA11 0xe8414b |
19543 | #define regTRAP_RESPONSE_DATA11_BASE_IDX 5 |
19544 | #define regTRAP_RESPONSE_DATA12 0xe8414c |
19545 | #define regTRAP_RESPONSE_DATA12_BASE_IDX 5 |
19546 | #define regTRAP_RESPONSE_DATA13 0xe8414d |
19547 | #define regTRAP_RESPONSE_DATA13_BASE_IDX 5 |
19548 | #define regTRAP_RESPONSE_DATA14 0xe8414e |
19549 | #define regTRAP_RESPONSE_DATA14_BASE_IDX 5 |
19550 | #define regTRAP_RESPONSE_DATA15 0xe8414f |
19551 | #define regTRAP_RESPONSE_DATA15_BASE_IDX 5 |
19552 | #define regTRAP0_CONTROL0 0xe84200 |
19553 | #define regTRAP0_CONTROL0_BASE_IDX 5 |
19554 | #define regTRAP0_ADDRESS_LO 0xe84202 |
19555 | #define regTRAP0_ADDRESS_LO_BASE_IDX 5 |
19556 | #define regTRAP0_ADDRESS_HI 0xe84203 |
19557 | #define regTRAP0_ADDRESS_HI_BASE_IDX 5 |
19558 | #define regTRAP0_COMMAND 0xe84204 |
19559 | #define regTRAP0_COMMAND_BASE_IDX 5 |
19560 | #define regTRAP0_ADDRESS_LO_MASK 0xe84206 |
19561 | #define regTRAP0_ADDRESS_LO_MASK_BASE_IDX 5 |
19562 | #define regTRAP0_ADDRESS_HI_MASK 0xe84207 |
19563 | #define regTRAP0_ADDRESS_HI_MASK_BASE_IDX 5 |
19564 | #define regTRAP0_COMMAND_MASK 0xe84208 |
19565 | #define regTRAP0_COMMAND_MASK_BASE_IDX 5 |
19566 | #define regTRAP1_CONTROL0 0xe84210 |
19567 | #define regTRAP1_CONTROL0_BASE_IDX 5 |
19568 | #define regTRAP1_ADDRESS_LO 0xe84212 |
19569 | #define regTRAP1_ADDRESS_LO_BASE_IDX 5 |
19570 | #define regTRAP1_ADDRESS_HI 0xe84213 |
19571 | #define regTRAP1_ADDRESS_HI_BASE_IDX 5 |
19572 | #define regTRAP1_COMMAND 0xe84214 |
19573 | #define regTRAP1_COMMAND_BASE_IDX 5 |
19574 | #define regTRAP1_ADDRESS_LO_MASK 0xe84216 |
19575 | #define regTRAP1_ADDRESS_LO_MASK_BASE_IDX 5 |
19576 | #define regTRAP1_ADDRESS_HI_MASK 0xe84217 |
19577 | #define regTRAP1_ADDRESS_HI_MASK_BASE_IDX 5 |
19578 | #define regTRAP1_COMMAND_MASK 0xe84218 |
19579 | #define regTRAP1_COMMAND_MASK_BASE_IDX 5 |
19580 | #define regTRAP2_CONTROL0 0xe84220 |
19581 | #define regTRAP2_CONTROL0_BASE_IDX 5 |
19582 | #define regTRAP2_ADDRESS_LO 0xe84222 |
19583 | #define regTRAP2_ADDRESS_LO_BASE_IDX 5 |
19584 | #define regTRAP2_ADDRESS_HI 0xe84223 |
19585 | #define regTRAP2_ADDRESS_HI_BASE_IDX 5 |
19586 | #define regTRAP2_COMMAND 0xe84224 |
19587 | #define regTRAP2_COMMAND_BASE_IDX 5 |
19588 | #define regTRAP2_ADDRESS_LO_MASK 0xe84226 |
19589 | #define regTRAP2_ADDRESS_LO_MASK_BASE_IDX 5 |
19590 | #define regTRAP2_ADDRESS_HI_MASK 0xe84227 |
19591 | #define regTRAP2_ADDRESS_HI_MASK_BASE_IDX 5 |
19592 | #define regTRAP2_COMMAND_MASK 0xe84228 |
19593 | #define regTRAP2_COMMAND_MASK_BASE_IDX 5 |
19594 | #define regTRAP3_CONTROL0 0xe84230 |
19595 | #define regTRAP3_CONTROL0_BASE_IDX 5 |
19596 | #define regTRAP3_ADDRESS_LO 0xe84232 |
19597 | #define regTRAP3_ADDRESS_LO_BASE_IDX 5 |
19598 | #define regTRAP3_ADDRESS_HI 0xe84233 |
19599 | #define regTRAP3_ADDRESS_HI_BASE_IDX 5 |
19600 | #define regTRAP3_COMMAND 0xe84234 |
19601 | #define regTRAP3_COMMAND_BASE_IDX 5 |
19602 | #define regTRAP3_ADDRESS_LO_MASK 0xe84236 |
19603 | #define regTRAP3_ADDRESS_LO_MASK_BASE_IDX 5 |
19604 | #define regTRAP3_ADDRESS_HI_MASK 0xe84237 |
19605 | #define regTRAP3_ADDRESS_HI_MASK_BASE_IDX 5 |
19606 | #define regTRAP3_COMMAND_MASK 0xe84238 |
19607 | #define regTRAP3_COMMAND_MASK_BASE_IDX 5 |
19608 | #define regTRAP4_CONTROL0 0xe84240 |
19609 | #define regTRAP4_CONTROL0_BASE_IDX 5 |
19610 | #define regTRAP4_ADDRESS_LO 0xe84242 |
19611 | #define regTRAP4_ADDRESS_LO_BASE_IDX 5 |
19612 | #define regTRAP4_ADDRESS_HI 0xe84243 |
19613 | #define regTRAP4_ADDRESS_HI_BASE_IDX 5 |
19614 | #define regTRAP4_COMMAND 0xe84244 |
19615 | #define regTRAP4_COMMAND_BASE_IDX 5 |
19616 | #define regTRAP4_ADDRESS_LO_MASK 0xe84246 |
19617 | #define regTRAP4_ADDRESS_LO_MASK_BASE_IDX 5 |
19618 | #define regTRAP4_ADDRESS_HI_MASK 0xe84247 |
19619 | #define regTRAP4_ADDRESS_HI_MASK_BASE_IDX 5 |
19620 | #define regTRAP4_COMMAND_MASK 0xe84248 |
19621 | #define regTRAP4_COMMAND_MASK_BASE_IDX 5 |
19622 | #define regTRAP5_CONTROL0 0xe84250 |
19623 | #define regTRAP5_CONTROL0_BASE_IDX 5 |
19624 | #define regTRAP5_ADDRESS_LO 0xe84252 |
19625 | #define regTRAP5_ADDRESS_LO_BASE_IDX 5 |
19626 | #define regTRAP5_ADDRESS_HI 0xe84253 |
19627 | #define regTRAP5_ADDRESS_HI_BASE_IDX 5 |
19628 | #define regTRAP5_COMMAND 0xe84254 |
19629 | #define regTRAP5_COMMAND_BASE_IDX 5 |
19630 | #define regTRAP5_ADDRESS_LO_MASK 0xe84256 |
19631 | #define regTRAP5_ADDRESS_LO_MASK_BASE_IDX 5 |
19632 | #define regTRAP5_ADDRESS_HI_MASK 0xe84257 |
19633 | #define regTRAP5_ADDRESS_HI_MASK_BASE_IDX 5 |
19634 | #define regTRAP5_COMMAND_MASK 0xe84258 |
19635 | #define regTRAP5_COMMAND_MASK_BASE_IDX 5 |
19636 | #define regTRAP6_CONTROL0 0xe84260 |
19637 | #define regTRAP6_CONTROL0_BASE_IDX 5 |
19638 | #define regTRAP6_ADDRESS_LO 0xe84262 |
19639 | #define regTRAP6_ADDRESS_LO_BASE_IDX 5 |
19640 | #define regTRAP6_ADDRESS_HI 0xe84263 |
19641 | #define regTRAP6_ADDRESS_HI_BASE_IDX 5 |
19642 | #define regTRAP6_COMMAND 0xe84264 |
19643 | #define regTRAP6_COMMAND_BASE_IDX 5 |
19644 | #define regTRAP6_ADDRESS_LO_MASK 0xe84266 |
19645 | #define regTRAP6_ADDRESS_LO_MASK_BASE_IDX 5 |
19646 | #define regTRAP6_ADDRESS_HI_MASK 0xe84267 |
19647 | #define regTRAP6_ADDRESS_HI_MASK_BASE_IDX 5 |
19648 | #define regTRAP6_COMMAND_MASK 0xe84268 |
19649 | #define regTRAP6_COMMAND_MASK_BASE_IDX 5 |
19650 | #define regTRAP7_CONTROL0 0xe84270 |
19651 | #define regTRAP7_CONTROL0_BASE_IDX 5 |
19652 | #define regTRAP7_ADDRESS_LO 0xe84272 |
19653 | #define regTRAP7_ADDRESS_LO_BASE_IDX 5 |
19654 | #define regTRAP7_ADDRESS_HI 0xe84273 |
19655 | #define regTRAP7_ADDRESS_HI_BASE_IDX 5 |
19656 | #define regTRAP7_COMMAND 0xe84274 |
19657 | #define regTRAP7_COMMAND_BASE_IDX 5 |
19658 | #define regTRAP7_ADDRESS_LO_MASK 0xe84276 |
19659 | #define regTRAP7_ADDRESS_LO_MASK_BASE_IDX 5 |
19660 | #define regTRAP7_ADDRESS_HI_MASK 0xe84277 |
19661 | #define regTRAP7_ADDRESS_HI_MASK_BASE_IDX 5 |
19662 | #define regTRAP7_COMMAND_MASK 0xe84278 |
19663 | #define regTRAP7_COMMAND_MASK_BASE_IDX 5 |
19664 | #define regTRAP8_CONTROL0 0xe84280 |
19665 | #define regTRAP8_CONTROL0_BASE_IDX 5 |
19666 | #define regTRAP8_ADDRESS_LO 0xe84282 |
19667 | #define regTRAP8_ADDRESS_LO_BASE_IDX 5 |
19668 | #define regTRAP8_ADDRESS_HI 0xe84283 |
19669 | #define regTRAP8_ADDRESS_HI_BASE_IDX 5 |
19670 | #define regTRAP8_COMMAND 0xe84284 |
19671 | #define regTRAP8_COMMAND_BASE_IDX 5 |
19672 | #define regTRAP8_ADDRESS_LO_MASK 0xe84286 |
19673 | #define regTRAP8_ADDRESS_LO_MASK_BASE_IDX 5 |
19674 | #define regTRAP8_ADDRESS_HI_MASK 0xe84287 |
19675 | #define regTRAP8_ADDRESS_HI_MASK_BASE_IDX 5 |
19676 | #define regTRAP8_COMMAND_MASK 0xe84288 |
19677 | #define regTRAP8_COMMAND_MASK_BASE_IDX 5 |
19678 | #define regTRAP9_CONTROL0 0xe84290 |
19679 | #define regTRAP9_CONTROL0_BASE_IDX 5 |
19680 | #define regTRAP9_ADDRESS_LO 0xe84292 |
19681 | #define regTRAP9_ADDRESS_LO_BASE_IDX 5 |
19682 | #define regTRAP9_ADDRESS_HI 0xe84293 |
19683 | #define regTRAP9_ADDRESS_HI_BASE_IDX 5 |
19684 | #define regTRAP9_COMMAND 0xe84294 |
19685 | #define regTRAP9_COMMAND_BASE_IDX 5 |
19686 | #define regTRAP9_ADDRESS_LO_MASK 0xe84296 |
19687 | #define regTRAP9_ADDRESS_LO_MASK_BASE_IDX 5 |
19688 | #define regTRAP9_ADDRESS_HI_MASK 0xe84297 |
19689 | #define regTRAP9_ADDRESS_HI_MASK_BASE_IDX 5 |
19690 | #define regTRAP9_COMMAND_MASK 0xe84298 |
19691 | #define regTRAP9_COMMAND_MASK_BASE_IDX 5 |
19692 | #define regTRAP10_CONTROL0 0xe842a0 |
19693 | #define regTRAP10_CONTROL0_BASE_IDX 5 |
19694 | #define regTRAP10_ADDRESS_LO 0xe842a2 |
19695 | #define regTRAP10_ADDRESS_LO_BASE_IDX 5 |
19696 | #define regTRAP10_ADDRESS_HI 0xe842a3 |
19697 | #define regTRAP10_ADDRESS_HI_BASE_IDX 5 |
19698 | #define regTRAP10_COMMAND 0xe842a4 |
19699 | #define regTRAP10_COMMAND_BASE_IDX 5 |
19700 | #define regTRAP10_ADDRESS_LO_MASK 0xe842a6 |
19701 | #define regTRAP10_ADDRESS_LO_MASK_BASE_IDX 5 |
19702 | #define regTRAP10_ADDRESS_HI_MASK 0xe842a7 |
19703 | #define regTRAP10_ADDRESS_HI_MASK_BASE_IDX 5 |
19704 | #define regTRAP10_COMMAND_MASK 0xe842a8 |
19705 | #define regTRAP10_COMMAND_MASK_BASE_IDX 5 |
19706 | #define regTRAP11_CONTROL0 0xe842b0 |
19707 | #define regTRAP11_CONTROL0_BASE_IDX 5 |
19708 | #define regTRAP11_ADDRESS_LO 0xe842b2 |
19709 | #define regTRAP11_ADDRESS_LO_BASE_IDX 5 |
19710 | #define regTRAP11_ADDRESS_HI 0xe842b3 |
19711 | #define regTRAP11_ADDRESS_HI_BASE_IDX 5 |
19712 | #define regTRAP11_COMMAND 0xe842b4 |
19713 | #define regTRAP11_COMMAND_BASE_IDX 5 |
19714 | #define regTRAP11_ADDRESS_LO_MASK 0xe842b6 |
19715 | #define regTRAP11_ADDRESS_LO_MASK_BASE_IDX 5 |
19716 | #define regTRAP11_ADDRESS_HI_MASK 0xe842b7 |
19717 | #define regTRAP11_ADDRESS_HI_MASK_BASE_IDX 5 |
19718 | #define regTRAP11_COMMAND_MASK 0xe842b8 |
19719 | #define regTRAP11_COMMAND_MASK_BASE_IDX 5 |
19720 | #define regTRAP12_CONTROL0 0xe842c0 |
19721 | #define regTRAP12_CONTROL0_BASE_IDX 5 |
19722 | #define regTRAP12_ADDRESS_LO 0xe842c2 |
19723 | #define regTRAP12_ADDRESS_LO_BASE_IDX 5 |
19724 | #define regTRAP12_ADDRESS_HI 0xe842c3 |
19725 | #define regTRAP12_ADDRESS_HI_BASE_IDX 5 |
19726 | #define regTRAP12_COMMAND 0xe842c4 |
19727 | #define regTRAP12_COMMAND_BASE_IDX 5 |
19728 | #define regTRAP12_ADDRESS_LO_MASK 0xe842c6 |
19729 | #define regTRAP12_ADDRESS_LO_MASK_BASE_IDX 5 |
19730 | #define regTRAP12_ADDRESS_HI_MASK 0xe842c7 |
19731 | #define regTRAP12_ADDRESS_HI_MASK_BASE_IDX 5 |
19732 | #define regTRAP12_COMMAND_MASK 0xe842c8 |
19733 | #define regTRAP12_COMMAND_MASK_BASE_IDX 5 |
19734 | #define regTRAP13_CONTROL0 0xe842d0 |
19735 | #define regTRAP13_CONTROL0_BASE_IDX 5 |
19736 | #define regTRAP13_ADDRESS_LO 0xe842d2 |
19737 | #define regTRAP13_ADDRESS_LO_BASE_IDX 5 |
19738 | #define regTRAP13_ADDRESS_HI 0xe842d3 |
19739 | #define regTRAP13_ADDRESS_HI_BASE_IDX 5 |
19740 | #define regTRAP13_COMMAND 0xe842d4 |
19741 | #define regTRAP13_COMMAND_BASE_IDX 5 |
19742 | #define regTRAP13_ADDRESS_LO_MASK 0xe842d6 |
19743 | #define regTRAP13_ADDRESS_LO_MASK_BASE_IDX 5 |
19744 | #define regTRAP13_ADDRESS_HI_MASK 0xe842d7 |
19745 | #define regTRAP13_ADDRESS_HI_MASK_BASE_IDX 5 |
19746 | #define regTRAP13_COMMAND_MASK 0xe842d8 |
19747 | #define regTRAP13_COMMAND_MASK_BASE_IDX 5 |
19748 | #define regTRAP14_CONTROL0 0xe842e0 |
19749 | #define regTRAP14_CONTROL0_BASE_IDX 5 |
19750 | #define regTRAP14_ADDRESS_LO 0xe842e2 |
19751 | #define regTRAP14_ADDRESS_LO_BASE_IDX 5 |
19752 | #define regTRAP14_ADDRESS_HI 0xe842e3 |
19753 | #define regTRAP14_ADDRESS_HI_BASE_IDX 5 |
19754 | #define regTRAP14_COMMAND 0xe842e4 |
19755 | #define regTRAP14_COMMAND_BASE_IDX 5 |
19756 | #define regTRAP14_ADDRESS_LO_MASK 0xe842e6 |
19757 | #define regTRAP14_ADDRESS_LO_MASK_BASE_IDX 5 |
19758 | #define regTRAP14_ADDRESS_HI_MASK 0xe842e7 |
19759 | #define regTRAP14_ADDRESS_HI_MASK_BASE_IDX 5 |
19760 | #define regTRAP14_COMMAND_MASK 0xe842e8 |
19761 | #define regTRAP14_COMMAND_MASK_BASE_IDX 5 |
19762 | #define regTRAP15_CONTROL0 0xe842f0 |
19763 | #define regTRAP15_CONTROL0_BASE_IDX 5 |
19764 | #define regTRAP15_ADDRESS_LO 0xe842f2 |
19765 | #define regTRAP15_ADDRESS_LO_BASE_IDX 5 |
19766 | #define regTRAP15_ADDRESS_HI 0xe842f3 |
19767 | #define regTRAP15_ADDRESS_HI_BASE_IDX 5 |
19768 | #define regTRAP15_COMMAND 0xe842f4 |
19769 | #define regTRAP15_COMMAND_BASE_IDX 5 |
19770 | #define regTRAP15_ADDRESS_LO_MASK 0xe842f6 |
19771 | #define regTRAP15_ADDRESS_LO_MASK_BASE_IDX 5 |
19772 | #define regTRAP15_ADDRESS_HI_MASK 0xe842f7 |
19773 | #define regTRAP15_ADDRESS_HI_MASK_BASE_IDX 5 |
19774 | #define regTRAP15_COMMAND_MASK 0xe842f8 |
19775 | #define regTRAP15_COMMAND_MASK_BASE_IDX 5 |
19776 | #define regSB_COMMAND 0xe85000 |
19777 | #define regSB_COMMAND_BASE_IDX 5 |
19778 | #define regSB_SUB_BUS_NUMBER_LATENCY 0xe85001 |
19779 | #define regSB_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
19780 | #define regSB_IO_BASE_LIMIT 0xe85002 |
19781 | #define regSB_IO_BASE_LIMIT_BASE_IDX 5 |
19782 | #define regSB_MEM_BASE_LIMIT 0xe85003 |
19783 | #define regSB_MEM_BASE_LIMIT_BASE_IDX 5 |
19784 | #define regSB_PREF_BASE_LIMIT 0xe85004 |
19785 | #define regSB_PREF_BASE_LIMIT_BASE_IDX 5 |
19786 | #define regSB_PREF_BASE_UPPER 0xe85005 |
19787 | #define regSB_PREF_BASE_UPPER_BASE_IDX 5 |
19788 | #define regSB_PREF_LIMIT_UPPER 0xe85006 |
19789 | #define regSB_PREF_LIMIT_UPPER_BASE_IDX 5 |
19790 | #define regSB_IO_BASE_LIMIT_HI 0xe85007 |
19791 | #define regSB_IO_BASE_LIMIT_HI_BASE_IDX 5 |
19792 | #define regSB_IRQ_BRIDGE_CNTL 0xe85008 |
19793 | #define regSB_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
19794 | #define regSB_EXT_BRIDGE_CNTL 0xe85009 |
19795 | #define regSB_EXT_BRIDGE_CNTL_BASE_IDX 5 |
19796 | #define regSB_PMI_STATUS_CNTL 0xe8500a |
19797 | #define regSB_PMI_STATUS_CNTL_BASE_IDX 5 |
19798 | #define regSB_SLOT_CAP 0xe8500b |
19799 | #define regSB_SLOT_CAP_BASE_IDX 5 |
19800 | #define regSB_ROOT_CNTL 0xe8500c |
19801 | #define regSB_ROOT_CNTL_BASE_IDX 5 |
19802 | #define regSB_DEVICE_CNTL2 0xe8500d |
19803 | #define regSB_DEVICE_CNTL2_BASE_IDX 5 |
19804 | #define regMCA_SMN_INT_REQ_ADDR 0xe85020 |
19805 | #define regMCA_SMN_INT_REQ_ADDR_BASE_IDX 5 |
19806 | #define regMCA_SMN_INT_MCM_ADDR 0xe85021 |
19807 | #define regMCA_SMN_INT_MCM_ADDR_BASE_IDX 5 |
19808 | #define regMCA_SMN_INT_APERTUREID 0xe85022 |
19809 | #define regMCA_SMN_INT_APERTUREID_BASE_IDX 5 |
19810 | #define regMCA_SMN_INT_CONTROL 0xe85023 |
19811 | #define regMCA_SMN_INT_CONTROL_BASE_IDX 5 |
19812 | |
19813 | |
19814 | // addressBlock: nbio_iohub_nb_security_security_cfgdec |
19815 | // base address: 0x13b18000 |
19816 | |
19817 | |
19818 | // addressBlock: nbio_iohub_nb_rascfg_ras_cfgdec |
19819 | // base address: 0x13b20000 |
19820 | #define regPARITY_CONTROL_0 0xe88000 |
19821 | #define regPARITY_CONTROL_0_BASE_IDX 5 |
19822 | #define regPARITY_CONTROL_1 0xe88001 |
19823 | #define regPARITY_CONTROL_1_BASE_IDX 5 |
19824 | #define regPARITY_SEVERITY_CONTROL_UNCORR_0 0xe88002 |
19825 | #define regPARITY_SEVERITY_CONTROL_UNCORR_0_BASE_IDX 5 |
19826 | #define regPARITY_SEVERITY_CONTROL_CORR_0 0xe88004 |
19827 | #define regPARITY_SEVERITY_CONTROL_CORR_0_BASE_IDX 5 |
19828 | #define regPARITY_SEVERITY_CONTROL_UCP_0 0xe88006 |
19829 | #define regPARITY_SEVERITY_CONTROL_UCP_0_BASE_IDX 5 |
19830 | #define regRAS_GLOBAL_STATUS_LO 0xe88008 |
19831 | #define regRAS_GLOBAL_STATUS_LO_BASE_IDX 5 |
19832 | #define regRAS_GLOBAL_STATUS_HI 0xe88009 |
19833 | #define regRAS_GLOBAL_STATUS_HI_BASE_IDX 5 |
19834 | #define regPARITY_ERROR_STATUS_UNCORR_GRP0 0xe8800a |
19835 | #define regPARITY_ERROR_STATUS_UNCORR_GRP0_BASE_IDX 5 |
19836 | #define regPARITY_ERROR_STATUS_UNCORR_GRP1 0xe8800b |
19837 | #define regPARITY_ERROR_STATUS_UNCORR_GRP1_BASE_IDX 5 |
19838 | #define regPARITY_ERROR_STATUS_UNCORR_GRP2 0xe8800c |
19839 | #define regPARITY_ERROR_STATUS_UNCORR_GRP2_BASE_IDX 5 |
19840 | #define regPARITY_ERROR_STATUS_UNCORR_GRP3 0xe8800d |
19841 | #define regPARITY_ERROR_STATUS_UNCORR_GRP3_BASE_IDX 5 |
19842 | #define regPARITY_ERROR_STATUS_UNCORR_GRP4 0xe8800e |
19843 | #define regPARITY_ERROR_STATUS_UNCORR_GRP4_BASE_IDX 5 |
19844 | #define regPARITY_ERROR_STATUS_UNCORR_GRP5 0xe8800f |
19845 | #define regPARITY_ERROR_STATUS_UNCORR_GRP5_BASE_IDX 5 |
19846 | #define regPARITY_ERROR_STATUS_UNCORR_GRP6 0xe88010 |
19847 | #define regPARITY_ERROR_STATUS_UNCORR_GRP6_BASE_IDX 5 |
19848 | #define regPARITY_ERROR_STATUS_UNCORR_GRP7 0xe88011 |
19849 | #define regPARITY_ERROR_STATUS_UNCORR_GRP7_BASE_IDX 5 |
19850 | #define regPARITY_ERROR_STATUS_CORR_GRP0 0xe88012 |
19851 | #define regPARITY_ERROR_STATUS_CORR_GRP0_BASE_IDX 5 |
19852 | #define regPARITY_ERROR_STATUS_CORR_GRP1 0xe88013 |
19853 | #define regPARITY_ERROR_STATUS_CORR_GRP1_BASE_IDX 5 |
19854 | #define regPARITY_ERROR_STATUS_CORR_GRP2 0xe88014 |
19855 | #define regPARITY_ERROR_STATUS_CORR_GRP2_BASE_IDX 5 |
19856 | #define regPARITY_ERROR_STATUS_CORR_GRP3 0xe88015 |
19857 | #define regPARITY_ERROR_STATUS_CORR_GRP3_BASE_IDX 5 |
19858 | #define regPARITY_ERROR_STATUS_CORR_GRP4 0xe88016 |
19859 | #define regPARITY_ERROR_STATUS_CORR_GRP4_BASE_IDX 5 |
19860 | #define regPARITY_ERROR_STATUS_CORR_GRP5 0xe88017 |
19861 | #define regPARITY_ERROR_STATUS_CORR_GRP5_BASE_IDX 5 |
19862 | #define regPARITY_ERROR_STATUS_CORR_GRP6 0xe88018 |
19863 | #define regPARITY_ERROR_STATUS_CORR_GRP6_BASE_IDX 5 |
19864 | #define regPARITY_ERROR_STATUS_CORR_GRP7 0xe88019 |
19865 | #define regPARITY_ERROR_STATUS_CORR_GRP7_BASE_IDX 5 |
19866 | #define regPARITY_COUNTER_CORR_GRP0 0xe8801a |
19867 | #define regPARITY_COUNTER_CORR_GRP0_BASE_IDX 5 |
19868 | #define regPARITY_COUNTER_CORR_GRP1 0xe8801b |
19869 | #define regPARITY_COUNTER_CORR_GRP1_BASE_IDX 5 |
19870 | #define regPARITY_COUNTER_CORR_GRP2 0xe8801c |
19871 | #define regPARITY_COUNTER_CORR_GRP2_BASE_IDX 5 |
19872 | #define regPARITY_COUNTER_CORR_GRP3 0xe8801d |
19873 | #define regPARITY_COUNTER_CORR_GRP3_BASE_IDX 5 |
19874 | #define regPARITY_COUNTER_CORR_GRP4 0xe8801e |
19875 | #define regPARITY_COUNTER_CORR_GRP4_BASE_IDX 5 |
19876 | #define regPARITY_COUNTER_CORR_GRP5 0xe8801f |
19877 | #define regPARITY_COUNTER_CORR_GRP5_BASE_IDX 5 |
19878 | #define regPARITY_COUNTER_CORR_GRP6 0xe88020 |
19879 | #define regPARITY_COUNTER_CORR_GRP6_BASE_IDX 5 |
19880 | #define regPARITY_COUNTER_CORR_GRP7 0xe88021 |
19881 | #define regPARITY_COUNTER_CORR_GRP7_BASE_IDX 5 |
19882 | #define regPARITY_ERROR_STATUS_UCP_GRP0 0xe88022 |
19883 | #define regPARITY_ERROR_STATUS_UCP_GRP0_BASE_IDX 5 |
19884 | #define regPARITY_ERROR_STATUS_UCP_GRP1 0xe88023 |
19885 | #define regPARITY_ERROR_STATUS_UCP_GRP1_BASE_IDX 5 |
19886 | #define regPARITY_ERROR_STATUS_UCP_GRP2 0xe88024 |
19887 | #define regPARITY_ERROR_STATUS_UCP_GRP2_BASE_IDX 5 |
19888 | #define regPARITY_ERROR_STATUS_UCP_GRP3 0xe88025 |
19889 | #define regPARITY_ERROR_STATUS_UCP_GRP3_BASE_IDX 5 |
19890 | #define regPARITY_ERROR_STATUS_UCP_GRP4 0xe88026 |
19891 | #define regPARITY_ERROR_STATUS_UCP_GRP4_BASE_IDX 5 |
19892 | #define regPARITY_ERROR_STATUS_UCP_GRP5 0xe88027 |
19893 | #define regPARITY_ERROR_STATUS_UCP_GRP5_BASE_IDX 5 |
19894 | #define regPARITY_ERROR_STATUS_UCP_GRP6 0xe88028 |
19895 | #define regPARITY_ERROR_STATUS_UCP_GRP6_BASE_IDX 5 |
19896 | #define regPARITY_ERROR_STATUS_UCP_GRP7 0xe88029 |
19897 | #define regPARITY_ERROR_STATUS_UCP_GRP7_BASE_IDX 5 |
19898 | #define regPARITY_COUNTER_UCP_GRP0 0xe8802a |
19899 | #define regPARITY_COUNTER_UCP_GRP0_BASE_IDX 5 |
19900 | #define regPARITY_COUNTER_UCP_GRP1 0xe8802b |
19901 | #define regPARITY_COUNTER_UCP_GRP1_BASE_IDX 5 |
19902 | #define regPARITY_COUNTER_UCP_GRP2 0xe8802c |
19903 | #define regPARITY_COUNTER_UCP_GRP2_BASE_IDX 5 |
19904 | #define regPARITY_COUNTER_UCP_GRP3 0xe8802d |
19905 | #define regPARITY_COUNTER_UCP_GRP3_BASE_IDX 5 |
19906 | #define regPARITY_COUNTER_UCP_GRP4 0xe8802e |
19907 | #define regPARITY_COUNTER_UCP_GRP4_BASE_IDX 5 |
19908 | #define regPARITY_COUNTER_UCP_GRP5 0xe8802f |
19909 | #define regPARITY_COUNTER_UCP_GRP5_BASE_IDX 5 |
19910 | #define regPARITY_COUNTER_UCP_GRP6 0xe88030 |
19911 | #define regPARITY_COUNTER_UCP_GRP6_BASE_IDX 5 |
19912 | #define regPARITY_COUNTER_UCP_GRP7 0xe88031 |
19913 | #define regPARITY_COUNTER_UCP_GRP7_BASE_IDX 5 |
19914 | #define regMISC_SEVERITY_CONTROL 0xe88032 |
19915 | #define regMISC_SEVERITY_CONTROL_BASE_IDX 5 |
19916 | #define regMISC_RAS_CONTROL 0xe88033 |
19917 | #define regMISC_RAS_CONTROL_BASE_IDX 5 |
19918 | #define regRAS_SCRATCH_0 0xe88034 |
19919 | #define regRAS_SCRATCH_0_BASE_IDX 5 |
19920 | #define regRAS_SCRATCH_1 0xe88035 |
19921 | #define regRAS_SCRATCH_1_BASE_IDX 5 |
19922 | #define regErrEvent_ACTION_CONTROL 0xe88036 |
19923 | #define regErrEvent_ACTION_CONTROL_BASE_IDX 5 |
19924 | #define regParitySerr_ACTION_CONTROL 0xe88037 |
19925 | #define regParitySerr_ACTION_CONTROL_BASE_IDX 5 |
19926 | #define regParityFatal_ACTION_CONTROL 0xe88038 |
19927 | #define regParityFatal_ACTION_CONTROL_BASE_IDX 5 |
19928 | #define regParityNonFatal_ACTION_CONTROL 0xe88039 |
19929 | #define regParityNonFatal_ACTION_CONTROL_BASE_IDX 5 |
19930 | #define regParityCorr_ACTION_CONTROL 0xe8803a |
19931 | #define regParityCorr_ACTION_CONTROL_BASE_IDX 5 |
19932 | #define regPCIE0PortASerr_ACTION_CONTROL 0xe8803b |
19933 | #define regPCIE0PortASerr_ACTION_CONTROL_BASE_IDX 5 |
19934 | #define regPCIE0PortAIntFatal_ACTION_CONTROL 0xe8803c |
19935 | #define regPCIE0PortAIntFatal_ACTION_CONTROL_BASE_IDX 5 |
19936 | #define regPCIE0PortAIntNonFatal_ACTION_CONTROL 0xe8803d |
19937 | #define regPCIE0PortAIntNonFatal_ACTION_CONTROL_BASE_IDX 5 |
19938 | #define regPCIE0PortAIntCorr_ACTION_CONTROL 0xe8803e |
19939 | #define regPCIE0PortAIntCorr_ACTION_CONTROL_BASE_IDX 5 |
19940 | #define regPCIE0PortAExtFatal_ACTION_CONTROL 0xe8803f |
19941 | #define regPCIE0PortAExtFatal_ACTION_CONTROL_BASE_IDX 5 |
19942 | #define regPCIE0PortAExtNonFatal_ACTION_CONTROL 0xe88040 |
19943 | #define regPCIE0PortAExtNonFatal_ACTION_CONTROL_BASE_IDX 5 |
19944 | #define regPCIE0PortAExtCorr_ACTION_CONTROL 0xe88041 |
19945 | #define regPCIE0PortAExtCorr_ACTION_CONTROL_BASE_IDX 5 |
19946 | #define regPCIE0PortAParityErr_ACTION_CONTROL 0xe88042 |
19947 | #define regPCIE0PortAParityErr_ACTION_CONTROL_BASE_IDX 5 |
19948 | #define regPCIE0PortBSerr_ACTION_CONTROL 0xe88043 |
19949 | #define regPCIE0PortBSerr_ACTION_CONTROL_BASE_IDX 5 |
19950 | #define regPCIE0PortBIntFatal_ACTION_CONTROL 0xe88044 |
19951 | #define regPCIE0PortBIntFatal_ACTION_CONTROL_BASE_IDX 5 |
19952 | #define regPCIE0PortBIntNonFatal_ACTION_CONTROL 0xe88045 |
19953 | #define regPCIE0PortBIntNonFatal_ACTION_CONTROL_BASE_IDX 5 |
19954 | #define regPCIE0PortBIntCorr_ACTION_CONTROL 0xe88046 |
19955 | #define regPCIE0PortBIntCorr_ACTION_CONTROL_BASE_IDX 5 |
19956 | #define regPCIE0PortBExtFatal_ACTION_CONTROL 0xe88047 |
19957 | #define regPCIE0PortBExtFatal_ACTION_CONTROL_BASE_IDX 5 |
19958 | #define regPCIE0PortBExtNonFatal_ACTION_CONTROL 0xe88048 |
19959 | #define regPCIE0PortBExtNonFatal_ACTION_CONTROL_BASE_IDX 5 |
19960 | #define regPCIE0PortBExtCorr_ACTION_CONTROL 0xe88049 |
19961 | #define regPCIE0PortBExtCorr_ACTION_CONTROL_BASE_IDX 5 |
19962 | #define regPCIE0PortBParityErr_ACTION_CONTROL 0xe8804a |
19963 | #define regPCIE0PortBParityErr_ACTION_CONTROL_BASE_IDX 5 |
19964 | #define regPCIE0PortCSerr_ACTION_CONTROL 0xe8804b |
19965 | #define regPCIE0PortCSerr_ACTION_CONTROL_BASE_IDX 5 |
19966 | #define regPCIE0PortCIntFatal_ACTION_CONTROL 0xe8804c |
19967 | #define regPCIE0PortCIntFatal_ACTION_CONTROL_BASE_IDX 5 |
19968 | #define regPCIE0PortCIntNonFatal_ACTION_CONTROL 0xe8804d |
19969 | #define regPCIE0PortCIntNonFatal_ACTION_CONTROL_BASE_IDX 5 |
19970 | #define regPCIE0PortCIntCorr_ACTION_CONTROL 0xe8804e |
19971 | #define regPCIE0PortCIntCorr_ACTION_CONTROL_BASE_IDX 5 |
19972 | #define regPCIE0PortCExtFatal_ACTION_CONTROL 0xe8804f |
19973 | #define regPCIE0PortCExtFatal_ACTION_CONTROL_BASE_IDX 5 |
19974 | #define regPCIE0PortCExtNonFatal_ACTION_CONTROL 0xe88050 |
19975 | #define regPCIE0PortCExtNonFatal_ACTION_CONTROL_BASE_IDX 5 |
19976 | #define regPCIE0PortCExtCorr_ACTION_CONTROL 0xe88051 |
19977 | #define regPCIE0PortCExtCorr_ACTION_CONTROL_BASE_IDX 5 |
19978 | #define regPCIE0PortCParityErr_ACTION_CONTROL 0xe88052 |
19979 | #define regPCIE0PortCParityErr_ACTION_CONTROL_BASE_IDX 5 |
19980 | #define regPCIE0PortDSerr_ACTION_CONTROL 0xe88053 |
19981 | #define regPCIE0PortDSerr_ACTION_CONTROL_BASE_IDX 5 |
19982 | #define regPCIE0PortDIntFatal_ACTION_CONTROL 0xe88054 |
19983 | #define regPCIE0PortDIntFatal_ACTION_CONTROL_BASE_IDX 5 |
19984 | #define regPCIE0PortDIntNonFatal_ACTION_CONTROL 0xe88055 |
19985 | #define regPCIE0PortDIntNonFatal_ACTION_CONTROL_BASE_IDX 5 |
19986 | #define regPCIE0PortDIntCorr_ACTION_CONTROL 0xe88056 |
19987 | #define regPCIE0PortDIntCorr_ACTION_CONTROL_BASE_IDX 5 |
19988 | #define regPCIE0PortDExtFatal_ACTION_CONTROL 0xe88057 |
19989 | #define regPCIE0PortDExtFatal_ACTION_CONTROL_BASE_IDX 5 |
19990 | #define regPCIE0PortDExtNonFatal_ACTION_CONTROL 0xe88058 |
19991 | #define regPCIE0PortDExtNonFatal_ACTION_CONTROL_BASE_IDX 5 |
19992 | #define regPCIE0PortDExtCorr_ACTION_CONTROL 0xe88059 |
19993 | #define regPCIE0PortDExtCorr_ACTION_CONTROL_BASE_IDX 5 |
19994 | #define regPCIE0PortDParityErr_ACTION_CONTROL 0xe8805a |
19995 | #define regPCIE0PortDParityErr_ACTION_CONTROL_BASE_IDX 5 |
19996 | #define regPCIE0PortESerr_ACTION_CONTROL 0xe8805b |
19997 | #define regPCIE0PortESerr_ACTION_CONTROL_BASE_IDX 5 |
19998 | #define regPCIE0PortEIntFatal_ACTION_CONTROL 0xe8805c |
19999 | #define regPCIE0PortEIntFatal_ACTION_CONTROL_BASE_IDX 5 |
20000 | #define regPCIE0PortEIntNonFatal_ACTION_CONTROL 0xe8805d |
20001 | #define regPCIE0PortEIntNonFatal_ACTION_CONTROL_BASE_IDX 5 |
20002 | #define regPCIE0PortEIntCorr_ACTION_CONTROL 0xe8805e |
20003 | #define regPCIE0PortEIntCorr_ACTION_CONTROL_BASE_IDX 5 |
20004 | #define regPCIE0PortEExtFatal_ACTION_CONTROL 0xe8805f |
20005 | #define regPCIE0PortEExtFatal_ACTION_CONTROL_BASE_IDX 5 |
20006 | #define regPCIE0PortEExtNonFatal_ACTION_CONTROL 0xe88060 |
20007 | #define regPCIE0PortEExtNonFatal_ACTION_CONTROL_BASE_IDX 5 |
20008 | #define regPCIE0PortEExtCorr_ACTION_CONTROL 0xe88061 |
20009 | #define regPCIE0PortEExtCorr_ACTION_CONTROL_BASE_IDX 5 |
20010 | #define regPCIE0PortEParityErr_ACTION_CONTROL 0xe88062 |
20011 | #define regPCIE0PortEParityErr_ACTION_CONTROL_BASE_IDX 5 |
20012 | #define regPCIE0PortFSerr_ACTION_CONTROL 0xe88063 |
20013 | #define regPCIE0PortFSerr_ACTION_CONTROL_BASE_IDX 5 |
20014 | #define regPCIE0PortFIntFatal_ACTION_CONTROL 0xe88064 |
20015 | #define regPCIE0PortFIntFatal_ACTION_CONTROL_BASE_IDX 5 |
20016 | #define regPCIE0PortFIntNonFatal_ACTION_CONTROL 0xe88065 |
20017 | #define regPCIE0PortFIntNonFatal_ACTION_CONTROL_BASE_IDX 5 |
20018 | #define regPCIE0PortFIntCorr_ACTION_CONTROL 0xe88066 |
20019 | #define regPCIE0PortFIntCorr_ACTION_CONTROL_BASE_IDX 5 |
20020 | #define regPCIE0PortFExtFatal_ACTION_CONTROL 0xe88067 |
20021 | #define regPCIE0PortFExtFatal_ACTION_CONTROL_BASE_IDX 5 |
20022 | #define regPCIE0PortFExtNonFatal_ACTION_CONTROL 0xe88068 |
20023 | #define regPCIE0PortFExtNonFatal_ACTION_CONTROL_BASE_IDX 5 |
20024 | #define regPCIE0PortFExtCorr_ACTION_CONTROL 0xe88069 |
20025 | #define regPCIE0PortFExtCorr_ACTION_CONTROL_BASE_IDX 5 |
20026 | #define regPCIE0PortFParityErr_ACTION_CONTROL 0xe8806a |
20027 | #define regPCIE0PortFParityErr_ACTION_CONTROL_BASE_IDX 5 |
20028 | #define regPCIE0PortGSerr_ACTION_CONTROL 0xe8806b |
20029 | #define regPCIE0PortGSerr_ACTION_CONTROL_BASE_IDX 5 |
20030 | #define regPCIE0PortGIntFatal_ACTION_CONTROL 0xe8806c |
20031 | #define regPCIE0PortGIntFatal_ACTION_CONTROL_BASE_IDX 5 |
20032 | #define regPCIE0PortGIntNonFatal_ACTION_CONTROL 0xe8806d |
20033 | #define regPCIE0PortGIntNonFatal_ACTION_CONTROL_BASE_IDX 5 |
20034 | #define regPCIE0PortGIntCorr_ACTION_CONTROL 0xe8806e |
20035 | #define regPCIE0PortGIntCorr_ACTION_CONTROL_BASE_IDX 5 |
20036 | #define regPCIE0PortGExtFatal_ACTION_CONTROL 0xe8806f |
20037 | #define regPCIE0PortGExtFatal_ACTION_CONTROL_BASE_IDX 5 |
20038 | #define regPCIE0PortGExtNonFatal_ACTION_CONTROL 0xe88070 |
20039 | #define regPCIE0PortGExtNonFatal_ACTION_CONTROL_BASE_IDX 5 |
20040 | #define regPCIE0PortGExtCorr_ACTION_CONTROL 0xe88071 |
20041 | #define regPCIE0PortGExtCorr_ACTION_CONTROL_BASE_IDX 5 |
20042 | #define regPCIE0PortGParityErr_ACTION_CONTROL 0xe88072 |
20043 | #define regPCIE0PortGParityErr_ACTION_CONTROL_BASE_IDX 5 |
20044 | #define regNBIF1PortASerr_ACTION_CONTROL 0xe88073 |
20045 | #define regNBIF1PortASerr_ACTION_CONTROL_BASE_IDX 5 |
20046 | #define regNBIF1PortAIntFatal_ACTION_CONTROL 0xe88074 |
20047 | #define regNBIF1PortAIntFatal_ACTION_CONTROL_BASE_IDX 5 |
20048 | #define regNBIF1PortAIntNonFatal_ACTION_CONTROL 0xe88075 |
20049 | #define regNBIF1PortAIntNonFatal_ACTION_CONTROL_BASE_IDX 5 |
20050 | #define regNBIF1PortAIntCorr_ACTION_CONTROL 0xe88076 |
20051 | #define regNBIF1PortAIntCorr_ACTION_CONTROL_BASE_IDX 5 |
20052 | #define regNBIF1PortAExtFatal_ACTION_CONTROL 0xe88077 |
20053 | #define regNBIF1PortAExtFatal_ACTION_CONTROL_BASE_IDX 5 |
20054 | #define regNBIF1PortAExtNonFatal_ACTION_CONTROL 0xe88078 |
20055 | #define regNBIF1PortAExtNonFatal_ACTION_CONTROL_BASE_IDX 5 |
20056 | #define regNBIF1PortAExtCorr_ACTION_CONTROL 0xe88079 |
20057 | #define regNBIF1PortAExtCorr_ACTION_CONTROL_BASE_IDX 5 |
20058 | #define regNBIF1PortAParityErr_ACTION_CONTROL 0xe8807a |
20059 | #define regNBIF1PortAParityErr_ACTION_CONTROL_BASE_IDX 5 |
20060 | #define regNBIF1PortBSerr_ACTION_CONTROL 0xe8807b |
20061 | #define regNBIF1PortBSerr_ACTION_CONTROL_BASE_IDX 5 |
20062 | #define regNBIF1PortBIntFatal_ACTION_CONTROL 0xe8807c |
20063 | #define regNBIF1PortBIntFatal_ACTION_CONTROL_BASE_IDX 5 |
20064 | #define regNBIF1PortBIntNonFatal_ACTION_CONTROL 0xe8807d |
20065 | #define regNBIF1PortBIntNonFatal_ACTION_CONTROL_BASE_IDX 5 |
20066 | #define regNBIF1PortBIntCorr_ACTION_CONTROL 0xe8807e |
20067 | #define regNBIF1PortBIntCorr_ACTION_CONTROL_BASE_IDX 5 |
20068 | #define regNBIF1PortBExtFatal_ACTION_CONTROL 0xe8807f |
20069 | #define regNBIF1PortBExtFatal_ACTION_CONTROL_BASE_IDX 5 |
20070 | #define regNBIF1PortBExtNonFatal_ACTION_CONTROL 0xe88080 |
20071 | #define regNBIF1PortBExtNonFatal_ACTION_CONTROL_BASE_IDX 5 |
20072 | #define regNBIF1PortBExtCorr_ACTION_CONTROL 0xe88081 |
20073 | #define regNBIF1PortBExtCorr_ACTION_CONTROL_BASE_IDX 5 |
20074 | #define regNBIF1PortBParityErr_ACTION_CONTROL 0xe88082 |
20075 | #define regNBIF1PortBParityErr_ACTION_CONTROL_BASE_IDX 5 |
20076 | #define regNBIF1PortCSerr_ACTION_CONTROL 0xe88083 |
20077 | #define regNBIF1PortCSerr_ACTION_CONTROL_BASE_IDX 5 |
20078 | #define regNBIF1PortCIntFatal_ACTION_CONTROL 0xe88084 |
20079 | #define regNBIF1PortCIntFatal_ACTION_CONTROL_BASE_IDX 5 |
20080 | #define regNBIF1PortCIntNonFatal_ACTION_CONTROL 0xe88085 |
20081 | #define regNBIF1PortCIntNonFatal_ACTION_CONTROL_BASE_IDX 5 |
20082 | #define regNBIF1PortCIntCorr_ACTION_CONTROL 0xe88086 |
20083 | #define regNBIF1PortCIntCorr_ACTION_CONTROL_BASE_IDX 5 |
20084 | #define regNBIF1PortCExtFatal_ACTION_CONTROL 0xe88087 |
20085 | #define regNBIF1PortCExtFatal_ACTION_CONTROL_BASE_IDX 5 |
20086 | #define regNBIF1PortCExtNonFatal_ACTION_CONTROL 0xe88088 |
20087 | #define regNBIF1PortCExtNonFatal_ACTION_CONTROL_BASE_IDX 5 |
20088 | #define regNBIF1PortCExtCorr_ACTION_CONTROL 0xe88089 |
20089 | #define regNBIF1PortCExtCorr_ACTION_CONTROL_BASE_IDX 5 |
20090 | #define regNBIF1PortCParityErr_ACTION_CONTROL 0xe8808a |
20091 | #define regNBIF1PortCParityErr_ACTION_CONTROL_BASE_IDX 5 |
20092 | #define regSYNCFLOOD_STATUS 0xe88200 |
20093 | #define regSYNCFLOOD_STATUS_BASE_IDX 5 |
20094 | #define regNMI_STATUS 0xe88201 |
20095 | #define regNMI_STATUS_BASE_IDX 5 |
20096 | #define regPOISON_ACTION_CONTROL 0xe88205 |
20097 | #define regPOISON_ACTION_CONTROL_BASE_IDX 5 |
20098 | #define regEGRESS_POISON_STATUS_LO 0xe88208 |
20099 | #define regEGRESS_POISON_STATUS_LO_BASE_IDX 5 |
20100 | #define regEGRESS_POISON_STATUS_HI 0xe88209 |
20101 | #define regEGRESS_POISON_STATUS_HI_BASE_IDX 5 |
20102 | #define regEGRESS_POISON_MASK_LO 0xe8820a |
20103 | #define regEGRESS_POISON_MASK_LO_BASE_IDX 5 |
20104 | #define regEGRESS_POISON_MASK_HI 0xe8820b |
20105 | #define regEGRESS_POISON_MASK_HI_BASE_IDX 5 |
20106 | #define regEGRESS_POISON_SEVERITY_DOWN 0xe8820c |
20107 | #define regEGRESS_POISON_SEVERITY_DOWN_BASE_IDX 5 |
20108 | #define regEGRESS_POISON_SEVERITY_UPPER 0xe8820d |
20109 | #define regEGRESS_POISON_SEVERITY_UPPER_BASE_IDX 5 |
20110 | #define regAPML_STATUS 0xe88370 |
20111 | #define regAPML_STATUS_BASE_IDX 5 |
20112 | #define regAPML_CONTROL 0xe88371 |
20113 | #define regAPML_CONTROL_BASE_IDX 5 |
20114 | #define regAPML_TRIGGER 0xe88372 |
20115 | #define regAPML_TRIGGER_BASE_IDX 5 |
20116 | |
20117 | |
20118 | // addressBlock: nbio_nbif0_bif_bx_pf_SYSPFVFDEC |
20119 | // base address: 0xd0000000 |
20120 | #define regBIF_BX_PF2_MM_INDEX 0x2ffc0000 |
20121 | #define regBIF_BX_PF2_MM_INDEX_BASE_IDX 5 |
20122 | #define regBIF_BX_PF2_MM_DATA 0x2ffc0001 |
20123 | #define regBIF_BX_PF2_MM_DATA_BASE_IDX 5 |
20124 | #define regBIF_BX_PF2_MM_INDEX_HI 0x2ffc0006 |
20125 | #define regBIF_BX_PF2_MM_INDEX_HI_BASE_IDX 5 |
20126 | |
20127 | |
20128 | // addressBlock: nbio_nbif0_bif_bx_SYSDEC |
20129 | // base address: 0xd0000000 |
20130 | #define regBIF_BX2_PCIE_INDEX 0x2ffc000c |
20131 | #define regBIF_BX2_PCIE_INDEX_BASE_IDX 5 |
20132 | #define regBIF_BX2_PCIE_DATA 0x2ffc000d |
20133 | #define regBIF_BX2_PCIE_DATA_BASE_IDX 5 |
20134 | #define regBIF_BX2_PCIE_INDEX2 0x2ffc000e |
20135 | #define regBIF_BX2_PCIE_INDEX2_BASE_IDX 5 |
20136 | #define regBIF_BX2_PCIE_DATA2 0x2ffc000f |
20137 | #define regBIF_BX2_PCIE_DATA2_BASE_IDX 5 |
20138 | #define regBIF_BX2_SBIOS_SCRATCH_0 0x2ffc0048 |
20139 | #define regBIF_BX2_SBIOS_SCRATCH_0_BASE_IDX 5 |
20140 | #define regBIF_BX2_SBIOS_SCRATCH_1 0x2ffc0049 |
20141 | #define regBIF_BX2_SBIOS_SCRATCH_1_BASE_IDX 5 |
20142 | #define regBIF_BX2_SBIOS_SCRATCH_2 0x2ffc004a |
20143 | #define regBIF_BX2_SBIOS_SCRATCH_2_BASE_IDX 5 |
20144 | #define regBIF_BX2_SBIOS_SCRATCH_3 0x2ffc004b |
20145 | #define regBIF_BX2_SBIOS_SCRATCH_3_BASE_IDX 5 |
20146 | #define regBIF_BX2_BIOS_SCRATCH_0 0x2ffc004c |
20147 | #define regBIF_BX2_BIOS_SCRATCH_0_BASE_IDX 5 |
20148 | #define regBIF_BX2_BIOS_SCRATCH_1 0x2ffc004d |
20149 | #define regBIF_BX2_BIOS_SCRATCH_1_BASE_IDX 5 |
20150 | #define regBIF_BX2_BIOS_SCRATCH_2 0x2ffc004e |
20151 | #define regBIF_BX2_BIOS_SCRATCH_2_BASE_IDX 5 |
20152 | #define regBIF_BX2_BIOS_SCRATCH_3 0x2ffc004f |
20153 | #define regBIF_BX2_BIOS_SCRATCH_3_BASE_IDX 5 |
20154 | #define regBIF_BX2_BIOS_SCRATCH_4 0x2ffc0050 |
20155 | #define regBIF_BX2_BIOS_SCRATCH_4_BASE_IDX 5 |
20156 | #define regBIF_BX2_BIOS_SCRATCH_5 0x2ffc0051 |
20157 | #define regBIF_BX2_BIOS_SCRATCH_5_BASE_IDX 5 |
20158 | #define regBIF_BX2_BIOS_SCRATCH_6 0x2ffc0052 |
20159 | #define regBIF_BX2_BIOS_SCRATCH_6_BASE_IDX 5 |
20160 | #define regBIF_BX2_BIOS_SCRATCH_7 0x2ffc0053 |
20161 | #define regBIF_BX2_BIOS_SCRATCH_7_BASE_IDX 5 |
20162 | #define regBIF_BX2_BIOS_SCRATCH_8 0x2ffc0054 |
20163 | #define regBIF_BX2_BIOS_SCRATCH_8_BASE_IDX 5 |
20164 | #define regBIF_BX2_BIOS_SCRATCH_9 0x2ffc0055 |
20165 | #define regBIF_BX2_BIOS_SCRATCH_9_BASE_IDX 5 |
20166 | #define regBIF_BX2_BIOS_SCRATCH_10 0x2ffc0056 |
20167 | #define regBIF_BX2_BIOS_SCRATCH_10_BASE_IDX 5 |
20168 | #define regBIF_BX2_BIOS_SCRATCH_11 0x2ffc0057 |
20169 | #define regBIF_BX2_BIOS_SCRATCH_11_BASE_IDX 5 |
20170 | #define regBIF_BX2_BIOS_SCRATCH_12 0x2ffc0058 |
20171 | #define regBIF_BX2_BIOS_SCRATCH_12_BASE_IDX 5 |
20172 | #define regBIF_BX2_BIOS_SCRATCH_13 0x2ffc0059 |
20173 | #define regBIF_BX2_BIOS_SCRATCH_13_BASE_IDX 5 |
20174 | #define regBIF_BX2_BIOS_SCRATCH_14 0x2ffc005a |
20175 | #define regBIF_BX2_BIOS_SCRATCH_14_BASE_IDX 5 |
20176 | #define regBIF_BX2_BIOS_SCRATCH_15 0x2ffc005b |
20177 | #define regBIF_BX2_BIOS_SCRATCH_15_BASE_IDX 5 |
20178 | #define regBIF_BX2_BIF_RLC_INTR_CNTL 0x2ffc0060 |
20179 | #define regBIF_BX2_BIF_RLC_INTR_CNTL_BASE_IDX 5 |
20180 | #define regBIF_BX2_BIF_VCE_INTR_CNTL 0x2ffc0061 |
20181 | #define regBIF_BX2_BIF_VCE_INTR_CNTL_BASE_IDX 5 |
20182 | #define regBIF_BX2_BIF_UVD_INTR_CNTL 0x2ffc0062 |
20183 | #define regBIF_BX2_BIF_UVD_INTR_CNTL_BASE_IDX 5 |
20184 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR0 0x2ffc0080 |
20185 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR0_BASE_IDX 5 |
20186 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR0 0x2ffc0081 |
20187 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR0_BASE_IDX 5 |
20188 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR1 0x2ffc0082 |
20189 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR1_BASE_IDX 5 |
20190 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR1 0x2ffc0083 |
20191 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR1_BASE_IDX 5 |
20192 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR2 0x2ffc0084 |
20193 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR2_BASE_IDX 5 |
20194 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR2 0x2ffc0085 |
20195 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR2_BASE_IDX 5 |
20196 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR3 0x2ffc0086 |
20197 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR3_BASE_IDX 5 |
20198 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR3 0x2ffc0087 |
20199 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR3_BASE_IDX 5 |
20200 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR4 0x2ffc0088 |
20201 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR4_BASE_IDX 5 |
20202 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR4 0x2ffc0089 |
20203 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR4_BASE_IDX 5 |
20204 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR5 0x2ffc008a |
20205 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR5_BASE_IDX 5 |
20206 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR5 0x2ffc008b |
20207 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR5_BASE_IDX 5 |
20208 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR6 0x2ffc008c |
20209 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR6_BASE_IDX 5 |
20210 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR6 0x2ffc008d |
20211 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR6_BASE_IDX 5 |
20212 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR7 0x2ffc008e |
20213 | #define regBIF_BX2_GFX_MMIOREG_CAM_ADDR7_BASE_IDX 5 |
20214 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR7 0x2ffc008f |
20215 | #define regBIF_BX2_GFX_MMIOREG_CAM_REMAP_ADDR7_BASE_IDX 5 |
20216 | #define regBIF_BX2_GFX_MMIOREG_CAM_CNTL 0x2ffc0090 |
20217 | #define regBIF_BX2_GFX_MMIOREG_CAM_CNTL_BASE_IDX 5 |
20218 | #define regBIF_BX2_GFX_MMIOREG_CAM_ZERO_CPL 0x2ffc0091 |
20219 | #define regBIF_BX2_GFX_MMIOREG_CAM_ZERO_CPL_BASE_IDX 5 |
20220 | #define regBIF_BX2_GFX_MMIOREG_CAM_ONE_CPL 0x2ffc0092 |
20221 | #define regBIF_BX2_GFX_MMIOREG_CAM_ONE_CPL_BASE_IDX 5 |
20222 | #define regBIF_BX2_GFX_MMIOREG_CAM_PROGRAMMABLE_CPL 0x2ffc0093 |
20223 | #define regBIF_BX2_GFX_MMIOREG_CAM_PROGRAMMABLE_CPL_BASE_IDX 5 |
20224 | |
20225 | |
20226 | // addressBlock: nbio_nbif0_syshub_mmreg_syshubdec |
20227 | // base address: 0xd0000000 |
20228 | |
20229 | |
20230 | // addressBlock: nbio_nbif0_rcc_strap_BIFDEC1 |
20231 | // base address: 0xd0000000 |
20232 | #define regRCC_STRAP3_RCC_BIF_STRAP0 0x2ffc0d20 |
20233 | #define regRCC_STRAP3_RCC_BIF_STRAP0_BASE_IDX 5 |
20234 | #define regRCC_STRAP3_RCC_BIF_STRAP1 0x2ffc0d21 |
20235 | #define regRCC_STRAP3_RCC_BIF_STRAP1_BASE_IDX 5 |
20236 | #define regRCC_STRAP3_RCC_BIF_STRAP2 0x2ffc0d22 |
20237 | #define regRCC_STRAP3_RCC_BIF_STRAP2_BASE_IDX 5 |
20238 | #define regRCC_STRAP3_RCC_BIF_STRAP3 0x2ffc0d23 |
20239 | #define regRCC_STRAP3_RCC_BIF_STRAP3_BASE_IDX 5 |
20240 | #define regRCC_STRAP3_RCC_BIF_STRAP4 0x2ffc0d24 |
20241 | #define regRCC_STRAP3_RCC_BIF_STRAP4_BASE_IDX 5 |
20242 | #define regRCC_STRAP3_RCC_BIF_STRAP5 0x2ffc0d25 |
20243 | #define regRCC_STRAP3_RCC_BIF_STRAP5_BASE_IDX 5 |
20244 | #define regRCC_STRAP3_RCC_BIF_STRAP6 0x2ffc0d26 |
20245 | #define regRCC_STRAP3_RCC_BIF_STRAP6_BASE_IDX 5 |
20246 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP0 0x2ffc0d27 |
20247 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP0_BASE_IDX 5 |
20248 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP1 0x2ffc0d28 |
20249 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP1_BASE_IDX 5 |
20250 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP2 0x2ffc0d29 |
20251 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP2_BASE_IDX 5 |
20252 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP3 0x2ffc0d2a |
20253 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP3_BASE_IDX 5 |
20254 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP4 0x2ffc0d2b |
20255 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP4_BASE_IDX 5 |
20256 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP5 0x2ffc0d2c |
20257 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP5_BASE_IDX 5 |
20258 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP6 0x2ffc0d2d |
20259 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP6_BASE_IDX 5 |
20260 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP7 0x2ffc0d2e |
20261 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP7_BASE_IDX 5 |
20262 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP8 0x2ffc0d2f |
20263 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP8_BASE_IDX 5 |
20264 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP9 0x2ffc0d30 |
20265 | #define regRCC_STRAP3_RCC_DEV0_PORT_STRAP9_BASE_IDX 5 |
20266 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP0 0x2ffc0d31 |
20267 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP0_BASE_IDX 5 |
20268 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP1 0x2ffc0d32 |
20269 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP1_BASE_IDX 5 |
20270 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP13 0x2ffc0d33 |
20271 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP13_BASE_IDX 5 |
20272 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP14 0x2ffc0d34 |
20273 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP14_BASE_IDX 5 |
20274 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP2 0x2ffc0d35 |
20275 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP2_BASE_IDX 5 |
20276 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP3 0x2ffc0d36 |
20277 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP3_BASE_IDX 5 |
20278 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP4 0x2ffc0d37 |
20279 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP4_BASE_IDX 5 |
20280 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP5 0x2ffc0d38 |
20281 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP5_BASE_IDX 5 |
20282 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP8 0x2ffc0d39 |
20283 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP8_BASE_IDX 5 |
20284 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP9 0x2ffc0d3a |
20285 | #define regRCC_STRAP3_RCC_DEV0_EPF0_STRAP9_BASE_IDX 5 |
20286 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP0 0x2ffc0d3b |
20287 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP0_BASE_IDX 5 |
20288 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP10 0x2ffc0d3c |
20289 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP10_BASE_IDX 5 |
20290 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP11 0x2ffc0d3d |
20291 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP11_BASE_IDX 5 |
20292 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP12 0x2ffc0d3e |
20293 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP12_BASE_IDX 5 |
20294 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP13 0x2ffc0d3f |
20295 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP13_BASE_IDX 5 |
20296 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP14 0x2ffc0d40 |
20297 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP14_BASE_IDX 5 |
20298 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP2 0x2ffc0d41 |
20299 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP2_BASE_IDX 5 |
20300 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP3 0x2ffc0d42 |
20301 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP3_BASE_IDX 5 |
20302 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP4 0x2ffc0d43 |
20303 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP4_BASE_IDX 5 |
20304 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP5 0x2ffc0d44 |
20305 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP5_BASE_IDX 5 |
20306 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP6 0x2ffc0d45 |
20307 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP6_BASE_IDX 5 |
20308 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP7 0x2ffc0d46 |
20309 | #define regRCC_STRAP3_RCC_DEV0_EPF1_STRAP7_BASE_IDX 5 |
20310 | |
20311 | |
20312 | // addressBlock: nbio_nbif0_rcc_ep_dev0_BIFDEC1 |
20313 | // base address: 0xd0000000 |
20314 | #define regRCC_EP_DEV0_3_EP_PCIE_SCRATCH 0x2ffc0d47 |
20315 | #define regRCC_EP_DEV0_3_EP_PCIE_SCRATCH_BASE_IDX 5 |
20316 | #define regRCC_EP_DEV0_3_EP_PCIE_CNTL 0x2ffc0d49 |
20317 | #define regRCC_EP_DEV0_3_EP_PCIE_CNTL_BASE_IDX 5 |
20318 | #define regRCC_EP_DEV0_3_EP_PCIE_INT_CNTL 0x2ffc0d4a |
20319 | #define regRCC_EP_DEV0_3_EP_PCIE_INT_CNTL_BASE_IDX 5 |
20320 | #define regRCC_EP_DEV0_3_EP_PCIE_INT_STATUS 0x2ffc0d4b |
20321 | #define regRCC_EP_DEV0_3_EP_PCIE_INT_STATUS_BASE_IDX 5 |
20322 | #define regRCC_EP_DEV0_3_EP_PCIE_RX_CNTL2 0x2ffc0d4c |
20323 | #define regRCC_EP_DEV0_3_EP_PCIE_RX_CNTL2_BASE_IDX 5 |
20324 | #define regRCC_EP_DEV0_3_EP_PCIE_BUS_CNTL 0x2ffc0d4d |
20325 | #define regRCC_EP_DEV0_3_EP_PCIE_BUS_CNTL_BASE_IDX 5 |
20326 | #define regRCC_EP_DEV0_3_EP_PCIE_CFG_CNTL 0x2ffc0d4e |
20327 | #define regRCC_EP_DEV0_3_EP_PCIE_CFG_CNTL_BASE_IDX 5 |
20328 | #define regRCC_EP_DEV0_3_EP_PCIE_TX_LTR_CNTL 0x2ffc0d50 |
20329 | #define regRCC_EP_DEV0_3_EP_PCIE_TX_LTR_CNTL_BASE_IDX 5 |
20330 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_0 0x2ffc0d51 |
20331 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
20332 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_1 0x2ffc0d51 |
20333 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
20334 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_2 0x2ffc0d51 |
20335 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
20336 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_3 0x2ffc0d51 |
20337 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
20338 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_4 0x2ffc0d52 |
20339 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
20340 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_5 0x2ffc0d52 |
20341 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
20342 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_6 0x2ffc0d52 |
20343 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
20344 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_7 0x2ffc0d52 |
20345 | #define regRCC_EP_DEV0_2_PCIE_F1_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
20346 | #define regRCC_EP_DEV0_3_EP_PCIE_STRAP_MISC 0x2ffc0d53 |
20347 | #define regRCC_EP_DEV0_3_EP_PCIE_STRAP_MISC_BASE_IDX 5 |
20348 | #define regRCC_EP_DEV0_3_EP_PCIE_STRAP_MISC2 0x2ffc0d54 |
20349 | #define regRCC_EP_DEV0_3_EP_PCIE_STRAP_MISC2_BASE_IDX 5 |
20350 | #define regRCC_EP_DEV0_3_EP_PCIE_F0_DPA_CAP 0x2ffc0d56 |
20351 | #define regRCC_EP_DEV0_3_EP_PCIE_F0_DPA_CAP_BASE_IDX 5 |
20352 | #define regRCC_EP_DEV0_3_EP_PCIE_F0_DPA_LATENCY_INDICATOR 0x2ffc0d57 |
20353 | #define regRCC_EP_DEV0_3_EP_PCIE_F0_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
20354 | #define regRCC_EP_DEV0_3_EP_PCIE_F0_DPA_CNTL 0x2ffc0d57 |
20355 | #define regRCC_EP_DEV0_3_EP_PCIE_F0_DPA_CNTL_BASE_IDX 5 |
20356 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_0 0x2ffc0d57 |
20357 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
20358 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_1 0x2ffc0d58 |
20359 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
20360 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_2 0x2ffc0d58 |
20361 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
20362 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_3 0x2ffc0d58 |
20363 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
20364 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_4 0x2ffc0d58 |
20365 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
20366 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_5 0x2ffc0d59 |
20367 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
20368 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_6 0x2ffc0d59 |
20369 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
20370 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_7 0x2ffc0d59 |
20371 | #define regRCC_EP_DEV0_3_PCIE_F0_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
20372 | #define regRCC_EP_DEV0_3_EP_PCIE_PME_CONTROL 0x2ffc0d59 |
20373 | #define regRCC_EP_DEV0_3_EP_PCIE_PME_CONTROL_BASE_IDX 5 |
20374 | #define regRCC_EP_DEV0_3_EP_PCIEP_RESERVED 0x2ffc0d5a |
20375 | #define regRCC_EP_DEV0_3_EP_PCIEP_RESERVED_BASE_IDX 5 |
20376 | #define regRCC_EP_DEV0_3_EP_PCIE_TX_CNTL 0x2ffc0d5c |
20377 | #define regRCC_EP_DEV0_3_EP_PCIE_TX_CNTL_BASE_IDX 5 |
20378 | #define regRCC_EP_DEV0_3_EP_PCIE_TX_REQUESTER_ID 0x2ffc0d5d |
20379 | #define regRCC_EP_DEV0_3_EP_PCIE_TX_REQUESTER_ID_BASE_IDX 5 |
20380 | #define regRCC_EP_DEV0_3_EP_PCIE_ERR_CNTL 0x2ffc0d5e |
20381 | #define regRCC_EP_DEV0_3_EP_PCIE_ERR_CNTL_BASE_IDX 5 |
20382 | #define regRCC_EP_DEV0_3_EP_PCIE_RX_CNTL 0x2ffc0d5f |
20383 | #define regRCC_EP_DEV0_3_EP_PCIE_RX_CNTL_BASE_IDX 5 |
20384 | #define regRCC_EP_DEV0_3_EP_PCIE_LC_SPEED_CNTL 0x2ffc0d60 |
20385 | #define regRCC_EP_DEV0_3_EP_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
20386 | |
20387 | |
20388 | // addressBlock: nbio_nbif0_rcc_dwn_dev0_BIFDEC1 |
20389 | // base address: 0xd0000000 |
20390 | #define regRCC_DWN_DEV0_3_DN_PCIE_RESERVED 0x2ffc0d62 |
20391 | #define regRCC_DWN_DEV0_3_DN_PCIE_RESERVED_BASE_IDX 5 |
20392 | #define regRCC_DWN_DEV0_3_DN_PCIE_SCRATCH 0x2ffc0d63 |
20393 | #define regRCC_DWN_DEV0_3_DN_PCIE_SCRATCH_BASE_IDX 5 |
20394 | #define regRCC_DWN_DEV0_3_DN_PCIE_CNTL 0x2ffc0d65 |
20395 | #define regRCC_DWN_DEV0_3_DN_PCIE_CNTL_BASE_IDX 5 |
20396 | #define regRCC_DWN_DEV0_3_DN_PCIE_CONFIG_CNTL 0x2ffc0d66 |
20397 | #define regRCC_DWN_DEV0_3_DN_PCIE_CONFIG_CNTL_BASE_IDX 5 |
20398 | #define regRCC_DWN_DEV0_3_DN_PCIE_RX_CNTL2 0x2ffc0d67 |
20399 | #define regRCC_DWN_DEV0_3_DN_PCIE_RX_CNTL2_BASE_IDX 5 |
20400 | #define regRCC_DWN_DEV0_3_DN_PCIE_BUS_CNTL 0x2ffc0d68 |
20401 | #define regRCC_DWN_DEV0_3_DN_PCIE_BUS_CNTL_BASE_IDX 5 |
20402 | #define regRCC_DWN_DEV0_3_DN_PCIE_CFG_CNTL 0x2ffc0d69 |
20403 | #define regRCC_DWN_DEV0_3_DN_PCIE_CFG_CNTL_BASE_IDX 5 |
20404 | #define regRCC_DWN_DEV0_3_DN_PCIE_STRAP_F0 0x2ffc0d6a |
20405 | #define regRCC_DWN_DEV0_3_DN_PCIE_STRAP_F0_BASE_IDX 5 |
20406 | #define regRCC_DWN_DEV0_3_DN_PCIE_STRAP_MISC 0x2ffc0d6b |
20407 | #define regRCC_DWN_DEV0_3_DN_PCIE_STRAP_MISC_BASE_IDX 5 |
20408 | #define regRCC_DWN_DEV0_3_DN_PCIE_STRAP_MISC2 0x2ffc0d6c |
20409 | #define regRCC_DWN_DEV0_3_DN_PCIE_STRAP_MISC2_BASE_IDX 5 |
20410 | |
20411 | |
20412 | // addressBlock: nbio_nbif0_rcc_dwnp_dev0_BIFDEC1 |
20413 | // base address: 0xd0000000 |
20414 | #define regRCC_DWNP_DEV0_3_PCIE_ERR_CNTL 0x2ffc0d6f |
20415 | #define regRCC_DWNP_DEV0_3_PCIE_ERR_CNTL_BASE_IDX 5 |
20416 | #define regRCC_DWNP_DEV0_3_PCIE_RX_CNTL 0x2ffc0d70 |
20417 | #define regRCC_DWNP_DEV0_3_PCIE_RX_CNTL_BASE_IDX 5 |
20418 | #define regRCC_DWNP_DEV0_3_PCIE_LC_SPEED_CNTL 0x2ffc0d71 |
20419 | #define regRCC_DWNP_DEV0_3_PCIE_LC_SPEED_CNTL_BASE_IDX 5 |
20420 | #define regRCC_DWNP_DEV0_3_PCIE_LC_CNTL2 0x2ffc0d72 |
20421 | #define regRCC_DWNP_DEV0_3_PCIE_LC_CNTL2_BASE_IDX 5 |
20422 | #define regRCC_DWNP_DEV0_3_PCIEP_STRAP_MISC 0x2ffc0d73 |
20423 | #define regRCC_DWNP_DEV0_3_PCIEP_STRAP_MISC_BASE_IDX 5 |
20424 | #define regRCC_DWNP_DEV0_3_LTR_MSG_INFO_FROM_EP 0x2ffc0d74 |
20425 | #define regRCC_DWNP_DEV0_3_LTR_MSG_INFO_FROM_EP_BASE_IDX 5 |
20426 | |
20427 | |
20428 | // addressBlock: nbio_nbif0_rcc_dev0_epf0_BIFPFVFDEC1[13440..14975] |
20429 | // base address: 0xd0003480 |
20430 | #define regRCC_DEV0_EPF0_1_RCC_ERR_LOG 0x2ffc0da5 |
20431 | #define regRCC_DEV0_EPF0_1_RCC_ERR_LOG_BASE_IDX 5 |
20432 | #define regRCC_DEV0_EPF0_1_RCC_ERR_LOG_1 0x2ffc0da5 |
20433 | #define regRCC_DEV0_EPF0_1_RCC_ERR_LOG_1_BASE_IDX 5 |
20434 | #define regRCC_DEV0_EPF0_1_RCC_ERR_LOG_2 0x2ffc0da5 |
20435 | #define regRCC_DEV0_EPF0_1_RCC_ERR_LOG_2_BASE_IDX 5 |
20436 | #define regRCC_DEV0_EPF0_1_RCC_DOORBELL_APER_EN 0x2ffc0de0 |
20437 | #define regRCC_DEV0_EPF0_1_RCC_DOORBELL_APER_EN_BASE_IDX 5 |
20438 | #define regRCC_DEV0_EPF0_1_RCC_DOORBELL_APER_EN_1 0x2ffc0de0 |
20439 | #define regRCC_DEV0_EPF0_1_RCC_DOORBELL_APER_EN_1_BASE_IDX 5 |
20440 | #define regRCC_DEV0_EPF0_1_RCC_DOORBELL_APER_EN_2 0x2ffc0de0 |
20441 | #define regRCC_DEV0_EPF0_1_RCC_DOORBELL_APER_EN_2_BASE_IDX 5 |
20442 | #define regRCC_DEV0_EPF0_1_RCC_CONFIG_MEMSIZE 0x2ffc0de3 |
20443 | #define regRCC_DEV0_EPF0_1_RCC_CONFIG_MEMSIZE_BASE_IDX 5 |
20444 | #define regRCC_DEV0_EPF0_1_RCC_CONFIG_MEMSIZE_1 0x2ffc0de3 |
20445 | #define regRCC_DEV0_EPF0_1_RCC_CONFIG_MEMSIZE_1_BASE_IDX 5 |
20446 | #define regRCC_DEV0_EPF0_1_RCC_CONFIG_MEMSIZE_2 0x2ffc0de3 |
20447 | #define regRCC_DEV0_EPF0_1_RCC_CONFIG_MEMSIZE_2_BASE_IDX 5 |
20448 | #define regRCC_DEV0_EPF0_1_RCC_CONFIG_RESERVED 0x2ffc0de4 |
20449 | #define regRCC_DEV0_EPF0_1_RCC_CONFIG_RESERVED_BASE_IDX 5 |
20450 | #define regRCC_DEV0_EPF0_1_RCC_CONFIG_RESERVED_1 0x2ffc0de4 |
20451 | #define regRCC_DEV0_EPF0_1_RCC_CONFIG_RESERVED_1_BASE_IDX 5 |
20452 | #define regRCC_DEV0_EPF0_1_RCC_CONFIG_RESERVED_2 0x2ffc0de4 |
20453 | #define regRCC_DEV0_EPF0_1_RCC_CONFIG_RESERVED_2_BASE_IDX 5 |
20454 | #define regRCC_DEV0_EPF0_1_RCC_IOV_FUNC_IDENTIFIER 0x2ffc0de5 |
20455 | #define regRCC_DEV0_EPF0_1_RCC_IOV_FUNC_IDENTIFIER_BASE_IDX 5 |
20456 | #define regRCC_DEV0_EPF0_1_RCC_IOV_FUNC_IDENTIFIER_1 0x2ffc0de5 |
20457 | #define regRCC_DEV0_EPF0_1_RCC_IOV_FUNC_IDENTIFIER_1_BASE_IDX 5 |
20458 | #define regRCC_DEV0_EPF0_1_RCC_IOV_FUNC_IDENTIFIER_2 0x2ffc0de5 |
20459 | #define regRCC_DEV0_EPF0_1_RCC_IOV_FUNC_IDENTIFIER_2_BASE_IDX 5 |
20460 | |
20461 | |
20462 | // addressBlock: nbio_nbif0_rcc_dev0_BIFDEC1 |
20463 | // base address: 0xd0000000 |
20464 | #define regRCC_DEV0_2_RCC_ERR_INT_CNTL 0x2ffc0da6 |
20465 | #define regRCC_DEV0_2_RCC_ERR_INT_CNTL_BASE_IDX 5 |
20466 | #define regRCC_DEV0_2_RCC_BACO_CNTL_MISC 0x2ffc0da7 |
20467 | #define regRCC_DEV0_2_RCC_BACO_CNTL_MISC_BASE_IDX 5 |
20468 | #define regRCC_DEV0_2_RCC_RESET_EN 0x2ffc0da8 |
20469 | #define regRCC_DEV0_2_RCC_RESET_EN_BASE_IDX 5 |
20470 | #define regRCC_DEV0_3_RCC_VDM_SUPPORT 0x2ffc0da9 |
20471 | #define regRCC_DEV0_3_RCC_VDM_SUPPORT_BASE_IDX 5 |
20472 | #define regRCC_DEV0_3_RCC_MARGIN_PARAM_CNTL0 0x2ffc0daa |
20473 | #define regRCC_DEV0_3_RCC_MARGIN_PARAM_CNTL0_BASE_IDX 5 |
20474 | #define regRCC_DEV0_3_RCC_MARGIN_PARAM_CNTL1 0x2ffc0dab |
20475 | #define regRCC_DEV0_3_RCC_MARGIN_PARAM_CNTL1_BASE_IDX 5 |
20476 | #define regRCC_DEV0_2_RCC_GPUIOV_REGION 0x2ffc0dac |
20477 | #define regRCC_DEV0_2_RCC_GPUIOV_REGION_BASE_IDX 5 |
20478 | #define regRCC_DEV0_2_RCC_GPU_HOSTVM_EN 0x2ffc0dad |
20479 | #define regRCC_DEV0_2_RCC_GPU_HOSTVM_EN_BASE_IDX 5 |
20480 | #define regRCC_DEV0_2_RCC_CONSOLE_IOV_MODE_CNTL 0x2ffc0dae |
20481 | #define regRCC_DEV0_2_RCC_CONSOLE_IOV_MODE_CNTL_BASE_IDX 5 |
20482 | #define regRCC_DEV0_2_RCC_CONSOLE_IOV_FIRST_VF_OFFSET 0x2ffc0daf |
20483 | #define regRCC_DEV0_2_RCC_CONSOLE_IOV_FIRST_VF_OFFSET_BASE_IDX 5 |
20484 | #define regRCC_DEV0_2_RCC_CONSOLE_IOV_VF_STRIDE 0x2ffc0daf |
20485 | #define regRCC_DEV0_2_RCC_CONSOLE_IOV_VF_STRIDE_BASE_IDX 5 |
20486 | #define regRCC_DEV0_2_RCC_PEER_REG_RANGE0 0x2ffc0dde |
20487 | #define regRCC_DEV0_2_RCC_PEER_REG_RANGE0_BASE_IDX 5 |
20488 | #define regRCC_DEV0_2_RCC_PEER_REG_RANGE1 0x2ffc0ddf |
20489 | #define regRCC_DEV0_2_RCC_PEER_REG_RANGE1_BASE_IDX 5 |
20490 | #define regRCC_DEV0_3_RCC_BUS_CNTL 0x2ffc0de1 |
20491 | #define regRCC_DEV0_3_RCC_BUS_CNTL_BASE_IDX 5 |
20492 | #define regRCC_DEV0_2_RCC_CONFIG_CNTL 0x2ffc0de2 |
20493 | #define regRCC_DEV0_2_RCC_CONFIG_CNTL_BASE_IDX 5 |
20494 | #define regRCC_DEV0_2_RCC_CONFIG_F0_BASE 0x2ffc0de6 |
20495 | #define regRCC_DEV0_2_RCC_CONFIG_F0_BASE_BASE_IDX 5 |
20496 | #define regRCC_DEV0_2_RCC_CONFIG_APER_SIZE 0x2ffc0de7 |
20497 | #define regRCC_DEV0_2_RCC_CONFIG_APER_SIZE_BASE_IDX 5 |
20498 | #define regRCC_DEV0_2_RCC_CONFIG_REG_APER_SIZE 0x2ffc0de8 |
20499 | #define regRCC_DEV0_2_RCC_CONFIG_REG_APER_SIZE_BASE_IDX 5 |
20500 | #define regRCC_DEV0_2_RCC_XDMA_LO 0x2ffc0de9 |
20501 | #define regRCC_DEV0_2_RCC_XDMA_LO_BASE_IDX 5 |
20502 | #define regRCC_DEV0_2_RCC_XDMA_HI 0x2ffc0dea |
20503 | #define regRCC_DEV0_2_RCC_XDMA_HI_BASE_IDX 5 |
20504 | #define regRCC_DEV0_3_RCC_FEATURES_CONTROL_MISC 0x2ffc0deb |
20505 | #define regRCC_DEV0_3_RCC_FEATURES_CONTROL_MISC_BASE_IDX 5 |
20506 | #define regRCC_DEV0_2_RCC_BUSNUM_CNTL1 0x2ffc0dec |
20507 | #define regRCC_DEV0_2_RCC_BUSNUM_CNTL1_BASE_IDX 5 |
20508 | #define regRCC_DEV0_2_RCC_BUSNUM_LIST0 0x2ffc0ded |
20509 | #define regRCC_DEV0_2_RCC_BUSNUM_LIST0_BASE_IDX 5 |
20510 | #define regRCC_DEV0_2_RCC_BUSNUM_LIST1 0x2ffc0dee |
20511 | #define regRCC_DEV0_2_RCC_BUSNUM_LIST1_BASE_IDX 5 |
20512 | #define regRCC_DEV0_2_RCC_BUSNUM_CNTL2 0x2ffc0def |
20513 | #define regRCC_DEV0_2_RCC_BUSNUM_CNTL2_BASE_IDX 5 |
20514 | #define regRCC_DEV0_2_RCC_CAPTURE_HOST_BUSNUM 0x2ffc0df0 |
20515 | #define regRCC_DEV0_2_RCC_CAPTURE_HOST_BUSNUM_BASE_IDX 5 |
20516 | #define regRCC_DEV0_2_RCC_HOST_BUSNUM 0x2ffc0df1 |
20517 | #define regRCC_DEV0_2_RCC_HOST_BUSNUM_BASE_IDX 5 |
20518 | #define regRCC_DEV0_2_RCC_PEER0_FB_OFFSET_HI 0x2ffc0df2 |
20519 | #define regRCC_DEV0_2_RCC_PEER0_FB_OFFSET_HI_BASE_IDX 5 |
20520 | #define regRCC_DEV0_2_RCC_PEER0_FB_OFFSET_LO 0x2ffc0df3 |
20521 | #define regRCC_DEV0_2_RCC_PEER0_FB_OFFSET_LO_BASE_IDX 5 |
20522 | #define regRCC_DEV0_2_RCC_PEER1_FB_OFFSET_HI 0x2ffc0df4 |
20523 | #define regRCC_DEV0_2_RCC_PEER1_FB_OFFSET_HI_BASE_IDX 5 |
20524 | #define regRCC_DEV0_2_RCC_PEER1_FB_OFFSET_LO 0x2ffc0df5 |
20525 | #define regRCC_DEV0_2_RCC_PEER1_FB_OFFSET_LO_BASE_IDX 5 |
20526 | #define regRCC_DEV0_2_RCC_PEER2_FB_OFFSET_HI 0x2ffc0df6 |
20527 | #define regRCC_DEV0_2_RCC_PEER2_FB_OFFSET_HI_BASE_IDX 5 |
20528 | #define regRCC_DEV0_2_RCC_PEER2_FB_OFFSET_LO 0x2ffc0df7 |
20529 | #define regRCC_DEV0_2_RCC_PEER2_FB_OFFSET_LO_BASE_IDX 5 |
20530 | #define regRCC_DEV0_2_RCC_PEER3_FB_OFFSET_HI 0x2ffc0df8 |
20531 | #define regRCC_DEV0_2_RCC_PEER3_FB_OFFSET_HI_BASE_IDX 5 |
20532 | #define regRCC_DEV0_2_RCC_PEER3_FB_OFFSET_LO 0x2ffc0df9 |
20533 | #define regRCC_DEV0_2_RCC_PEER3_FB_OFFSET_LO_BASE_IDX 5 |
20534 | #define regRCC_DEV0_2_RCC_DEVFUNCNUM_LIST0 0x2ffc0dfa |
20535 | #define regRCC_DEV0_2_RCC_DEVFUNCNUM_LIST0_BASE_IDX 5 |
20536 | #define regRCC_DEV0_2_RCC_DEVFUNCNUM_LIST1 0x2ffc0dfb |
20537 | #define regRCC_DEV0_2_RCC_DEVFUNCNUM_LIST1_BASE_IDX 5 |
20538 | #define regRCC_DEV0_3_RCC_DEV0_LINK_CNTL 0x2ffc0dfd |
20539 | #define regRCC_DEV0_3_RCC_DEV0_LINK_CNTL_BASE_IDX 5 |
20540 | #define regRCC_DEV0_3_RCC_CMN_LINK_CNTL 0x2ffc0dfe |
20541 | #define regRCC_DEV0_3_RCC_CMN_LINK_CNTL_BASE_IDX 5 |
20542 | #define regRCC_DEV0_3_RCC_EP_REQUESTERID_RESTORE 0x2ffc0dff |
20543 | #define regRCC_DEV0_3_RCC_EP_REQUESTERID_RESTORE_BASE_IDX 5 |
20544 | #define regRCC_DEV0_3_RCC_LTR_LSWITCH_CNTL 0x2ffc0e00 |
20545 | #define regRCC_DEV0_3_RCC_LTR_LSWITCH_CNTL_BASE_IDX 5 |
20546 | #define regRCC_DEV0_3_RCC_MH_ARB_CNTL 0x2ffc0e01 |
20547 | #define regRCC_DEV0_3_RCC_MH_ARB_CNTL_BASE_IDX 5 |
20548 | |
20549 | |
20550 | // addressBlock: nbio_nbif0_bif_bx_BIFDEC1 |
20551 | // base address: 0xd0000000 |
20552 | #define regBIF_BX2_CC_BIF_BX_STRAP0 0x2ffc0e02 |
20553 | #define regBIF_BX2_CC_BIF_BX_STRAP0_BASE_IDX 5 |
20554 | #define regBIF_BX2_CC_BIF_BX_PINSTRAP0 0x2ffc0e04 |
20555 | #define regBIF_BX2_CC_BIF_BX_PINSTRAP0_BASE_IDX 5 |
20556 | #define regBIF_BX2_BIF_MM_INDACCESS_CNTL 0x2ffc0e06 |
20557 | #define regBIF_BX2_BIF_MM_INDACCESS_CNTL_BASE_IDX 5 |
20558 | #define regBIF_BX2_BUS_CNTL 0x2ffc0e07 |
20559 | #define regBIF_BX2_BUS_CNTL_BASE_IDX 5 |
20560 | #define regBIF_BX2_BIF_SCRATCH0 0x2ffc0e08 |
20561 | #define regBIF_BX2_BIF_SCRATCH0_BASE_IDX 5 |
20562 | #define regBIF_BX2_BIF_SCRATCH1 0x2ffc0e09 |
20563 | #define regBIF_BX2_BIF_SCRATCH1_BASE_IDX 5 |
20564 | #define regBIF_BX2_BX_RESET_EN 0x2ffc0e0d |
20565 | #define regBIF_BX2_BX_RESET_EN_BASE_IDX 5 |
20566 | #define regBIF_BX2_MM_CFGREGS_CNTL 0x2ffc0e0e |
20567 | #define regBIF_BX2_MM_CFGREGS_CNTL_BASE_IDX 5 |
20568 | #define regBIF_BX2_BX_RESET_CNTL 0x2ffc0e10 |
20569 | #define regBIF_BX2_BX_RESET_CNTL_BASE_IDX 5 |
20570 | #define regBIF_BX2_INTERRUPT_CNTL 0x2ffc0e11 |
20571 | #define regBIF_BX2_INTERRUPT_CNTL_BASE_IDX 5 |
20572 | #define regBIF_BX2_INTERRUPT_CNTL2 0x2ffc0e12 |
20573 | #define regBIF_BX2_INTERRUPT_CNTL2_BASE_IDX 5 |
20574 | #define regBIF_BX2_CLKREQB_PAD_CNTL 0x2ffc0e18 |
20575 | #define regBIF_BX2_CLKREQB_PAD_CNTL_BASE_IDX 5 |
20576 | #define regBIF_BX2_BIF_FEATURES_CONTROL_MISC 0x2ffc0e1b |
20577 | #define regBIF_BX2_BIF_FEATURES_CONTROL_MISC_BASE_IDX 5 |
20578 | #define regBIF_BX2_BIF_DOORBELL_CNTL 0x2ffc0e1c |
20579 | #define regBIF_BX2_BIF_DOORBELL_CNTL_BASE_IDX 5 |
20580 | #define regBIF_BX2_BIF_DOORBELL_INT_CNTL 0x2ffc0e1d |
20581 | #define regBIF_BX2_BIF_DOORBELL_INT_CNTL_BASE_IDX 5 |
20582 | #define regBIF_BX2_BIF_FB_EN 0x2ffc0e1f |
20583 | #define regBIF_BX2_BIF_FB_EN_BASE_IDX 5 |
20584 | #define regBIF_BX2_BIF_INTR_CNTL 0x2ffc0e20 |
20585 | #define regBIF_BX2_BIF_INTR_CNTL_BASE_IDX 5 |
20586 | #define regBIF_BX2_BIF_MST_TRANS_PENDING_VF 0x2ffc0e29 |
20587 | #define regBIF_BX2_BIF_MST_TRANS_PENDING_VF_BASE_IDX 5 |
20588 | #define regBIF_BX2_BIF_SLV_TRANS_PENDING_VF 0x2ffc0e2a |
20589 | #define regBIF_BX2_BIF_SLV_TRANS_PENDING_VF_BASE_IDX 5 |
20590 | #define regBIF_BX2_BACO_CNTL 0x2ffc0e2b |
20591 | #define regBIF_BX2_BACO_CNTL_BASE_IDX 5 |
20592 | #define regBIF_BX2_BIF_BACO_EXIT_TIME0 0x2ffc0e2c |
20593 | #define regBIF_BX2_BIF_BACO_EXIT_TIME0_BASE_IDX 5 |
20594 | #define regBIF_BX2_BIF_BACO_EXIT_TIMER1 0x2ffc0e2d |
20595 | #define regBIF_BX2_BIF_BACO_EXIT_TIMER1_BASE_IDX 5 |
20596 | #define regBIF_BX2_BIF_BACO_EXIT_TIMER2 0x2ffc0e2e |
20597 | #define regBIF_BX2_BIF_BACO_EXIT_TIMER2_BASE_IDX 5 |
20598 | #define regBIF_BX2_BIF_BACO_EXIT_TIMER3 0x2ffc0e2f |
20599 | #define regBIF_BX2_BIF_BACO_EXIT_TIMER3_BASE_IDX 5 |
20600 | #define regBIF_BX2_BIF_BACO_EXIT_TIMER4 0x2ffc0e30 |
20601 | #define regBIF_BX2_BIF_BACO_EXIT_TIMER4_BASE_IDX 5 |
20602 | #define regBIF_BX2_MEM_TYPE_CNTL 0x2ffc0e31 |
20603 | #define regBIF_BX2_MEM_TYPE_CNTL_BASE_IDX 5 |
20604 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_CNTL 0x2ffc0e33 |
20605 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_CNTL_BASE_IDX 5 |
20606 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_0 0x2ffc0e34 |
20607 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_0_BASE_IDX 5 |
20608 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_1 0x2ffc0e35 |
20609 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_1_BASE_IDX 5 |
20610 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_2 0x2ffc0e36 |
20611 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_2_BASE_IDX 5 |
20612 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_3 0x2ffc0e37 |
20613 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_3_BASE_IDX 5 |
20614 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_4 0x2ffc0e38 |
20615 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_4_BASE_IDX 5 |
20616 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_5 0x2ffc0e39 |
20617 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_5_BASE_IDX 5 |
20618 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_6 0x2ffc0e3a |
20619 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_6_BASE_IDX 5 |
20620 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_7 0x2ffc0e3b |
20621 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_7_BASE_IDX 5 |
20622 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_8 0x2ffc0e3c |
20623 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_8_BASE_IDX 5 |
20624 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_9 0x2ffc0e3d |
20625 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_9_BASE_IDX 5 |
20626 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_10 0x2ffc0e3e |
20627 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_10_BASE_IDX 5 |
20628 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_11 0x2ffc0e3f |
20629 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_11_BASE_IDX 5 |
20630 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_12 0x2ffc0e40 |
20631 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_12_BASE_IDX 5 |
20632 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_13 0x2ffc0e41 |
20633 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_13_BASE_IDX 5 |
20634 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_14 0x2ffc0e42 |
20635 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_14_BASE_IDX 5 |
20636 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_15 0x2ffc0e43 |
20637 | #define regBIF_BX2_NBIF_GFX_ADDR_LUT_15_BASE_IDX 5 |
20638 | #define regBIF_BX2_VF_REGWR_EN 0x2ffc0e44 |
20639 | #define regBIF_BX2_VF_REGWR_EN_BASE_IDX 5 |
20640 | #define regBIF_BX2_VF_DOORBELL_EN 0x2ffc0e45 |
20641 | #define regBIF_BX2_VF_DOORBELL_EN_BASE_IDX 5 |
20642 | #define regBIF_BX2_VF_FB_EN 0x2ffc0e46 |
20643 | #define regBIF_BX2_VF_FB_EN_BASE_IDX 5 |
20644 | #define regBIF_BX2_VF_REGWR_STATUS 0x2ffc0e47 |
20645 | #define regBIF_BX2_VF_REGWR_STATUS_BASE_IDX 5 |
20646 | #define regBIF_BX2_VF_DOORBELL_STATUS 0x2ffc0e48 |
20647 | #define regBIF_BX2_VF_DOORBELL_STATUS_BASE_IDX 5 |
20648 | #define regBIF_BX2_VF_FB_STATUS 0x2ffc0e49 |
20649 | #define regBIF_BX2_VF_FB_STATUS_BASE_IDX 5 |
20650 | #define regBIF_BX2_REMAP_HDP_MEM_FLUSH_CNTL 0x2ffc0e4d |
20651 | #define regBIF_BX2_REMAP_HDP_MEM_FLUSH_CNTL_BASE_IDX 5 |
20652 | #define regBIF_BX2_REMAP_HDP_REG_FLUSH_CNTL 0x2ffc0e4e |
20653 | #define regBIF_BX2_REMAP_HDP_REG_FLUSH_CNTL_BASE_IDX 5 |
20654 | #define regBIF_BX2_BIF_RB_CNTL 0x2ffc0e4f |
20655 | #define regBIF_BX2_BIF_RB_CNTL_BASE_IDX 5 |
20656 | #define regBIF_BX2_BIF_RB_BASE 0x2ffc0e50 |
20657 | #define regBIF_BX2_BIF_RB_BASE_BASE_IDX 5 |
20658 | #define regBIF_BX2_BIF_RB_RPTR 0x2ffc0e51 |
20659 | #define regBIF_BX2_BIF_RB_RPTR_BASE_IDX 5 |
20660 | #define regBIF_BX2_BIF_RB_WPTR 0x2ffc0e52 |
20661 | #define regBIF_BX2_BIF_RB_WPTR_BASE_IDX 5 |
20662 | #define regBIF_BX2_BIF_RB_WPTR_ADDR_HI 0x2ffc0e53 |
20663 | #define regBIF_BX2_BIF_RB_WPTR_ADDR_HI_BASE_IDX 5 |
20664 | #define regBIF_BX2_BIF_RB_WPTR_ADDR_LO 0x2ffc0e54 |
20665 | #define regBIF_BX2_BIF_RB_WPTR_ADDR_LO_BASE_IDX 5 |
20666 | #define regBIF_BX2_MAILBOX_INDEX 0x2ffc0e55 |
20667 | #define regBIF_BX2_MAILBOX_INDEX_BASE_IDX 5 |
20668 | #define regBIF_BX2_BIF_VCN0_GPUIOV_CFG_SIZE 0x2ffc0e63 |
20669 | #define regBIF_BX2_BIF_VCN0_GPUIOV_CFG_SIZE_BASE_IDX 5 |
20670 | #define regBIF_BX2_BIF_VCN1_GPUIOV_CFG_SIZE 0x2ffc0e64 |
20671 | #define regBIF_BX2_BIF_VCN1_GPUIOV_CFG_SIZE_BASE_IDX 5 |
20672 | #define regBIF_BX2_BIF_GFX_SDMA_GPUIOV_CFG_SIZE 0x2ffc0e65 |
20673 | #define regBIF_BX2_BIF_GFX_SDMA_GPUIOV_CFG_SIZE_BASE_IDX 5 |
20674 | #define regBIF_BX2_BIF_PERSTB_PAD_CNTL 0x2ffc0e68 |
20675 | #define regBIF_BX2_BIF_PERSTB_PAD_CNTL_BASE_IDX 5 |
20676 | #define regBIF_BX2_BIF_PX_EN_PAD_CNTL 0x2ffc0e69 |
20677 | #define regBIF_BX2_BIF_PX_EN_PAD_CNTL_BASE_IDX 5 |
20678 | #define regBIF_BX2_BIF_REFPADKIN_PAD_CNTL 0x2ffc0e6a |
20679 | #define regBIF_BX2_BIF_REFPADKIN_PAD_CNTL_BASE_IDX 5 |
20680 | #define regBIF_BX2_BIF_CLKREQB_PAD_CNTL 0x2ffc0e6b |
20681 | #define regBIF_BX2_BIF_CLKREQB_PAD_CNTL_BASE_IDX 5 |
20682 | #define regBIF_BX2_BIF_PWRBRK_PAD_CNTL 0x2ffc0e6c |
20683 | #define regBIF_BX2_BIF_PWRBRK_PAD_CNTL_BASE_IDX 5 |
20684 | #define regBIF_BX2_BIF_WAKEB_PAD_CNTL 0x2ffc0e6d |
20685 | #define regBIF_BX2_BIF_WAKEB_PAD_CNTL_BASE_IDX 5 |
20686 | #define regBIF_BX2_BIF_VAUX_PRESENT_PAD_CNTL 0x2ffc0e6e |
20687 | #define regBIF_BX2_BIF_VAUX_PRESENT_PAD_CNTL_BASE_IDX 5 |
20688 | #define regBIF_BX2_PCIE_PAR_SAVE_RESTORE_CNTL 0x2ffc0e70 |
20689 | #define regBIF_BX2_PCIE_PAR_SAVE_RESTORE_CNTL_BASE_IDX 5 |
20690 | #define regBIF_BX2_BIF_S5_MEM_POWER_CTRL0 0x2ffc0e71 |
20691 | #define regBIF_BX2_BIF_S5_MEM_POWER_CTRL0_BASE_IDX 5 |
20692 | #define regBIF_BX2_BIF_S5_MEM_POWER_CTRL1 0x2ffc0e72 |
20693 | #define regBIF_BX2_BIF_S5_MEM_POWER_CTRL1_BASE_IDX 5 |
20694 | #define regBIF_BX2_BIF_S5_DUMMY_REGS 0x2ffc0e73 |
20695 | #define regBIF_BX2_BIF_S5_DUMMY_REGS_BASE_IDX 5 |
20696 | |
20697 | |
20698 | // addressBlock: nbio_nbif0_bif_bx_pf_BIFPFVFDEC1 |
20699 | // base address: 0xd0000000 |
20700 | #define regBIF_BX_PF2_BIF_BME_STATUS 0x2ffc0e0b |
20701 | #define regBIF_BX_PF2_BIF_BME_STATUS_BASE_IDX 5 |
20702 | #define regBIF_BX_PF2_BIF_ATOMIC_ERR_LOG 0x2ffc0e0c |
20703 | #define regBIF_BX_PF2_BIF_ATOMIC_ERR_LOG_BASE_IDX 5 |
20704 | #define regBIF_BX_PF2_DOORBELL_SELFRING_GPA_APER_BASE_HIGH 0x2ffc0e13 |
20705 | #define regBIF_BX_PF2_DOORBELL_SELFRING_GPA_APER_BASE_HIGH_BASE_IDX 5 |
20706 | #define regBIF_BX_PF2_DOORBELL_SELFRING_GPA_APER_BASE_LOW 0x2ffc0e14 |
20707 | #define regBIF_BX_PF2_DOORBELL_SELFRING_GPA_APER_BASE_LOW_BASE_IDX 5 |
20708 | #define regBIF_BX_PF2_DOORBELL_SELFRING_GPA_APER_CNTL 0x2ffc0e15 |
20709 | #define regBIF_BX_PF2_DOORBELL_SELFRING_GPA_APER_CNTL_BASE_IDX 5 |
20710 | #define regBIF_BX_PF2_HDP_REG_COHERENCY_FLUSH_CNTL 0x2ffc0e16 |
20711 | #define regBIF_BX_PF2_HDP_REG_COHERENCY_FLUSH_CNTL_BASE_IDX 5 |
20712 | #define regBIF_BX_PF2_HDP_MEM_COHERENCY_FLUSH_CNTL 0x2ffc0e17 |
20713 | #define regBIF_BX_PF2_HDP_MEM_COHERENCY_FLUSH_CNTL_BASE_IDX 5 |
20714 | #define regBIF_BX_PF2_HDP_MEM_COHERENCY_FLUSH_ONLY_CNTL 0x2ffc0e19 |
20715 | #define regBIF_BX_PF2_HDP_MEM_COHERENCY_FLUSH_ONLY_CNTL_BASE_IDX 5 |
20716 | #define regBIF_BX_PF2_HDP_MEM_COHERENCY_INVALIDATE_ONLY_CNTL 0x2ffc0e1a |
20717 | #define regBIF_BX_PF2_HDP_MEM_COHERENCY_INVALIDATE_ONLY_CNTL_BASE_IDX 5 |
20718 | #define regBIF_BX_PF2_GPU_HDP_FLUSH_ONLY_REQ 0x2ffc0e24 |
20719 | #define regBIF_BX_PF2_GPU_HDP_FLUSH_ONLY_REQ_BASE_IDX 5 |
20720 | #define regBIF_BX_PF2_GPU_HDP_INVALIDATE_ONLY_REQ 0x2ffc0e25 |
20721 | #define regBIF_BX_PF2_GPU_HDP_INVALIDATE_ONLY_REQ_BASE_IDX 5 |
20722 | #define regBIF_BX_PF2_GPU_HDP_FLUSH_REQ 0x2ffc0e26 |
20723 | #define regBIF_BX_PF2_GPU_HDP_FLUSH_REQ_BASE_IDX 5 |
20724 | #define regBIF_BX_PF2_GPU_HDP_FLUSH_DONE 0x2ffc0e27 |
20725 | #define regBIF_BX_PF2_GPU_HDP_FLUSH_DONE_BASE_IDX 5 |
20726 | #define regBIF_BX_PF2_BIF_TRANS_PENDING 0x2ffc0e28 |
20727 | #define regBIF_BX_PF2_BIF_TRANS_PENDING_BASE_IDX 5 |
20728 | #define regBIF_BX_PF2_NBIF_GFX_ADDR_LUT_BYPASS 0x2ffc0e32 |
20729 | #define regBIF_BX_PF2_NBIF_GFX_ADDR_LUT_BYPASS_BASE_IDX 5 |
20730 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_TRN_DW0 0x2ffc0e56 |
20731 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_TRN_DW0_BASE_IDX 5 |
20732 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_TRN_DW1 0x2ffc0e57 |
20733 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_TRN_DW1_BASE_IDX 5 |
20734 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_TRN_DW2 0x2ffc0e58 |
20735 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_TRN_DW2_BASE_IDX 5 |
20736 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_TRN_DW3 0x2ffc0e59 |
20737 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_TRN_DW3_BASE_IDX 5 |
20738 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_RCV_DW0 0x2ffc0e5a |
20739 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_RCV_DW0_BASE_IDX 5 |
20740 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_RCV_DW1 0x2ffc0e5b |
20741 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_RCV_DW1_BASE_IDX 5 |
20742 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_RCV_DW2 0x2ffc0e5c |
20743 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_RCV_DW2_BASE_IDX 5 |
20744 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_RCV_DW3 0x2ffc0e5d |
20745 | #define regBIF_BX_PF2_MAILBOX_MSGBUF_RCV_DW3_BASE_IDX 5 |
20746 | #define regBIF_BX_PF2_MAILBOX_CONTROL 0x2ffc0e5e |
20747 | #define regBIF_BX_PF2_MAILBOX_CONTROL_BASE_IDX 5 |
20748 | #define regBIF_BX_PF2_MAILBOX_INT_CNTL 0x2ffc0e5f |
20749 | #define regBIF_BX_PF2_MAILBOX_INT_CNTL_BASE_IDX 5 |
20750 | #define regBIF_BX_PF2_BIF_VMHV_MAILBOX 0x2ffc0e60 |
20751 | #define regBIF_BX_PF2_BIF_VMHV_MAILBOX_BASE_IDX 5 |
20752 | |
20753 | |
20754 | // addressBlock: nbio_nbif0_gdc_GDCDEC |
20755 | // base address: 0xd0000000 |
20756 | #define regGDC1_NGDC_SDP_PORT_CTRL 0x2ffc0ee2 |
20757 | #define regGDC1_NGDC_SDP_PORT_CTRL_BASE_IDX 5 |
20758 | #define regGDC1_SHUB_REGS_IF_CTL 0x2ffc0ee3 |
20759 | #define regGDC1_SHUB_REGS_IF_CTL_BASE_IDX 5 |
20760 | #define regGDC1_NGDC_MP4SDP_CTRL 0x2ffc0ee4 |
20761 | #define regGDC1_NGDC_MP4SDP_CTRL_BASE_IDX 5 |
20762 | #define regGDC1_NGDC_MGCG_CTRL 0x2ffc0eea |
20763 | #define regGDC1_NGDC_MGCG_CTRL_BASE_IDX 5 |
20764 | #define regGDC1_NGDC_RESERVED_0 0x2ffc0eeb |
20765 | #define regGDC1_NGDC_RESERVED_0_BASE_IDX 5 |
20766 | #define regGDC1_NGDC_RESERVED_1 0x2ffc0eec |
20767 | #define regGDC1_NGDC_RESERVED_1_BASE_IDX 5 |
20768 | #define regGDC1_NGDC_SDP_PORT_CTRL_SOCCLK 0x2ffc0eed |
20769 | #define regGDC1_NGDC_SDP_PORT_CTRL_SOCCLK_BASE_IDX 5 |
20770 | #define regGDC1_NGDC_SDP_PORT_CTRL1_SOCCLK 0x2ffc0eee |
20771 | #define regGDC1_NGDC_SDP_PORT_CTRL1_SOCCLK_BASE_IDX 5 |
20772 | #define regGDC1_NBIF_GFX_DOORBELL_STATUS 0x2ffc0eef |
20773 | #define regGDC1_NBIF_GFX_DOORBELL_STATUS_BASE_IDX 5 |
20774 | #define regGDC1_BIF_SDMA0_DOORBELL_RANGE 0x2ffc0ef0 |
20775 | #define regGDC1_BIF_SDMA0_DOORBELL_RANGE_BASE_IDX 5 |
20776 | #define regGDC1_BIF_SDMA1_DOORBELL_RANGE 0x2ffc0ef1 |
20777 | #define regGDC1_BIF_SDMA1_DOORBELL_RANGE_BASE_IDX 5 |
20778 | #define regGDC1_BIF_IH_DOORBELL_RANGE 0x2ffc0ef2 |
20779 | #define regGDC1_BIF_IH_DOORBELL_RANGE_BASE_IDX 5 |
20780 | #define regGDC1_BIF_VCN0_DOORBELL_RANGE 0x2ffc0ef3 |
20781 | #define regGDC1_BIF_VCN0_DOORBELL_RANGE_BASE_IDX 5 |
20782 | #define regGDC1_BIF_RLC_DOORBELL_RANGE 0x2ffc0ef5 |
20783 | #define regGDC1_BIF_RLC_DOORBELL_RANGE_BASE_IDX 5 |
20784 | #define regGDC1_BIF_SDMA2_DOORBELL_RANGE 0x2ffc0ef6 |
20785 | #define regGDC1_BIF_SDMA2_DOORBELL_RANGE_BASE_IDX 5 |
20786 | #define regGDC1_BIF_SDMA3_DOORBELL_RANGE 0x2ffc0ef7 |
20787 | #define regGDC1_BIF_SDMA3_DOORBELL_RANGE_BASE_IDX 5 |
20788 | #define regGDC1_BIF_VCN1_DOORBELL_RANGE 0x2ffc0ef8 |
20789 | #define regGDC1_BIF_VCN1_DOORBELL_RANGE_BASE_IDX 5 |
20790 | #define regGDC1_BIF_SDMA4_DOORBELL_RANGE 0x2ffc0ef9 |
20791 | #define regGDC1_BIF_SDMA4_DOORBELL_RANGE_BASE_IDX 5 |
20792 | #define regGDC1_BIF_SDMA5_DOORBELL_RANGE 0x2ffc0efa |
20793 | #define regGDC1_BIF_SDMA5_DOORBELL_RANGE_BASE_IDX 5 |
20794 | #define regGDC1_ATDMA_MISC_CNTL 0x2ffc0efd |
20795 | #define regGDC1_ATDMA_MISC_CNTL_BASE_IDX 5 |
20796 | #define regGDC1_BIF_DOORBELL_FENCE_CNTL 0x2ffc0efe |
20797 | #define regGDC1_BIF_DOORBELL_FENCE_CNTL_BASE_IDX 5 |
20798 | #define regGDC1_S2A_MISC_CNTL 0x2ffc0eff |
20799 | #define regGDC1_S2A_MISC_CNTL_BASE_IDX 5 |
20800 | #define regGDC1_NGDC_EARLY_WAKEUP_CTRL 0x2ffc0f01 |
20801 | #define regGDC1_NGDC_EARLY_WAKEUP_CTRL_BASE_IDX 5 |
20802 | #define regGDC1_NGDC_PG_MISC_CTRL 0x2ffc0f18 |
20803 | #define regGDC1_NGDC_PG_MISC_CTRL_BASE_IDX 5 |
20804 | #define regGDC1_NGDC_PGMST_CTRL 0x2ffc0f19 |
20805 | #define regGDC1_NGDC_PGMST_CTRL_BASE_IDX 5 |
20806 | #define regGDC1_NGDC_PGSLV_CTRL 0x2ffc0f1a |
20807 | #define regGDC1_NGDC_PGSLV_CTRL_BASE_IDX 5 |
20808 | #define regGDC1_SHUBCLK_DPM_CTRL 0x2ffc0f1b |
20809 | #define regGDC1_SHUBCLK_DPM_CTRL_BASE_IDX 5 |
20810 | #define regGDC1_SHUBCLK_DPM_WR_WEIGHT 0x2ffc0f1c |
20811 | #define regGDC1_SHUBCLK_DPM_WR_WEIGHT_BASE_IDX 5 |
20812 | #define regGDC1_SHUBCLK_DPM_RD_WEIGHT 0x2ffc0f1d |
20813 | #define regGDC1_SHUBCLK_DPM_RD_WEIGHT_BASE_IDX 5 |
20814 | #define regGDC1_SHUBCLK_DPM_WR_CNT 0x2ffc0f1e |
20815 | #define regGDC1_SHUBCLK_DPM_WR_CNT_BASE_IDX 5 |
20816 | #define regGDC1_SHUBCLK_DPM_RD_CNT 0x2ffc0f1f |
20817 | #define regGDC1_SHUBCLK_DPM_RD_CNT_BASE_IDX 5 |
20818 | |
20819 | |
20820 | // addressBlock: nbio_nbif0_rcc_dev0_epf0_BIFDEC2 |
20821 | // base address: 0xd0000000 |
20822 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_ADDR_LO 0x2ffd0800 |
20823 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_ADDR_LO_BASE_IDX 5 |
20824 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_ADDR_LO_1 0x2ffd0800 |
20825 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_ADDR_LO_1_BASE_IDX 5 |
20826 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_ADDR_LO_2 0x2ffd0800 |
20827 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_ADDR_LO_2_BASE_IDX 5 |
20828 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_ADDR_HI 0x2ffd0801 |
20829 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_ADDR_HI_BASE_IDX 5 |
20830 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_ADDR_HI_1 0x2ffd0801 |
20831 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_ADDR_HI_1_BASE_IDX 5 |
20832 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_ADDR_HI_2 0x2ffd0801 |
20833 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_ADDR_HI_2_BASE_IDX 5 |
20834 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_MSG_DATA 0x2ffd0802 |
20835 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_MSG_DATA_BASE_IDX 5 |
20836 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_MSG_DATA_1 0x2ffd0802 |
20837 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_MSG_DATA_1_BASE_IDX 5 |
20838 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_MSG_DATA_2 0x2ffd0802 |
20839 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_MSG_DATA_2_BASE_IDX 5 |
20840 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_CONTROL 0x2ffd0803 |
20841 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_CONTROL_BASE_IDX 5 |
20842 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_CONTROL_1 0x2ffd0803 |
20843 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_CONTROL_1_BASE_IDX 5 |
20844 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_CONTROL_2 0x2ffd0803 |
20845 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT0_CONTROL_2_BASE_IDX 5 |
20846 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_ADDR_LO 0x2ffd0804 |
20847 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_ADDR_LO_BASE_IDX 5 |
20848 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_ADDR_LO_1 0x2ffd0804 |
20849 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_ADDR_LO_1_BASE_IDX 5 |
20850 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_ADDR_LO_2 0x2ffd0804 |
20851 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_ADDR_LO_2_BASE_IDX 5 |
20852 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_ADDR_HI 0x2ffd0805 |
20853 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_ADDR_HI_BASE_IDX 5 |
20854 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_ADDR_HI_1 0x2ffd0805 |
20855 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_ADDR_HI_1_BASE_IDX 5 |
20856 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_ADDR_HI_2 0x2ffd0805 |
20857 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_ADDR_HI_2_BASE_IDX 5 |
20858 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_MSG_DATA 0x2ffd0806 |
20859 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_MSG_DATA_BASE_IDX 5 |
20860 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_MSG_DATA_1 0x2ffd0806 |
20861 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_MSG_DATA_1_BASE_IDX 5 |
20862 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_MSG_DATA_2 0x2ffd0806 |
20863 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_MSG_DATA_2_BASE_IDX 5 |
20864 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_CONTROL 0x2ffd0807 |
20865 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_CONTROL_BASE_IDX 5 |
20866 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_CONTROL_1 0x2ffd0807 |
20867 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_CONTROL_1_BASE_IDX 5 |
20868 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_CONTROL_2 0x2ffd0807 |
20869 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT1_CONTROL_2_BASE_IDX 5 |
20870 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_ADDR_LO 0x2ffd0808 |
20871 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_ADDR_LO_BASE_IDX 5 |
20872 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_ADDR_LO_1 0x2ffd0808 |
20873 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_ADDR_LO_1_BASE_IDX 5 |
20874 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_ADDR_LO_2 0x2ffd0808 |
20875 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_ADDR_LO_2_BASE_IDX 5 |
20876 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_ADDR_HI 0x2ffd0809 |
20877 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_ADDR_HI_BASE_IDX 5 |
20878 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_ADDR_HI_1 0x2ffd0809 |
20879 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_ADDR_HI_1_BASE_IDX 5 |
20880 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_ADDR_HI_2 0x2ffd0809 |
20881 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_ADDR_HI_2_BASE_IDX 5 |
20882 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_MSG_DATA 0x2ffd080a |
20883 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_MSG_DATA_BASE_IDX 5 |
20884 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_MSG_DATA_1 0x2ffd080a |
20885 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_MSG_DATA_1_BASE_IDX 5 |
20886 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_MSG_DATA_2 0x2ffd080a |
20887 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_MSG_DATA_2_BASE_IDX 5 |
20888 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_CONTROL 0x2ffd080b |
20889 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_CONTROL_BASE_IDX 5 |
20890 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_CONTROL_1 0x2ffd080b |
20891 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_CONTROL_1_BASE_IDX 5 |
20892 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_CONTROL_2 0x2ffd080b |
20893 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT2_CONTROL_2_BASE_IDX 5 |
20894 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_ADDR_LO 0x2ffd080c |
20895 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_ADDR_LO_BASE_IDX 5 |
20896 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_ADDR_LO_1 0x2ffd080c |
20897 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_ADDR_LO_1_BASE_IDX 5 |
20898 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_ADDR_LO_2 0x2ffd080c |
20899 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_ADDR_LO_2_BASE_IDX 5 |
20900 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_ADDR_HI 0x2ffd080d |
20901 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_ADDR_HI_BASE_IDX 5 |
20902 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_ADDR_HI_1 0x2ffd080d |
20903 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_ADDR_HI_1_BASE_IDX 5 |
20904 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_ADDR_HI_2 0x2ffd080d |
20905 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_ADDR_HI_2_BASE_IDX 5 |
20906 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_MSG_DATA 0x2ffd080e |
20907 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_MSG_DATA_BASE_IDX 5 |
20908 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_MSG_DATA_1 0x2ffd080e |
20909 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_MSG_DATA_1_BASE_IDX 5 |
20910 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_MSG_DATA_2 0x2ffd080e |
20911 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_MSG_DATA_2_BASE_IDX 5 |
20912 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_CONTROL 0x2ffd080f |
20913 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_CONTROL_BASE_IDX 5 |
20914 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_CONTROL_1 0x2ffd080f |
20915 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_CONTROL_1_BASE_IDX 5 |
20916 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_CONTROL_2 0x2ffd080f |
20917 | #define regRCC_DEV0_EPF0_1_GFXMSIX_VECT3_CONTROL_2_BASE_IDX 5 |
20918 | #define regRCC_DEV0_EPF0_1_GFXMSIX_PBA 0x2ffd0c00 |
20919 | #define regRCC_DEV0_EPF0_1_GFXMSIX_PBA_BASE_IDX 5 |
20920 | #define regRCC_DEV0_EPF0_1_GFXMSIX_PBA_1 0x2ffd0c00 |
20921 | #define regRCC_DEV0_EPF0_1_GFXMSIX_PBA_1_BASE_IDX 5 |
20922 | #define regRCC_DEV0_EPF0_1_GFXMSIX_PBA_2 0x2ffd0c00 |
20923 | #define regRCC_DEV0_EPF0_1_GFXMSIX_PBA_2_BASE_IDX 5 |
20924 | |
20925 | |
20926 | // addressBlock: nbio_pcie0_bifplr0_cfgdecp |
20927 | // base address: 0xfffe00009000 |
20928 | #define regBIFPLR0_1_VENDOR_ID 0x3fff7bfc2400 |
20929 | #define regBIFPLR0_1_VENDOR_ID_BASE_IDX 5 |
20930 | #define regBIFPLR0_1_DEVICE_ID 0x3fff7bfc2400 |
20931 | #define regBIFPLR0_1_DEVICE_ID_BASE_IDX 5 |
20932 | #define regBIFPLR0_1_COMMAND 0x3fff7bfc2401 |
20933 | #define regBIFPLR0_1_COMMAND_BASE_IDX 5 |
20934 | #define regBIFPLR0_1_STATUS 0x3fff7bfc2401 |
20935 | #define regBIFPLR0_1_STATUS_BASE_IDX 5 |
20936 | #define regBIFPLR0_1_REVISION_ID 0x3fff7bfc2402 |
20937 | #define regBIFPLR0_1_REVISION_ID_BASE_IDX 5 |
20938 | #define regBIFPLR0_1_PROG_INTERFACE 0x3fff7bfc2402 |
20939 | #define regBIFPLR0_1_PROG_INTERFACE_BASE_IDX 5 |
20940 | #define regBIFPLR0_1_SUB_CLASS 0x3fff7bfc2402 |
20941 | #define regBIFPLR0_1_SUB_CLASS_BASE_IDX 5 |
20942 | #define regBIFPLR0_1_BASE_CLASS 0x3fff7bfc2402 |
20943 | #define regBIFPLR0_1_BASE_CLASS_BASE_IDX 5 |
20944 | #define regBIFPLR0_1_CACHE_LINE 0x3fff7bfc2403 |
20945 | #define regBIFPLR0_1_CACHE_LINE_BASE_IDX 5 |
20946 | #define regBIFPLR0_1_LATENCY 0x3fff7bfc2403 |
20947 | #define regBIFPLR0_1_LATENCY_BASE_IDX 5 |
20948 | #define 0x3fff7bfc2403 |
20949 | #define 5 |
20950 | #define regBIFPLR0_1_BIST 0x3fff7bfc2403 |
20951 | #define regBIFPLR0_1_BIST_BASE_IDX 5 |
20952 | #define regBIFPLR0_1_SUB_BUS_NUMBER_LATENCY 0x3fff7bfc2406 |
20953 | #define regBIFPLR0_1_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
20954 | #define regBIFPLR0_1_IO_BASE_LIMIT 0x3fff7bfc2407 |
20955 | #define regBIFPLR0_1_IO_BASE_LIMIT_BASE_IDX 5 |
20956 | #define regBIFPLR0_1_SECONDARY_STATUS 0x3fff7bfc2407 |
20957 | #define regBIFPLR0_1_SECONDARY_STATUS_BASE_IDX 5 |
20958 | #define regBIFPLR0_1_MEM_BASE_LIMIT 0x3fff7bfc2408 |
20959 | #define regBIFPLR0_1_MEM_BASE_LIMIT_BASE_IDX 5 |
20960 | #define regBIFPLR0_1_PREF_BASE_LIMIT 0x3fff7bfc2409 |
20961 | #define regBIFPLR0_1_PREF_BASE_LIMIT_BASE_IDX 5 |
20962 | #define regBIFPLR0_1_PREF_BASE_UPPER 0x3fff7bfc240a |
20963 | #define regBIFPLR0_1_PREF_BASE_UPPER_BASE_IDX 5 |
20964 | #define regBIFPLR0_1_PREF_LIMIT_UPPER 0x3fff7bfc240b |
20965 | #define regBIFPLR0_1_PREF_LIMIT_UPPER_BASE_IDX 5 |
20966 | #define regBIFPLR0_1_IO_BASE_LIMIT_HI 0x3fff7bfc240c |
20967 | #define regBIFPLR0_1_IO_BASE_LIMIT_HI_BASE_IDX 5 |
20968 | #define regBIFPLR0_1_CAP_PTR 0x3fff7bfc240d |
20969 | #define regBIFPLR0_1_CAP_PTR_BASE_IDX 5 |
20970 | #define regBIFPLR0_1_ROM_BASE_ADDR 0x3fff7bfc240e |
20971 | #define regBIFPLR0_1_ROM_BASE_ADDR_BASE_IDX 5 |
20972 | #define regBIFPLR0_1_INTERRUPT_LINE 0x3fff7bfc240f |
20973 | #define regBIFPLR0_1_INTERRUPT_LINE_BASE_IDX 5 |
20974 | #define regBIFPLR0_1_INTERRUPT_PIN 0x3fff7bfc240f |
20975 | #define regBIFPLR0_1_INTERRUPT_PIN_BASE_IDX 5 |
20976 | #define regBIFPLR0_1_IRQ_BRIDGE_CNTL 0x3fff7bfc240f |
20977 | #define regBIFPLR0_1_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
20978 | #define regBIFPLR0_1_EXT_BRIDGE_CNTL 0x3fff7bfc2410 |
20979 | #define regBIFPLR0_1_EXT_BRIDGE_CNTL_BASE_IDX 5 |
20980 | #define regBIFPLR0_1_VENDOR_CAP_LIST 0x3fff7bfc2412 |
20981 | #define regBIFPLR0_1_VENDOR_CAP_LIST_BASE_IDX 5 |
20982 | #define regBIFPLR0_1_ADAPTER_ID_W 0x3fff7bfc2413 |
20983 | #define regBIFPLR0_1_ADAPTER_ID_W_BASE_IDX 5 |
20984 | #define regBIFPLR0_1_PMI_CAP_LIST 0x3fff7bfc2414 |
20985 | #define regBIFPLR0_1_PMI_CAP_LIST_BASE_IDX 5 |
20986 | #define regBIFPLR0_1_PMI_CAP 0x3fff7bfc2414 |
20987 | #define regBIFPLR0_1_PMI_CAP_BASE_IDX 5 |
20988 | #define regBIFPLR0_1_PMI_STATUS_CNTL 0x3fff7bfc2415 |
20989 | #define regBIFPLR0_1_PMI_STATUS_CNTL_BASE_IDX 5 |
20990 | #define regBIFPLR0_1_PCIE_CAP_LIST 0x3fff7bfc2416 |
20991 | #define regBIFPLR0_1_PCIE_CAP_LIST_BASE_IDX 5 |
20992 | #define regBIFPLR0_1_PCIE_CAP 0x3fff7bfc2416 |
20993 | #define regBIFPLR0_1_PCIE_CAP_BASE_IDX 5 |
20994 | #define regBIFPLR0_1_DEVICE_CAP 0x3fff7bfc2417 |
20995 | #define regBIFPLR0_1_DEVICE_CAP_BASE_IDX 5 |
20996 | #define regBIFPLR0_1_DEVICE_CNTL 0x3fff7bfc2418 |
20997 | #define regBIFPLR0_1_DEVICE_CNTL_BASE_IDX 5 |
20998 | #define regBIFPLR0_1_DEVICE_STATUS 0x3fff7bfc2418 |
20999 | #define regBIFPLR0_1_DEVICE_STATUS_BASE_IDX 5 |
21000 | #define regBIFPLR0_1_LINK_CAP 0x3fff7bfc2419 |
21001 | #define regBIFPLR0_1_LINK_CAP_BASE_IDX 5 |
21002 | #define regBIFPLR0_1_LINK_CNTL 0x3fff7bfc241a |
21003 | #define regBIFPLR0_1_LINK_CNTL_BASE_IDX 5 |
21004 | #define regBIFPLR0_1_LINK_STATUS 0x3fff7bfc241a |
21005 | #define regBIFPLR0_1_LINK_STATUS_BASE_IDX 5 |
21006 | #define regBIFPLR0_1_SLOT_CAP 0x3fff7bfc241b |
21007 | #define regBIFPLR0_1_SLOT_CAP_BASE_IDX 5 |
21008 | #define regBIFPLR0_1_SLOT_CNTL 0x3fff7bfc241c |
21009 | #define regBIFPLR0_1_SLOT_CNTL_BASE_IDX 5 |
21010 | #define regBIFPLR0_1_SLOT_STATUS 0x3fff7bfc241c |
21011 | #define regBIFPLR0_1_SLOT_STATUS_BASE_IDX 5 |
21012 | #define regBIFPLR0_1_ROOT_CNTL 0x3fff7bfc241d |
21013 | #define regBIFPLR0_1_ROOT_CNTL_BASE_IDX 5 |
21014 | #define regBIFPLR0_1_ROOT_CAP 0x3fff7bfc241d |
21015 | #define regBIFPLR0_1_ROOT_CAP_BASE_IDX 5 |
21016 | #define regBIFPLR0_1_ROOT_STATUS 0x3fff7bfc241e |
21017 | #define regBIFPLR0_1_ROOT_STATUS_BASE_IDX 5 |
21018 | #define regBIFPLR0_1_DEVICE_CAP2 0x3fff7bfc241f |
21019 | #define regBIFPLR0_1_DEVICE_CAP2_BASE_IDX 5 |
21020 | #define regBIFPLR0_1_DEVICE_CNTL2 0x3fff7bfc2420 |
21021 | #define regBIFPLR0_1_DEVICE_CNTL2_BASE_IDX 5 |
21022 | #define regBIFPLR0_1_DEVICE_STATUS2 0x3fff7bfc2420 |
21023 | #define regBIFPLR0_1_DEVICE_STATUS2_BASE_IDX 5 |
21024 | #define regBIFPLR0_1_LINK_CAP2 0x3fff7bfc2421 |
21025 | #define regBIFPLR0_1_LINK_CAP2_BASE_IDX 5 |
21026 | #define regBIFPLR0_1_LINK_CNTL2 0x3fff7bfc2422 |
21027 | #define regBIFPLR0_1_LINK_CNTL2_BASE_IDX 5 |
21028 | #define regBIFPLR0_1_LINK_STATUS2 0x3fff7bfc2422 |
21029 | #define regBIFPLR0_1_LINK_STATUS2_BASE_IDX 5 |
21030 | #define regBIFPLR0_1_SLOT_CAP2 0x3fff7bfc2423 |
21031 | #define regBIFPLR0_1_SLOT_CAP2_BASE_IDX 5 |
21032 | #define regBIFPLR0_1_SLOT_CNTL2 0x3fff7bfc2424 |
21033 | #define regBIFPLR0_1_SLOT_CNTL2_BASE_IDX 5 |
21034 | #define regBIFPLR0_1_SLOT_STATUS2 0x3fff7bfc2424 |
21035 | #define regBIFPLR0_1_SLOT_STATUS2_BASE_IDX 5 |
21036 | #define regBIFPLR0_1_MSI_CAP_LIST 0x3fff7bfc2428 |
21037 | #define regBIFPLR0_1_MSI_CAP_LIST_BASE_IDX 5 |
21038 | #define regBIFPLR0_1_MSI_MSG_CNTL 0x3fff7bfc2428 |
21039 | #define regBIFPLR0_1_MSI_MSG_CNTL_BASE_IDX 5 |
21040 | #define regBIFPLR0_1_MSI_MSG_ADDR_LO 0x3fff7bfc2429 |
21041 | #define regBIFPLR0_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
21042 | #define regBIFPLR0_1_MSI_MSG_ADDR_HI 0x3fff7bfc242a |
21043 | #define regBIFPLR0_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
21044 | #define regBIFPLR0_1_MSI_MSG_DATA 0x3fff7bfc242a |
21045 | #define regBIFPLR0_1_MSI_MSG_DATA_BASE_IDX 5 |
21046 | #define regBIFPLR0_1_MSI_MSG_DATA_64 0x3fff7bfc242b |
21047 | #define regBIFPLR0_1_MSI_MSG_DATA_64_BASE_IDX 5 |
21048 | #define regBIFPLR0_1_SSID_CAP_LIST 0x3fff7bfc2430 |
21049 | #define regBIFPLR0_1_SSID_CAP_LIST_BASE_IDX 5 |
21050 | #define regBIFPLR0_1_SSID_CAP 0x3fff7bfc2431 |
21051 | #define regBIFPLR0_1_SSID_CAP_BASE_IDX 5 |
21052 | #define regBIFPLR0_1_MSI_MAP_CAP_LIST 0x3fff7bfc2432 |
21053 | #define regBIFPLR0_1_MSI_MAP_CAP_LIST_BASE_IDX 5 |
21054 | #define regBIFPLR0_1_MSI_MAP_CAP 0x3fff7bfc2432 |
21055 | #define regBIFPLR0_1_MSI_MAP_CAP_BASE_IDX 5 |
21056 | #define regBIFPLR0_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff7bfc2440 |
21057 | #define regBIFPLR0_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
21058 | #define regBIFPLR0_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff7bfc2441 |
21059 | #define regBIFPLR0_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
21060 | #define regBIFPLR0_1_PCIE_VENDOR_SPECIFIC1 0x3fff7bfc2442 |
21061 | #define regBIFPLR0_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
21062 | #define regBIFPLR0_1_PCIE_VENDOR_SPECIFIC2 0x3fff7bfc2443 |
21063 | #define regBIFPLR0_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
21064 | #define regBIFPLR0_1_PCIE_VC_ENH_CAP_LIST 0x3fff7bfc2444 |
21065 | #define regBIFPLR0_1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
21066 | #define regBIFPLR0_1_PCIE_PORT_VC_CAP_REG1 0x3fff7bfc2445 |
21067 | #define regBIFPLR0_1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
21068 | #define regBIFPLR0_1_PCIE_PORT_VC_CAP_REG2 0x3fff7bfc2446 |
21069 | #define regBIFPLR0_1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
21070 | #define regBIFPLR0_1_PCIE_PORT_VC_CNTL 0x3fff7bfc2447 |
21071 | #define regBIFPLR0_1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
21072 | #define regBIFPLR0_1_PCIE_PORT_VC_STATUS 0x3fff7bfc2447 |
21073 | #define regBIFPLR0_1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
21074 | #define regBIFPLR0_1_PCIE_VC0_RESOURCE_CAP 0x3fff7bfc2448 |
21075 | #define regBIFPLR0_1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
21076 | #define regBIFPLR0_1_PCIE_VC0_RESOURCE_CNTL 0x3fff7bfc2449 |
21077 | #define regBIFPLR0_1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
21078 | #define regBIFPLR0_1_PCIE_VC0_RESOURCE_STATUS 0x3fff7bfc244a |
21079 | #define regBIFPLR0_1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
21080 | #define regBIFPLR0_1_PCIE_VC1_RESOURCE_CAP 0x3fff7bfc244b |
21081 | #define regBIFPLR0_1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
21082 | #define regBIFPLR0_1_PCIE_VC1_RESOURCE_CNTL 0x3fff7bfc244c |
21083 | #define regBIFPLR0_1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
21084 | #define regBIFPLR0_1_PCIE_VC1_RESOURCE_STATUS 0x3fff7bfc244d |
21085 | #define regBIFPLR0_1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
21086 | #define regBIFPLR0_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x3fff7bfc2450 |
21087 | #define regBIFPLR0_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
21088 | #define regBIFPLR0_1_PCIE_DEV_SERIAL_NUM_DW1 0x3fff7bfc2451 |
21089 | #define regBIFPLR0_1_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
21090 | #define regBIFPLR0_1_PCIE_DEV_SERIAL_NUM_DW2 0x3fff7bfc2452 |
21091 | #define regBIFPLR0_1_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
21092 | #define regBIFPLR0_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff7bfc2454 |
21093 | #define regBIFPLR0_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
21094 | #define regBIFPLR0_1_PCIE_UNCORR_ERR_STATUS 0x3fff7bfc2455 |
21095 | #define regBIFPLR0_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
21096 | #define regBIFPLR0_1_PCIE_UNCORR_ERR_MASK 0x3fff7bfc2456 |
21097 | #define regBIFPLR0_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
21098 | #define regBIFPLR0_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff7bfc2457 |
21099 | #define regBIFPLR0_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
21100 | #define regBIFPLR0_1_PCIE_CORR_ERR_STATUS 0x3fff7bfc2458 |
21101 | #define regBIFPLR0_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
21102 | #define regBIFPLR0_1_PCIE_CORR_ERR_MASK 0x3fff7bfc2459 |
21103 | #define regBIFPLR0_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
21104 | #define regBIFPLR0_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff7bfc245a |
21105 | #define regBIFPLR0_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
21106 | #define regBIFPLR0_1_PCIE_HDR_LOG0 0x3fff7bfc245b |
21107 | #define regBIFPLR0_1_PCIE_HDR_LOG0_BASE_IDX 5 |
21108 | #define regBIFPLR0_1_PCIE_HDR_LOG1 0x3fff7bfc245c |
21109 | #define regBIFPLR0_1_PCIE_HDR_LOG1_BASE_IDX 5 |
21110 | #define regBIFPLR0_1_PCIE_HDR_LOG2 0x3fff7bfc245d |
21111 | #define regBIFPLR0_1_PCIE_HDR_LOG2_BASE_IDX 5 |
21112 | #define regBIFPLR0_1_PCIE_HDR_LOG3 0x3fff7bfc245e |
21113 | #define regBIFPLR0_1_PCIE_HDR_LOG3_BASE_IDX 5 |
21114 | #define regBIFPLR0_1_PCIE_ROOT_ERR_CMD 0x3fff7bfc245f |
21115 | #define regBIFPLR0_1_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
21116 | #define regBIFPLR0_1_PCIE_ROOT_ERR_STATUS 0x3fff7bfc2460 |
21117 | #define regBIFPLR0_1_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
21118 | #define regBIFPLR0_1_PCIE_ERR_SRC_ID 0x3fff7bfc2461 |
21119 | #define regBIFPLR0_1_PCIE_ERR_SRC_ID_BASE_IDX 5 |
21120 | #define regBIFPLR0_1_PCIE_TLP_PREFIX_LOG0 0x3fff7bfc2462 |
21121 | #define regBIFPLR0_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
21122 | #define regBIFPLR0_1_PCIE_TLP_PREFIX_LOG1 0x3fff7bfc2463 |
21123 | #define regBIFPLR0_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
21124 | #define regBIFPLR0_1_PCIE_TLP_PREFIX_LOG2 0x3fff7bfc2464 |
21125 | #define regBIFPLR0_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
21126 | #define regBIFPLR0_1_PCIE_TLP_PREFIX_LOG3 0x3fff7bfc2465 |
21127 | #define regBIFPLR0_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
21128 | #define regBIFPLR0_1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff7bfc249c |
21129 | #define regBIFPLR0_1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
21130 | #define regBIFPLR0_1_PCIE_LINK_CNTL3 0x3fff7bfc249d |
21131 | #define regBIFPLR0_1_PCIE_LINK_CNTL3_BASE_IDX 5 |
21132 | #define regBIFPLR0_1_PCIE_LANE_ERROR_STATUS 0x3fff7bfc249e |
21133 | #define regBIFPLR0_1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
21134 | #define regBIFPLR0_1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff7bfc249f |
21135 | #define regBIFPLR0_1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
21136 | #define regBIFPLR0_1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff7bfc249f |
21137 | #define regBIFPLR0_1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
21138 | #define regBIFPLR0_1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff7bfc24a0 |
21139 | #define regBIFPLR0_1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
21140 | #define regBIFPLR0_1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff7bfc24a0 |
21141 | #define regBIFPLR0_1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
21142 | #define regBIFPLR0_1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff7bfc24a1 |
21143 | #define regBIFPLR0_1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
21144 | #define regBIFPLR0_1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff7bfc24a1 |
21145 | #define regBIFPLR0_1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
21146 | #define regBIFPLR0_1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff7bfc24a2 |
21147 | #define regBIFPLR0_1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
21148 | #define regBIFPLR0_1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff7bfc24a2 |
21149 | #define regBIFPLR0_1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
21150 | #define regBIFPLR0_1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff7bfc24a3 |
21151 | #define regBIFPLR0_1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
21152 | #define regBIFPLR0_1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff7bfc24a3 |
21153 | #define regBIFPLR0_1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
21154 | #define regBIFPLR0_1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff7bfc24a4 |
21155 | #define regBIFPLR0_1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
21156 | #define regBIFPLR0_1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff7bfc24a4 |
21157 | #define regBIFPLR0_1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
21158 | #define regBIFPLR0_1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff7bfc24a5 |
21159 | #define regBIFPLR0_1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
21160 | #define regBIFPLR0_1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff7bfc24a5 |
21161 | #define regBIFPLR0_1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
21162 | #define regBIFPLR0_1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff7bfc24a6 |
21163 | #define regBIFPLR0_1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
21164 | #define regBIFPLR0_1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff7bfc24a6 |
21165 | #define regBIFPLR0_1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
21166 | #define regBIFPLR0_1_PCIE_ACS_ENH_CAP_LIST 0x3fff7bfc24a8 |
21167 | #define regBIFPLR0_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
21168 | #define regBIFPLR0_1_PCIE_ACS_CAP 0x3fff7bfc24a9 |
21169 | #define regBIFPLR0_1_PCIE_ACS_CAP_BASE_IDX 5 |
21170 | #define regBIFPLR0_1_PCIE_ACS_CNTL 0x3fff7bfc24a9 |
21171 | #define regBIFPLR0_1_PCIE_ACS_CNTL_BASE_IDX 5 |
21172 | #define regBIFPLR0_1_PCIE_MC_ENH_CAP_LIST 0x3fff7bfc24bc |
21173 | #define regBIFPLR0_1_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
21174 | #define regBIFPLR0_1_PCIE_MC_CAP 0x3fff7bfc24bd |
21175 | #define regBIFPLR0_1_PCIE_MC_CAP_BASE_IDX 5 |
21176 | #define regBIFPLR0_1_PCIE_MC_CNTL 0x3fff7bfc24bd |
21177 | #define regBIFPLR0_1_PCIE_MC_CNTL_BASE_IDX 5 |
21178 | #define regBIFPLR0_1_PCIE_MC_ADDR0 0x3fff7bfc24be |
21179 | #define regBIFPLR0_1_PCIE_MC_ADDR0_BASE_IDX 5 |
21180 | #define regBIFPLR0_1_PCIE_MC_ADDR1 0x3fff7bfc24bf |
21181 | #define regBIFPLR0_1_PCIE_MC_ADDR1_BASE_IDX 5 |
21182 | #define regBIFPLR0_1_PCIE_MC_RCV0 0x3fff7bfc24c0 |
21183 | #define regBIFPLR0_1_PCIE_MC_RCV0_BASE_IDX 5 |
21184 | #define regBIFPLR0_1_PCIE_MC_RCV1 0x3fff7bfc24c1 |
21185 | #define regBIFPLR0_1_PCIE_MC_RCV1_BASE_IDX 5 |
21186 | #define regBIFPLR0_1_PCIE_MC_BLOCK_ALL0 0x3fff7bfc24c2 |
21187 | #define regBIFPLR0_1_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
21188 | #define regBIFPLR0_1_PCIE_MC_BLOCK_ALL1 0x3fff7bfc24c3 |
21189 | #define regBIFPLR0_1_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
21190 | #define regBIFPLR0_1_PCIE_MC_BLOCK_UNTRANSLATED_0 0x3fff7bfc24c4 |
21191 | #define regBIFPLR0_1_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
21192 | #define regBIFPLR0_1_PCIE_MC_BLOCK_UNTRANSLATED_1 0x3fff7bfc24c5 |
21193 | #define regBIFPLR0_1_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
21194 | #define regBIFPLR0_1_PCIE_MC_OVERLAY_BAR0 0x3fff7bfc24c6 |
21195 | #define regBIFPLR0_1_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
21196 | #define regBIFPLR0_1_PCIE_MC_OVERLAY_BAR1 0x3fff7bfc24c7 |
21197 | #define regBIFPLR0_1_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
21198 | #define regBIFPLR0_1_PCIE_L1_PM_SUB_CAP_LIST 0x3fff7bfc24dc |
21199 | #define regBIFPLR0_1_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
21200 | #define regBIFPLR0_1_PCIE_L1_PM_SUB_CAP 0x3fff7bfc24dd |
21201 | #define regBIFPLR0_1_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
21202 | #define regBIFPLR0_1_PCIE_L1_PM_SUB_CNTL 0x3fff7bfc24de |
21203 | #define regBIFPLR0_1_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
21204 | #define regBIFPLR0_1_PCIE_L1_PM_SUB_CNTL2 0x3fff7bfc24df |
21205 | #define regBIFPLR0_1_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
21206 | #define regBIFPLR0_1_PCIE_DPC_ENH_CAP_LIST 0x3fff7bfc24e0 |
21207 | #define regBIFPLR0_1_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
21208 | #define regBIFPLR0_1_PCIE_DPC_CAP_LIST 0x3fff7bfc24e1 |
21209 | #define regBIFPLR0_1_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
21210 | #define regBIFPLR0_1_PCIE_DPC_CNTL 0x3fff7bfc24e1 |
21211 | #define regBIFPLR0_1_PCIE_DPC_CNTL_BASE_IDX 5 |
21212 | #define regBIFPLR0_1_PCIE_DPC_STATUS 0x3fff7bfc24e2 |
21213 | #define regBIFPLR0_1_PCIE_DPC_STATUS_BASE_IDX 5 |
21214 | #define regBIFPLR0_1_PCIE_DPC_ERROR_SOURCE_ID 0x3fff7bfc24e2 |
21215 | #define regBIFPLR0_1_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
21216 | #define regBIFPLR0_1_PCIE_RP_PIO_STATUS 0x3fff7bfc24e3 |
21217 | #define regBIFPLR0_1_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
21218 | #define regBIFPLR0_1_PCIE_RP_PIO_MASK 0x3fff7bfc24e4 |
21219 | #define regBIFPLR0_1_PCIE_RP_PIO_MASK_BASE_IDX 5 |
21220 | #define regBIFPLR0_1_PCIE_RP_PIO_SEVERITY 0x3fff7bfc24e5 |
21221 | #define regBIFPLR0_1_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
21222 | #define regBIFPLR0_1_PCIE_RP_PIO_SYSERROR 0x3fff7bfc24e6 |
21223 | #define regBIFPLR0_1_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
21224 | #define regBIFPLR0_1_PCIE_RP_PIO_EXCEPTION 0x3fff7bfc24e7 |
21225 | #define regBIFPLR0_1_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
21226 | #define regBIFPLR0_1_PCIE_RP_PIO_HDR_LOG0 0x3fff7bfc24e8 |
21227 | #define regBIFPLR0_1_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
21228 | #define regBIFPLR0_1_PCIE_RP_PIO_HDR_LOG1 0x3fff7bfc24e9 |
21229 | #define regBIFPLR0_1_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
21230 | #define regBIFPLR0_1_PCIE_RP_PIO_HDR_LOG2 0x3fff7bfc24ea |
21231 | #define regBIFPLR0_1_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
21232 | #define regBIFPLR0_1_PCIE_RP_PIO_HDR_LOG3 0x3fff7bfc24eb |
21233 | #define regBIFPLR0_1_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
21234 | #define regBIFPLR0_1_PCIE_RP_PIO_PREFIX_LOG0 0x3fff7bfc24ed |
21235 | #define regBIFPLR0_1_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
21236 | #define regBIFPLR0_1_PCIE_RP_PIO_PREFIX_LOG1 0x3fff7bfc24ee |
21237 | #define regBIFPLR0_1_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
21238 | #define regBIFPLR0_1_PCIE_RP_PIO_PREFIX_LOG2 0x3fff7bfc24ef |
21239 | #define regBIFPLR0_1_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
21240 | #define regBIFPLR0_1_PCIE_RP_PIO_PREFIX_LOG3 0x3fff7bfc24f0 |
21241 | #define regBIFPLR0_1_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
21242 | #define regBIFPLR0_1_PCIE_ESM_CAP_LIST 0x3fff7bfc24f1 |
21243 | #define regBIFPLR0_1_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
21244 | #define 0x3fff7bfc24f2 |
21245 | #define 5 |
21246 | #define 0x3fff7bfc24f3 |
21247 | #define 5 |
21248 | #define regBIFPLR0_1_PCIE_ESM_STATUS 0x3fff7bfc24f3 |
21249 | #define regBIFPLR0_1_PCIE_ESM_STATUS_BASE_IDX 5 |
21250 | #define regBIFPLR0_1_PCIE_ESM_CTRL 0x3fff7bfc24f4 |
21251 | #define regBIFPLR0_1_PCIE_ESM_CTRL_BASE_IDX 5 |
21252 | #define regBIFPLR0_1_PCIE_ESM_CAP_1 0x3fff7bfc24f5 |
21253 | #define regBIFPLR0_1_PCIE_ESM_CAP_1_BASE_IDX 5 |
21254 | #define regBIFPLR0_1_PCIE_ESM_CAP_2 0x3fff7bfc24f6 |
21255 | #define regBIFPLR0_1_PCIE_ESM_CAP_2_BASE_IDX 5 |
21256 | #define regBIFPLR0_1_PCIE_ESM_CAP_3 0x3fff7bfc24f7 |
21257 | #define regBIFPLR0_1_PCIE_ESM_CAP_3_BASE_IDX 5 |
21258 | #define regBIFPLR0_1_PCIE_ESM_CAP_4 0x3fff7bfc24f8 |
21259 | #define regBIFPLR0_1_PCIE_ESM_CAP_4_BASE_IDX 5 |
21260 | #define regBIFPLR0_1_PCIE_ESM_CAP_5 0x3fff7bfc24f9 |
21261 | #define regBIFPLR0_1_PCIE_ESM_CAP_5_BASE_IDX 5 |
21262 | #define regBIFPLR0_1_PCIE_ESM_CAP_6 0x3fff7bfc24fa |
21263 | #define regBIFPLR0_1_PCIE_ESM_CAP_6_BASE_IDX 5 |
21264 | #define regBIFPLR0_1_PCIE_ESM_CAP_7 0x3fff7bfc24fb |
21265 | #define regBIFPLR0_1_PCIE_ESM_CAP_7_BASE_IDX 5 |
21266 | #define regBIFPLR0_1_PCIE_DLF_ENH_CAP_LIST 0x3fff7bfc2500 |
21267 | #define regBIFPLR0_1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
21268 | #define regBIFPLR0_1_DATA_LINK_FEATURE_CAP 0x3fff7bfc2501 |
21269 | #define regBIFPLR0_1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
21270 | #define regBIFPLR0_1_DATA_LINK_FEATURE_STATUS 0x3fff7bfc2502 |
21271 | #define regBIFPLR0_1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
21272 | #define regBIFPLR0_1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff7bfc2504 |
21273 | #define regBIFPLR0_1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
21274 | #define regBIFPLR0_1_LINK_CAP_16GT 0x3fff7bfc2505 |
21275 | #define regBIFPLR0_1_LINK_CAP_16GT_BASE_IDX 5 |
21276 | #define regBIFPLR0_1_LINK_CNTL_16GT 0x3fff7bfc2506 |
21277 | #define regBIFPLR0_1_LINK_CNTL_16GT_BASE_IDX 5 |
21278 | #define regBIFPLR0_1_LINK_STATUS_16GT 0x3fff7bfc2507 |
21279 | #define regBIFPLR0_1_LINK_STATUS_16GT_BASE_IDX 5 |
21280 | #define regBIFPLR0_1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc2508 |
21281 | #define regBIFPLR0_1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
21282 | #define regBIFPLR0_1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc2509 |
21283 | #define regBIFPLR0_1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
21284 | #define regBIFPLR0_1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc250a |
21285 | #define regBIFPLR0_1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
21286 | #define regBIFPLR0_1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff7bfc250c |
21287 | #define regBIFPLR0_1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21288 | #define regBIFPLR0_1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff7bfc250c |
21289 | #define regBIFPLR0_1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21290 | #define regBIFPLR0_1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff7bfc250c |
21291 | #define regBIFPLR0_1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21292 | #define regBIFPLR0_1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff7bfc250c |
21293 | #define regBIFPLR0_1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21294 | #define regBIFPLR0_1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff7bfc250d |
21295 | #define regBIFPLR0_1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21296 | #define regBIFPLR0_1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff7bfc250d |
21297 | #define regBIFPLR0_1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21298 | #define regBIFPLR0_1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff7bfc250d |
21299 | #define regBIFPLR0_1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21300 | #define regBIFPLR0_1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff7bfc250d |
21301 | #define regBIFPLR0_1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21302 | #define regBIFPLR0_1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff7bfc250e |
21303 | #define regBIFPLR0_1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21304 | #define regBIFPLR0_1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff7bfc250e |
21305 | #define regBIFPLR0_1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21306 | #define regBIFPLR0_1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff7bfc250e |
21307 | #define regBIFPLR0_1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21308 | #define regBIFPLR0_1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff7bfc250e |
21309 | #define regBIFPLR0_1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21310 | #define regBIFPLR0_1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff7bfc250f |
21311 | #define regBIFPLR0_1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21312 | #define regBIFPLR0_1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff7bfc250f |
21313 | #define regBIFPLR0_1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21314 | #define regBIFPLR0_1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff7bfc250f |
21315 | #define regBIFPLR0_1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21316 | #define regBIFPLR0_1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff7bfc250f |
21317 | #define regBIFPLR0_1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21318 | #define regBIFPLR0_1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff7bfc2510 |
21319 | #define regBIFPLR0_1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
21320 | #define regBIFPLR0_1_MARGINING_PORT_CAP 0x3fff7bfc2511 |
21321 | #define regBIFPLR0_1_MARGINING_PORT_CAP_BASE_IDX 5 |
21322 | #define regBIFPLR0_1_MARGINING_PORT_STATUS 0x3fff7bfc2511 |
21323 | #define regBIFPLR0_1_MARGINING_PORT_STATUS_BASE_IDX 5 |
21324 | #define regBIFPLR0_1_LANE_0_MARGINING_LANE_CNTL 0x3fff7bfc2512 |
21325 | #define regBIFPLR0_1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
21326 | #define regBIFPLR0_1_LANE_0_MARGINING_LANE_STATUS 0x3fff7bfc2512 |
21327 | #define regBIFPLR0_1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
21328 | #define regBIFPLR0_1_LANE_1_MARGINING_LANE_CNTL 0x3fff7bfc2513 |
21329 | #define regBIFPLR0_1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
21330 | #define regBIFPLR0_1_LANE_1_MARGINING_LANE_STATUS 0x3fff7bfc2513 |
21331 | #define regBIFPLR0_1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
21332 | #define regBIFPLR0_1_LANE_2_MARGINING_LANE_CNTL 0x3fff7bfc2514 |
21333 | #define regBIFPLR0_1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
21334 | #define regBIFPLR0_1_LANE_2_MARGINING_LANE_STATUS 0x3fff7bfc2514 |
21335 | #define regBIFPLR0_1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
21336 | #define regBIFPLR0_1_LANE_3_MARGINING_LANE_CNTL 0x3fff7bfc2515 |
21337 | #define regBIFPLR0_1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
21338 | #define regBIFPLR0_1_LANE_3_MARGINING_LANE_STATUS 0x3fff7bfc2515 |
21339 | #define regBIFPLR0_1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
21340 | #define regBIFPLR0_1_LANE_4_MARGINING_LANE_CNTL 0x3fff7bfc2516 |
21341 | #define regBIFPLR0_1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
21342 | #define regBIFPLR0_1_LANE_4_MARGINING_LANE_STATUS 0x3fff7bfc2516 |
21343 | #define regBIFPLR0_1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
21344 | #define regBIFPLR0_1_LANE_5_MARGINING_LANE_CNTL 0x3fff7bfc2517 |
21345 | #define regBIFPLR0_1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
21346 | #define regBIFPLR0_1_LANE_5_MARGINING_LANE_STATUS 0x3fff7bfc2517 |
21347 | #define regBIFPLR0_1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
21348 | #define regBIFPLR0_1_LANE_6_MARGINING_LANE_CNTL 0x3fff7bfc2518 |
21349 | #define regBIFPLR0_1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
21350 | #define regBIFPLR0_1_LANE_6_MARGINING_LANE_STATUS 0x3fff7bfc2518 |
21351 | #define regBIFPLR0_1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
21352 | #define regBIFPLR0_1_LANE_7_MARGINING_LANE_CNTL 0x3fff7bfc2519 |
21353 | #define regBIFPLR0_1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
21354 | #define regBIFPLR0_1_LANE_7_MARGINING_LANE_STATUS 0x3fff7bfc2519 |
21355 | #define regBIFPLR0_1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
21356 | #define regBIFPLR0_1_LANE_8_MARGINING_LANE_CNTL 0x3fff7bfc251a |
21357 | #define regBIFPLR0_1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
21358 | #define regBIFPLR0_1_LANE_8_MARGINING_LANE_STATUS 0x3fff7bfc251a |
21359 | #define regBIFPLR0_1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
21360 | #define regBIFPLR0_1_LANE_9_MARGINING_LANE_CNTL 0x3fff7bfc251b |
21361 | #define regBIFPLR0_1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
21362 | #define regBIFPLR0_1_LANE_9_MARGINING_LANE_STATUS 0x3fff7bfc251b |
21363 | #define regBIFPLR0_1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
21364 | #define regBIFPLR0_1_LANE_10_MARGINING_LANE_CNTL 0x3fff7bfc251c |
21365 | #define regBIFPLR0_1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
21366 | #define regBIFPLR0_1_LANE_10_MARGINING_LANE_STATUS 0x3fff7bfc251c |
21367 | #define regBIFPLR0_1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
21368 | #define regBIFPLR0_1_LANE_11_MARGINING_LANE_CNTL 0x3fff7bfc251d |
21369 | #define regBIFPLR0_1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
21370 | #define regBIFPLR0_1_LANE_11_MARGINING_LANE_STATUS 0x3fff7bfc251d |
21371 | #define regBIFPLR0_1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
21372 | #define regBIFPLR0_1_LANE_12_MARGINING_LANE_CNTL 0x3fff7bfc251e |
21373 | #define regBIFPLR0_1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
21374 | #define regBIFPLR0_1_LANE_12_MARGINING_LANE_STATUS 0x3fff7bfc251e |
21375 | #define regBIFPLR0_1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
21376 | #define regBIFPLR0_1_LANE_13_MARGINING_LANE_CNTL 0x3fff7bfc251f |
21377 | #define regBIFPLR0_1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
21378 | #define regBIFPLR0_1_LANE_13_MARGINING_LANE_STATUS 0x3fff7bfc251f |
21379 | #define regBIFPLR0_1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
21380 | #define regBIFPLR0_1_LANE_14_MARGINING_LANE_CNTL 0x3fff7bfc2520 |
21381 | #define regBIFPLR0_1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
21382 | #define regBIFPLR0_1_LANE_14_MARGINING_LANE_STATUS 0x3fff7bfc2520 |
21383 | #define regBIFPLR0_1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
21384 | #define regBIFPLR0_1_LANE_15_MARGINING_LANE_CNTL 0x3fff7bfc2521 |
21385 | #define regBIFPLR0_1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
21386 | #define regBIFPLR0_1_LANE_15_MARGINING_LANE_STATUS 0x3fff7bfc2521 |
21387 | #define regBIFPLR0_1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
21388 | #define regBIFPLR0_1_PCIE_CCIX_CAP_LIST 0x3fff7bfc2522 |
21389 | #define regBIFPLR0_1_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
21390 | #define 0x3fff7bfc2523 |
21391 | #define 5 |
21392 | #define 0x3fff7bfc2524 |
21393 | #define 5 |
21394 | #define regBIFPLR0_1_PCIE_CCIX_CAP 0x3fff7bfc2524 |
21395 | #define regBIFPLR0_1_PCIE_CCIX_CAP_BASE_IDX 5 |
21396 | #define regBIFPLR0_1_PCIE_CCIX_ESM_REQD_CAP 0x3fff7bfc2525 |
21397 | #define regBIFPLR0_1_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
21398 | #define regBIFPLR0_1_PCIE_CCIX_ESM_OPTL_CAP 0x3fff7bfc2526 |
21399 | #define regBIFPLR0_1_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
21400 | #define regBIFPLR0_1_PCIE_CCIX_ESM_STATUS 0x3fff7bfc2527 |
21401 | #define regBIFPLR0_1_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
21402 | #define regBIFPLR0_1_PCIE_CCIX_ESM_CNTL 0x3fff7bfc2528 |
21403 | #define regBIFPLR0_1_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
21404 | #define regBIFPLR0_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x3fff7bfc2529 |
21405 | #define regBIFPLR0_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21406 | #define regBIFPLR0_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x3fff7bfc2529 |
21407 | #define regBIFPLR0_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21408 | #define regBIFPLR0_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x3fff7bfc2529 |
21409 | #define regBIFPLR0_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21410 | #define regBIFPLR0_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x3fff7bfc2529 |
21411 | #define regBIFPLR0_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21412 | #define regBIFPLR0_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x3fff7bfc252a |
21413 | #define regBIFPLR0_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21414 | #define regBIFPLR0_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x3fff7bfc252a |
21415 | #define regBIFPLR0_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21416 | #define regBIFPLR0_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x3fff7bfc252a |
21417 | #define regBIFPLR0_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21418 | #define regBIFPLR0_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x3fff7bfc252a |
21419 | #define regBIFPLR0_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21420 | #define regBIFPLR0_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x3fff7bfc252b |
21421 | #define regBIFPLR0_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21422 | #define regBIFPLR0_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x3fff7bfc252b |
21423 | #define regBIFPLR0_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21424 | #define regBIFPLR0_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x3fff7bfc252b |
21425 | #define regBIFPLR0_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21426 | #define regBIFPLR0_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x3fff7bfc252b |
21427 | #define regBIFPLR0_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21428 | #define regBIFPLR0_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x3fff7bfc252c |
21429 | #define regBIFPLR0_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21430 | #define regBIFPLR0_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x3fff7bfc252c |
21431 | #define regBIFPLR0_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21432 | #define regBIFPLR0_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x3fff7bfc252c |
21433 | #define regBIFPLR0_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21434 | #define regBIFPLR0_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x3fff7bfc252c |
21435 | #define regBIFPLR0_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21436 | #define regBIFPLR0_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x3fff7bfc252d |
21437 | #define regBIFPLR0_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21438 | #define regBIFPLR0_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x3fff7bfc252d |
21439 | #define regBIFPLR0_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21440 | #define regBIFPLR0_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x3fff7bfc252d |
21441 | #define regBIFPLR0_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21442 | #define regBIFPLR0_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x3fff7bfc252d |
21443 | #define regBIFPLR0_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21444 | #define regBIFPLR0_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x3fff7bfc252e |
21445 | #define regBIFPLR0_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21446 | #define regBIFPLR0_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x3fff7bfc252e |
21447 | #define regBIFPLR0_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21448 | #define regBIFPLR0_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x3fff7bfc252e |
21449 | #define regBIFPLR0_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21450 | #define regBIFPLR0_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x3fff7bfc252e |
21451 | #define regBIFPLR0_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21452 | #define regBIFPLR0_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x3fff7bfc252f |
21453 | #define regBIFPLR0_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21454 | #define regBIFPLR0_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x3fff7bfc252f |
21455 | #define regBIFPLR0_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21456 | #define regBIFPLR0_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x3fff7bfc252f |
21457 | #define regBIFPLR0_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21458 | #define regBIFPLR0_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x3fff7bfc252f |
21459 | #define regBIFPLR0_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21460 | #define regBIFPLR0_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x3fff7bfc2530 |
21461 | #define regBIFPLR0_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21462 | #define regBIFPLR0_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x3fff7bfc2530 |
21463 | #define regBIFPLR0_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21464 | #define regBIFPLR0_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x3fff7bfc2530 |
21465 | #define regBIFPLR0_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21466 | #define regBIFPLR0_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x3fff7bfc2530 |
21467 | #define regBIFPLR0_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21468 | #define regBIFPLR0_1_PCIE_CCIX_TRANS_CAP 0x3fff7bfc2531 |
21469 | #define regBIFPLR0_1_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
21470 | #define regBIFPLR0_1_PCIE_CCIX_TRANS_CNTL 0x3fff7bfc2532 |
21471 | #define regBIFPLR0_1_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
21472 | |
21473 | |
21474 | // addressBlock: nbio_pcie0_bifplr1_cfgdecp |
21475 | // base address: 0xfffe0000a000 |
21476 | #define regBIFPLR1_1_VENDOR_ID 0x3fff7bfc2800 |
21477 | #define regBIFPLR1_1_VENDOR_ID_BASE_IDX 5 |
21478 | #define regBIFPLR1_1_DEVICE_ID 0x3fff7bfc2800 |
21479 | #define regBIFPLR1_1_DEVICE_ID_BASE_IDX 5 |
21480 | #define regBIFPLR1_1_COMMAND 0x3fff7bfc2801 |
21481 | #define regBIFPLR1_1_COMMAND_BASE_IDX 5 |
21482 | #define regBIFPLR1_1_STATUS 0x3fff7bfc2801 |
21483 | #define regBIFPLR1_1_STATUS_BASE_IDX 5 |
21484 | #define regBIFPLR1_1_REVISION_ID 0x3fff7bfc2802 |
21485 | #define regBIFPLR1_1_REVISION_ID_BASE_IDX 5 |
21486 | #define regBIFPLR1_1_PROG_INTERFACE 0x3fff7bfc2802 |
21487 | #define regBIFPLR1_1_PROG_INTERFACE_BASE_IDX 5 |
21488 | #define regBIFPLR1_1_SUB_CLASS 0x3fff7bfc2802 |
21489 | #define regBIFPLR1_1_SUB_CLASS_BASE_IDX 5 |
21490 | #define regBIFPLR1_1_BASE_CLASS 0x3fff7bfc2802 |
21491 | #define regBIFPLR1_1_BASE_CLASS_BASE_IDX 5 |
21492 | #define regBIFPLR1_1_CACHE_LINE 0x3fff7bfc2803 |
21493 | #define regBIFPLR1_1_CACHE_LINE_BASE_IDX 5 |
21494 | #define regBIFPLR1_1_LATENCY 0x3fff7bfc2803 |
21495 | #define regBIFPLR1_1_LATENCY_BASE_IDX 5 |
21496 | #define 0x3fff7bfc2803 |
21497 | #define 5 |
21498 | #define regBIFPLR1_1_BIST 0x3fff7bfc2803 |
21499 | #define regBIFPLR1_1_BIST_BASE_IDX 5 |
21500 | #define regBIFPLR1_1_SUB_BUS_NUMBER_LATENCY 0x3fff7bfc2806 |
21501 | #define regBIFPLR1_1_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
21502 | #define regBIFPLR1_1_IO_BASE_LIMIT 0x3fff7bfc2807 |
21503 | #define regBIFPLR1_1_IO_BASE_LIMIT_BASE_IDX 5 |
21504 | #define regBIFPLR1_1_SECONDARY_STATUS 0x3fff7bfc2807 |
21505 | #define regBIFPLR1_1_SECONDARY_STATUS_BASE_IDX 5 |
21506 | #define regBIFPLR1_1_MEM_BASE_LIMIT 0x3fff7bfc2808 |
21507 | #define regBIFPLR1_1_MEM_BASE_LIMIT_BASE_IDX 5 |
21508 | #define regBIFPLR1_1_PREF_BASE_LIMIT 0x3fff7bfc2809 |
21509 | #define regBIFPLR1_1_PREF_BASE_LIMIT_BASE_IDX 5 |
21510 | #define regBIFPLR1_1_PREF_BASE_UPPER 0x3fff7bfc280a |
21511 | #define regBIFPLR1_1_PREF_BASE_UPPER_BASE_IDX 5 |
21512 | #define regBIFPLR1_1_PREF_LIMIT_UPPER 0x3fff7bfc280b |
21513 | #define regBIFPLR1_1_PREF_LIMIT_UPPER_BASE_IDX 5 |
21514 | #define regBIFPLR1_1_IO_BASE_LIMIT_HI 0x3fff7bfc280c |
21515 | #define regBIFPLR1_1_IO_BASE_LIMIT_HI_BASE_IDX 5 |
21516 | #define regBIFPLR1_1_CAP_PTR 0x3fff7bfc280d |
21517 | #define regBIFPLR1_1_CAP_PTR_BASE_IDX 5 |
21518 | #define regBIFPLR1_1_ROM_BASE_ADDR 0x3fff7bfc280e |
21519 | #define regBIFPLR1_1_ROM_BASE_ADDR_BASE_IDX 5 |
21520 | #define regBIFPLR1_1_INTERRUPT_LINE 0x3fff7bfc280f |
21521 | #define regBIFPLR1_1_INTERRUPT_LINE_BASE_IDX 5 |
21522 | #define regBIFPLR1_1_INTERRUPT_PIN 0x3fff7bfc280f |
21523 | #define regBIFPLR1_1_INTERRUPT_PIN_BASE_IDX 5 |
21524 | #define regBIFPLR1_1_IRQ_BRIDGE_CNTL 0x3fff7bfc280f |
21525 | #define regBIFPLR1_1_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
21526 | #define regBIFPLR1_1_EXT_BRIDGE_CNTL 0x3fff7bfc2810 |
21527 | #define regBIFPLR1_1_EXT_BRIDGE_CNTL_BASE_IDX 5 |
21528 | #define regBIFPLR1_1_VENDOR_CAP_LIST 0x3fff7bfc2812 |
21529 | #define regBIFPLR1_1_VENDOR_CAP_LIST_BASE_IDX 5 |
21530 | #define regBIFPLR1_1_ADAPTER_ID_W 0x3fff7bfc2813 |
21531 | #define regBIFPLR1_1_ADAPTER_ID_W_BASE_IDX 5 |
21532 | #define regBIFPLR1_1_PMI_CAP_LIST 0x3fff7bfc2814 |
21533 | #define regBIFPLR1_1_PMI_CAP_LIST_BASE_IDX 5 |
21534 | #define regBIFPLR1_1_PMI_CAP 0x3fff7bfc2814 |
21535 | #define regBIFPLR1_1_PMI_CAP_BASE_IDX 5 |
21536 | #define regBIFPLR1_1_PMI_STATUS_CNTL 0x3fff7bfc2815 |
21537 | #define regBIFPLR1_1_PMI_STATUS_CNTL_BASE_IDX 5 |
21538 | #define regBIFPLR1_1_PCIE_CAP_LIST 0x3fff7bfc2816 |
21539 | #define regBIFPLR1_1_PCIE_CAP_LIST_BASE_IDX 5 |
21540 | #define regBIFPLR1_1_PCIE_CAP 0x3fff7bfc2816 |
21541 | #define regBIFPLR1_1_PCIE_CAP_BASE_IDX 5 |
21542 | #define regBIFPLR1_1_DEVICE_CAP 0x3fff7bfc2817 |
21543 | #define regBIFPLR1_1_DEVICE_CAP_BASE_IDX 5 |
21544 | #define regBIFPLR1_1_DEVICE_CNTL 0x3fff7bfc2818 |
21545 | #define regBIFPLR1_1_DEVICE_CNTL_BASE_IDX 5 |
21546 | #define regBIFPLR1_1_DEVICE_STATUS 0x3fff7bfc2818 |
21547 | #define regBIFPLR1_1_DEVICE_STATUS_BASE_IDX 5 |
21548 | #define regBIFPLR1_1_LINK_CAP 0x3fff7bfc2819 |
21549 | #define regBIFPLR1_1_LINK_CAP_BASE_IDX 5 |
21550 | #define regBIFPLR1_1_LINK_CNTL 0x3fff7bfc281a |
21551 | #define regBIFPLR1_1_LINK_CNTL_BASE_IDX 5 |
21552 | #define regBIFPLR1_1_LINK_STATUS 0x3fff7bfc281a |
21553 | #define regBIFPLR1_1_LINK_STATUS_BASE_IDX 5 |
21554 | #define regBIFPLR1_1_SLOT_CAP 0x3fff7bfc281b |
21555 | #define regBIFPLR1_1_SLOT_CAP_BASE_IDX 5 |
21556 | #define regBIFPLR1_1_SLOT_CNTL 0x3fff7bfc281c |
21557 | #define regBIFPLR1_1_SLOT_CNTL_BASE_IDX 5 |
21558 | #define regBIFPLR1_1_SLOT_STATUS 0x3fff7bfc281c |
21559 | #define regBIFPLR1_1_SLOT_STATUS_BASE_IDX 5 |
21560 | #define regBIFPLR1_1_ROOT_CNTL 0x3fff7bfc281d |
21561 | #define regBIFPLR1_1_ROOT_CNTL_BASE_IDX 5 |
21562 | #define regBIFPLR1_1_ROOT_CAP 0x3fff7bfc281d |
21563 | #define regBIFPLR1_1_ROOT_CAP_BASE_IDX 5 |
21564 | #define regBIFPLR1_1_ROOT_STATUS 0x3fff7bfc281e |
21565 | #define regBIFPLR1_1_ROOT_STATUS_BASE_IDX 5 |
21566 | #define regBIFPLR1_1_DEVICE_CAP2 0x3fff7bfc281f |
21567 | #define regBIFPLR1_1_DEVICE_CAP2_BASE_IDX 5 |
21568 | #define regBIFPLR1_1_DEVICE_CNTL2 0x3fff7bfc2820 |
21569 | #define regBIFPLR1_1_DEVICE_CNTL2_BASE_IDX 5 |
21570 | #define regBIFPLR1_1_DEVICE_STATUS2 0x3fff7bfc2820 |
21571 | #define regBIFPLR1_1_DEVICE_STATUS2_BASE_IDX 5 |
21572 | #define regBIFPLR1_1_LINK_CAP2 0x3fff7bfc2821 |
21573 | #define regBIFPLR1_1_LINK_CAP2_BASE_IDX 5 |
21574 | #define regBIFPLR1_1_LINK_CNTL2 0x3fff7bfc2822 |
21575 | #define regBIFPLR1_1_LINK_CNTL2_BASE_IDX 5 |
21576 | #define regBIFPLR1_1_LINK_STATUS2 0x3fff7bfc2822 |
21577 | #define regBIFPLR1_1_LINK_STATUS2_BASE_IDX 5 |
21578 | #define regBIFPLR1_1_SLOT_CAP2 0x3fff7bfc2823 |
21579 | #define regBIFPLR1_1_SLOT_CAP2_BASE_IDX 5 |
21580 | #define regBIFPLR1_1_SLOT_CNTL2 0x3fff7bfc2824 |
21581 | #define regBIFPLR1_1_SLOT_CNTL2_BASE_IDX 5 |
21582 | #define regBIFPLR1_1_SLOT_STATUS2 0x3fff7bfc2824 |
21583 | #define regBIFPLR1_1_SLOT_STATUS2_BASE_IDX 5 |
21584 | #define regBIFPLR1_1_MSI_CAP_LIST 0x3fff7bfc2828 |
21585 | #define regBIFPLR1_1_MSI_CAP_LIST_BASE_IDX 5 |
21586 | #define regBIFPLR1_1_MSI_MSG_CNTL 0x3fff7bfc2828 |
21587 | #define regBIFPLR1_1_MSI_MSG_CNTL_BASE_IDX 5 |
21588 | #define regBIFPLR1_1_MSI_MSG_ADDR_LO 0x3fff7bfc2829 |
21589 | #define regBIFPLR1_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
21590 | #define regBIFPLR1_1_MSI_MSG_ADDR_HI 0x3fff7bfc282a |
21591 | #define regBIFPLR1_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
21592 | #define regBIFPLR1_1_MSI_MSG_DATA 0x3fff7bfc282a |
21593 | #define regBIFPLR1_1_MSI_MSG_DATA_BASE_IDX 5 |
21594 | #define regBIFPLR1_1_MSI_MSG_DATA_64 0x3fff7bfc282b |
21595 | #define regBIFPLR1_1_MSI_MSG_DATA_64_BASE_IDX 5 |
21596 | #define regBIFPLR1_1_SSID_CAP_LIST 0x3fff7bfc2830 |
21597 | #define regBIFPLR1_1_SSID_CAP_LIST_BASE_IDX 5 |
21598 | #define regBIFPLR1_1_SSID_CAP 0x3fff7bfc2831 |
21599 | #define regBIFPLR1_1_SSID_CAP_BASE_IDX 5 |
21600 | #define regBIFPLR1_1_MSI_MAP_CAP_LIST 0x3fff7bfc2832 |
21601 | #define regBIFPLR1_1_MSI_MAP_CAP_LIST_BASE_IDX 5 |
21602 | #define regBIFPLR1_1_MSI_MAP_CAP 0x3fff7bfc2832 |
21603 | #define regBIFPLR1_1_MSI_MAP_CAP_BASE_IDX 5 |
21604 | #define regBIFPLR1_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff7bfc2840 |
21605 | #define regBIFPLR1_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
21606 | #define regBIFPLR1_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff7bfc2841 |
21607 | #define regBIFPLR1_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
21608 | #define regBIFPLR1_1_PCIE_VENDOR_SPECIFIC1 0x3fff7bfc2842 |
21609 | #define regBIFPLR1_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
21610 | #define regBIFPLR1_1_PCIE_VENDOR_SPECIFIC2 0x3fff7bfc2843 |
21611 | #define regBIFPLR1_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
21612 | #define regBIFPLR1_1_PCIE_VC_ENH_CAP_LIST 0x3fff7bfc2844 |
21613 | #define regBIFPLR1_1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
21614 | #define regBIFPLR1_1_PCIE_PORT_VC_CAP_REG1 0x3fff7bfc2845 |
21615 | #define regBIFPLR1_1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
21616 | #define regBIFPLR1_1_PCIE_PORT_VC_CAP_REG2 0x3fff7bfc2846 |
21617 | #define regBIFPLR1_1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
21618 | #define regBIFPLR1_1_PCIE_PORT_VC_CNTL 0x3fff7bfc2847 |
21619 | #define regBIFPLR1_1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
21620 | #define regBIFPLR1_1_PCIE_PORT_VC_STATUS 0x3fff7bfc2847 |
21621 | #define regBIFPLR1_1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
21622 | #define regBIFPLR1_1_PCIE_VC0_RESOURCE_CAP 0x3fff7bfc2848 |
21623 | #define regBIFPLR1_1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
21624 | #define regBIFPLR1_1_PCIE_VC0_RESOURCE_CNTL 0x3fff7bfc2849 |
21625 | #define regBIFPLR1_1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
21626 | #define regBIFPLR1_1_PCIE_VC0_RESOURCE_STATUS 0x3fff7bfc284a |
21627 | #define regBIFPLR1_1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
21628 | #define regBIFPLR1_1_PCIE_VC1_RESOURCE_CAP 0x3fff7bfc284b |
21629 | #define regBIFPLR1_1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
21630 | #define regBIFPLR1_1_PCIE_VC1_RESOURCE_CNTL 0x3fff7bfc284c |
21631 | #define regBIFPLR1_1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
21632 | #define regBIFPLR1_1_PCIE_VC1_RESOURCE_STATUS 0x3fff7bfc284d |
21633 | #define regBIFPLR1_1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
21634 | #define regBIFPLR1_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x3fff7bfc2850 |
21635 | #define regBIFPLR1_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
21636 | #define regBIFPLR1_1_PCIE_DEV_SERIAL_NUM_DW1 0x3fff7bfc2851 |
21637 | #define regBIFPLR1_1_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
21638 | #define regBIFPLR1_1_PCIE_DEV_SERIAL_NUM_DW2 0x3fff7bfc2852 |
21639 | #define regBIFPLR1_1_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
21640 | #define regBIFPLR1_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff7bfc2854 |
21641 | #define regBIFPLR1_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
21642 | #define regBIFPLR1_1_PCIE_UNCORR_ERR_STATUS 0x3fff7bfc2855 |
21643 | #define regBIFPLR1_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
21644 | #define regBIFPLR1_1_PCIE_UNCORR_ERR_MASK 0x3fff7bfc2856 |
21645 | #define regBIFPLR1_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
21646 | #define regBIFPLR1_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff7bfc2857 |
21647 | #define regBIFPLR1_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
21648 | #define regBIFPLR1_1_PCIE_CORR_ERR_STATUS 0x3fff7bfc2858 |
21649 | #define regBIFPLR1_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
21650 | #define regBIFPLR1_1_PCIE_CORR_ERR_MASK 0x3fff7bfc2859 |
21651 | #define regBIFPLR1_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
21652 | #define regBIFPLR1_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff7bfc285a |
21653 | #define regBIFPLR1_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
21654 | #define regBIFPLR1_1_PCIE_HDR_LOG0 0x3fff7bfc285b |
21655 | #define regBIFPLR1_1_PCIE_HDR_LOG0_BASE_IDX 5 |
21656 | #define regBIFPLR1_1_PCIE_HDR_LOG1 0x3fff7bfc285c |
21657 | #define regBIFPLR1_1_PCIE_HDR_LOG1_BASE_IDX 5 |
21658 | #define regBIFPLR1_1_PCIE_HDR_LOG2 0x3fff7bfc285d |
21659 | #define regBIFPLR1_1_PCIE_HDR_LOG2_BASE_IDX 5 |
21660 | #define regBIFPLR1_1_PCIE_HDR_LOG3 0x3fff7bfc285e |
21661 | #define regBIFPLR1_1_PCIE_HDR_LOG3_BASE_IDX 5 |
21662 | #define regBIFPLR1_1_PCIE_ROOT_ERR_CMD 0x3fff7bfc285f |
21663 | #define regBIFPLR1_1_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
21664 | #define regBIFPLR1_1_PCIE_ROOT_ERR_STATUS 0x3fff7bfc2860 |
21665 | #define regBIFPLR1_1_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
21666 | #define regBIFPLR1_1_PCIE_ERR_SRC_ID 0x3fff7bfc2861 |
21667 | #define regBIFPLR1_1_PCIE_ERR_SRC_ID_BASE_IDX 5 |
21668 | #define regBIFPLR1_1_PCIE_TLP_PREFIX_LOG0 0x3fff7bfc2862 |
21669 | #define regBIFPLR1_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
21670 | #define regBIFPLR1_1_PCIE_TLP_PREFIX_LOG1 0x3fff7bfc2863 |
21671 | #define regBIFPLR1_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
21672 | #define regBIFPLR1_1_PCIE_TLP_PREFIX_LOG2 0x3fff7bfc2864 |
21673 | #define regBIFPLR1_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
21674 | #define regBIFPLR1_1_PCIE_TLP_PREFIX_LOG3 0x3fff7bfc2865 |
21675 | #define regBIFPLR1_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
21676 | #define regBIFPLR1_1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff7bfc289c |
21677 | #define regBIFPLR1_1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
21678 | #define regBIFPLR1_1_PCIE_LINK_CNTL3 0x3fff7bfc289d |
21679 | #define regBIFPLR1_1_PCIE_LINK_CNTL3_BASE_IDX 5 |
21680 | #define regBIFPLR1_1_PCIE_LANE_ERROR_STATUS 0x3fff7bfc289e |
21681 | #define regBIFPLR1_1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
21682 | #define regBIFPLR1_1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff7bfc289f |
21683 | #define regBIFPLR1_1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
21684 | #define regBIFPLR1_1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff7bfc289f |
21685 | #define regBIFPLR1_1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
21686 | #define regBIFPLR1_1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff7bfc28a0 |
21687 | #define regBIFPLR1_1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
21688 | #define regBIFPLR1_1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff7bfc28a0 |
21689 | #define regBIFPLR1_1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
21690 | #define regBIFPLR1_1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff7bfc28a1 |
21691 | #define regBIFPLR1_1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
21692 | #define regBIFPLR1_1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff7bfc28a1 |
21693 | #define regBIFPLR1_1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
21694 | #define regBIFPLR1_1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff7bfc28a2 |
21695 | #define regBIFPLR1_1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
21696 | #define regBIFPLR1_1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff7bfc28a2 |
21697 | #define regBIFPLR1_1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
21698 | #define regBIFPLR1_1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff7bfc28a3 |
21699 | #define regBIFPLR1_1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
21700 | #define regBIFPLR1_1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff7bfc28a3 |
21701 | #define regBIFPLR1_1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
21702 | #define regBIFPLR1_1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff7bfc28a4 |
21703 | #define regBIFPLR1_1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
21704 | #define regBIFPLR1_1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff7bfc28a4 |
21705 | #define regBIFPLR1_1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
21706 | #define regBIFPLR1_1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff7bfc28a5 |
21707 | #define regBIFPLR1_1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
21708 | #define regBIFPLR1_1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff7bfc28a5 |
21709 | #define regBIFPLR1_1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
21710 | #define regBIFPLR1_1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff7bfc28a6 |
21711 | #define regBIFPLR1_1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
21712 | #define regBIFPLR1_1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff7bfc28a6 |
21713 | #define regBIFPLR1_1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
21714 | #define regBIFPLR1_1_PCIE_ACS_ENH_CAP_LIST 0x3fff7bfc28a8 |
21715 | #define regBIFPLR1_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
21716 | #define regBIFPLR1_1_PCIE_ACS_CAP 0x3fff7bfc28a9 |
21717 | #define regBIFPLR1_1_PCIE_ACS_CAP_BASE_IDX 5 |
21718 | #define regBIFPLR1_1_PCIE_ACS_CNTL 0x3fff7bfc28a9 |
21719 | #define regBIFPLR1_1_PCIE_ACS_CNTL_BASE_IDX 5 |
21720 | #define regBIFPLR1_1_PCIE_MC_ENH_CAP_LIST 0x3fff7bfc28bc |
21721 | #define regBIFPLR1_1_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
21722 | #define regBIFPLR1_1_PCIE_MC_CAP 0x3fff7bfc28bd |
21723 | #define regBIFPLR1_1_PCIE_MC_CAP_BASE_IDX 5 |
21724 | #define regBIFPLR1_1_PCIE_MC_CNTL 0x3fff7bfc28bd |
21725 | #define regBIFPLR1_1_PCIE_MC_CNTL_BASE_IDX 5 |
21726 | #define regBIFPLR1_1_PCIE_MC_ADDR0 0x3fff7bfc28be |
21727 | #define regBIFPLR1_1_PCIE_MC_ADDR0_BASE_IDX 5 |
21728 | #define regBIFPLR1_1_PCIE_MC_ADDR1 0x3fff7bfc28bf |
21729 | #define regBIFPLR1_1_PCIE_MC_ADDR1_BASE_IDX 5 |
21730 | #define regBIFPLR1_1_PCIE_MC_RCV0 0x3fff7bfc28c0 |
21731 | #define regBIFPLR1_1_PCIE_MC_RCV0_BASE_IDX 5 |
21732 | #define regBIFPLR1_1_PCIE_MC_RCV1 0x3fff7bfc28c1 |
21733 | #define regBIFPLR1_1_PCIE_MC_RCV1_BASE_IDX 5 |
21734 | #define regBIFPLR1_1_PCIE_MC_BLOCK_ALL0 0x3fff7bfc28c2 |
21735 | #define regBIFPLR1_1_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
21736 | #define regBIFPLR1_1_PCIE_MC_BLOCK_ALL1 0x3fff7bfc28c3 |
21737 | #define regBIFPLR1_1_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
21738 | #define regBIFPLR1_1_PCIE_MC_BLOCK_UNTRANSLATED_0 0x3fff7bfc28c4 |
21739 | #define regBIFPLR1_1_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
21740 | #define regBIFPLR1_1_PCIE_MC_BLOCK_UNTRANSLATED_1 0x3fff7bfc28c5 |
21741 | #define regBIFPLR1_1_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
21742 | #define regBIFPLR1_1_PCIE_MC_OVERLAY_BAR0 0x3fff7bfc28c6 |
21743 | #define regBIFPLR1_1_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
21744 | #define regBIFPLR1_1_PCIE_MC_OVERLAY_BAR1 0x3fff7bfc28c7 |
21745 | #define regBIFPLR1_1_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
21746 | #define regBIFPLR1_1_PCIE_L1_PM_SUB_CAP_LIST 0x3fff7bfc28dc |
21747 | #define regBIFPLR1_1_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
21748 | #define regBIFPLR1_1_PCIE_L1_PM_SUB_CAP 0x3fff7bfc28dd |
21749 | #define regBIFPLR1_1_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
21750 | #define regBIFPLR1_1_PCIE_L1_PM_SUB_CNTL 0x3fff7bfc28de |
21751 | #define regBIFPLR1_1_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
21752 | #define regBIFPLR1_1_PCIE_L1_PM_SUB_CNTL2 0x3fff7bfc28df |
21753 | #define regBIFPLR1_1_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
21754 | #define regBIFPLR1_1_PCIE_DPC_ENH_CAP_LIST 0x3fff7bfc28e0 |
21755 | #define regBIFPLR1_1_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
21756 | #define regBIFPLR1_1_PCIE_DPC_CAP_LIST 0x3fff7bfc28e1 |
21757 | #define regBIFPLR1_1_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
21758 | #define regBIFPLR1_1_PCIE_DPC_CNTL 0x3fff7bfc28e1 |
21759 | #define regBIFPLR1_1_PCIE_DPC_CNTL_BASE_IDX 5 |
21760 | #define regBIFPLR1_1_PCIE_DPC_STATUS 0x3fff7bfc28e2 |
21761 | #define regBIFPLR1_1_PCIE_DPC_STATUS_BASE_IDX 5 |
21762 | #define regBIFPLR1_1_PCIE_DPC_ERROR_SOURCE_ID 0x3fff7bfc28e2 |
21763 | #define regBIFPLR1_1_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
21764 | #define regBIFPLR1_1_PCIE_RP_PIO_STATUS 0x3fff7bfc28e3 |
21765 | #define regBIFPLR1_1_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
21766 | #define regBIFPLR1_1_PCIE_RP_PIO_MASK 0x3fff7bfc28e4 |
21767 | #define regBIFPLR1_1_PCIE_RP_PIO_MASK_BASE_IDX 5 |
21768 | #define regBIFPLR1_1_PCIE_RP_PIO_SEVERITY 0x3fff7bfc28e5 |
21769 | #define regBIFPLR1_1_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
21770 | #define regBIFPLR1_1_PCIE_RP_PIO_SYSERROR 0x3fff7bfc28e6 |
21771 | #define regBIFPLR1_1_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
21772 | #define regBIFPLR1_1_PCIE_RP_PIO_EXCEPTION 0x3fff7bfc28e7 |
21773 | #define regBIFPLR1_1_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
21774 | #define regBIFPLR1_1_PCIE_RP_PIO_HDR_LOG0 0x3fff7bfc28e8 |
21775 | #define regBIFPLR1_1_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
21776 | #define regBIFPLR1_1_PCIE_RP_PIO_HDR_LOG1 0x3fff7bfc28e9 |
21777 | #define regBIFPLR1_1_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
21778 | #define regBIFPLR1_1_PCIE_RP_PIO_HDR_LOG2 0x3fff7bfc28ea |
21779 | #define regBIFPLR1_1_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
21780 | #define regBIFPLR1_1_PCIE_RP_PIO_HDR_LOG3 0x3fff7bfc28eb |
21781 | #define regBIFPLR1_1_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
21782 | #define regBIFPLR1_1_PCIE_RP_PIO_PREFIX_LOG0 0x3fff7bfc28ed |
21783 | #define regBIFPLR1_1_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
21784 | #define regBIFPLR1_1_PCIE_RP_PIO_PREFIX_LOG1 0x3fff7bfc28ee |
21785 | #define regBIFPLR1_1_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
21786 | #define regBIFPLR1_1_PCIE_RP_PIO_PREFIX_LOG2 0x3fff7bfc28ef |
21787 | #define regBIFPLR1_1_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
21788 | #define regBIFPLR1_1_PCIE_RP_PIO_PREFIX_LOG3 0x3fff7bfc28f0 |
21789 | #define regBIFPLR1_1_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
21790 | #define regBIFPLR1_1_PCIE_ESM_CAP_LIST 0x3fff7bfc28f1 |
21791 | #define regBIFPLR1_1_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
21792 | #define 0x3fff7bfc28f2 |
21793 | #define 5 |
21794 | #define 0x3fff7bfc28f3 |
21795 | #define 5 |
21796 | #define regBIFPLR1_1_PCIE_ESM_STATUS 0x3fff7bfc28f3 |
21797 | #define regBIFPLR1_1_PCIE_ESM_STATUS_BASE_IDX 5 |
21798 | #define regBIFPLR1_1_PCIE_ESM_CTRL 0x3fff7bfc28f4 |
21799 | #define regBIFPLR1_1_PCIE_ESM_CTRL_BASE_IDX 5 |
21800 | #define regBIFPLR1_1_PCIE_ESM_CAP_1 0x3fff7bfc28f5 |
21801 | #define regBIFPLR1_1_PCIE_ESM_CAP_1_BASE_IDX 5 |
21802 | #define regBIFPLR1_1_PCIE_ESM_CAP_2 0x3fff7bfc28f6 |
21803 | #define regBIFPLR1_1_PCIE_ESM_CAP_2_BASE_IDX 5 |
21804 | #define regBIFPLR1_1_PCIE_ESM_CAP_3 0x3fff7bfc28f7 |
21805 | #define regBIFPLR1_1_PCIE_ESM_CAP_3_BASE_IDX 5 |
21806 | #define regBIFPLR1_1_PCIE_ESM_CAP_4 0x3fff7bfc28f8 |
21807 | #define regBIFPLR1_1_PCIE_ESM_CAP_4_BASE_IDX 5 |
21808 | #define regBIFPLR1_1_PCIE_ESM_CAP_5 0x3fff7bfc28f9 |
21809 | #define regBIFPLR1_1_PCIE_ESM_CAP_5_BASE_IDX 5 |
21810 | #define regBIFPLR1_1_PCIE_ESM_CAP_6 0x3fff7bfc28fa |
21811 | #define regBIFPLR1_1_PCIE_ESM_CAP_6_BASE_IDX 5 |
21812 | #define regBIFPLR1_1_PCIE_ESM_CAP_7 0x3fff7bfc28fb |
21813 | #define regBIFPLR1_1_PCIE_ESM_CAP_7_BASE_IDX 5 |
21814 | #define regBIFPLR1_1_PCIE_DLF_ENH_CAP_LIST 0x3fff7bfc2900 |
21815 | #define regBIFPLR1_1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
21816 | #define regBIFPLR1_1_DATA_LINK_FEATURE_CAP 0x3fff7bfc2901 |
21817 | #define regBIFPLR1_1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
21818 | #define regBIFPLR1_1_DATA_LINK_FEATURE_STATUS 0x3fff7bfc2902 |
21819 | #define regBIFPLR1_1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
21820 | #define regBIFPLR1_1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff7bfc2904 |
21821 | #define regBIFPLR1_1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
21822 | #define regBIFPLR1_1_LINK_CAP_16GT 0x3fff7bfc2905 |
21823 | #define regBIFPLR1_1_LINK_CAP_16GT_BASE_IDX 5 |
21824 | #define regBIFPLR1_1_LINK_CNTL_16GT 0x3fff7bfc2906 |
21825 | #define regBIFPLR1_1_LINK_CNTL_16GT_BASE_IDX 5 |
21826 | #define regBIFPLR1_1_LINK_STATUS_16GT 0x3fff7bfc2907 |
21827 | #define regBIFPLR1_1_LINK_STATUS_16GT_BASE_IDX 5 |
21828 | #define regBIFPLR1_1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc2908 |
21829 | #define regBIFPLR1_1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
21830 | #define regBIFPLR1_1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc2909 |
21831 | #define regBIFPLR1_1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
21832 | #define regBIFPLR1_1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc290a |
21833 | #define regBIFPLR1_1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
21834 | #define regBIFPLR1_1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff7bfc290c |
21835 | #define regBIFPLR1_1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21836 | #define regBIFPLR1_1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff7bfc290c |
21837 | #define regBIFPLR1_1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21838 | #define regBIFPLR1_1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff7bfc290c |
21839 | #define regBIFPLR1_1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21840 | #define regBIFPLR1_1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff7bfc290c |
21841 | #define regBIFPLR1_1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21842 | #define regBIFPLR1_1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff7bfc290d |
21843 | #define regBIFPLR1_1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21844 | #define regBIFPLR1_1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff7bfc290d |
21845 | #define regBIFPLR1_1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21846 | #define regBIFPLR1_1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff7bfc290d |
21847 | #define regBIFPLR1_1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21848 | #define regBIFPLR1_1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff7bfc290d |
21849 | #define regBIFPLR1_1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21850 | #define regBIFPLR1_1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff7bfc290e |
21851 | #define regBIFPLR1_1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21852 | #define regBIFPLR1_1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff7bfc290e |
21853 | #define regBIFPLR1_1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21854 | #define regBIFPLR1_1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff7bfc290e |
21855 | #define regBIFPLR1_1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21856 | #define regBIFPLR1_1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff7bfc290e |
21857 | #define regBIFPLR1_1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21858 | #define regBIFPLR1_1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff7bfc290f |
21859 | #define regBIFPLR1_1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21860 | #define regBIFPLR1_1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff7bfc290f |
21861 | #define regBIFPLR1_1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21862 | #define regBIFPLR1_1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff7bfc290f |
21863 | #define regBIFPLR1_1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21864 | #define regBIFPLR1_1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff7bfc290f |
21865 | #define regBIFPLR1_1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
21866 | #define regBIFPLR1_1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff7bfc2910 |
21867 | #define regBIFPLR1_1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
21868 | #define regBIFPLR1_1_MARGINING_PORT_CAP 0x3fff7bfc2911 |
21869 | #define regBIFPLR1_1_MARGINING_PORT_CAP_BASE_IDX 5 |
21870 | #define regBIFPLR1_1_MARGINING_PORT_STATUS 0x3fff7bfc2911 |
21871 | #define regBIFPLR1_1_MARGINING_PORT_STATUS_BASE_IDX 5 |
21872 | #define regBIFPLR1_1_LANE_0_MARGINING_LANE_CNTL 0x3fff7bfc2912 |
21873 | #define regBIFPLR1_1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
21874 | #define regBIFPLR1_1_LANE_0_MARGINING_LANE_STATUS 0x3fff7bfc2912 |
21875 | #define regBIFPLR1_1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
21876 | #define regBIFPLR1_1_LANE_1_MARGINING_LANE_CNTL 0x3fff7bfc2913 |
21877 | #define regBIFPLR1_1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
21878 | #define regBIFPLR1_1_LANE_1_MARGINING_LANE_STATUS 0x3fff7bfc2913 |
21879 | #define regBIFPLR1_1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
21880 | #define regBIFPLR1_1_LANE_2_MARGINING_LANE_CNTL 0x3fff7bfc2914 |
21881 | #define regBIFPLR1_1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
21882 | #define regBIFPLR1_1_LANE_2_MARGINING_LANE_STATUS 0x3fff7bfc2914 |
21883 | #define regBIFPLR1_1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
21884 | #define regBIFPLR1_1_LANE_3_MARGINING_LANE_CNTL 0x3fff7bfc2915 |
21885 | #define regBIFPLR1_1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
21886 | #define regBIFPLR1_1_LANE_3_MARGINING_LANE_STATUS 0x3fff7bfc2915 |
21887 | #define regBIFPLR1_1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
21888 | #define regBIFPLR1_1_LANE_4_MARGINING_LANE_CNTL 0x3fff7bfc2916 |
21889 | #define regBIFPLR1_1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
21890 | #define regBIFPLR1_1_LANE_4_MARGINING_LANE_STATUS 0x3fff7bfc2916 |
21891 | #define regBIFPLR1_1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
21892 | #define regBIFPLR1_1_LANE_5_MARGINING_LANE_CNTL 0x3fff7bfc2917 |
21893 | #define regBIFPLR1_1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
21894 | #define regBIFPLR1_1_LANE_5_MARGINING_LANE_STATUS 0x3fff7bfc2917 |
21895 | #define regBIFPLR1_1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
21896 | #define regBIFPLR1_1_LANE_6_MARGINING_LANE_CNTL 0x3fff7bfc2918 |
21897 | #define regBIFPLR1_1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
21898 | #define regBIFPLR1_1_LANE_6_MARGINING_LANE_STATUS 0x3fff7bfc2918 |
21899 | #define regBIFPLR1_1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
21900 | #define regBIFPLR1_1_LANE_7_MARGINING_LANE_CNTL 0x3fff7bfc2919 |
21901 | #define regBIFPLR1_1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
21902 | #define regBIFPLR1_1_LANE_7_MARGINING_LANE_STATUS 0x3fff7bfc2919 |
21903 | #define regBIFPLR1_1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
21904 | #define regBIFPLR1_1_LANE_8_MARGINING_LANE_CNTL 0x3fff7bfc291a |
21905 | #define regBIFPLR1_1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
21906 | #define regBIFPLR1_1_LANE_8_MARGINING_LANE_STATUS 0x3fff7bfc291a |
21907 | #define regBIFPLR1_1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
21908 | #define regBIFPLR1_1_LANE_9_MARGINING_LANE_CNTL 0x3fff7bfc291b |
21909 | #define regBIFPLR1_1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
21910 | #define regBIFPLR1_1_LANE_9_MARGINING_LANE_STATUS 0x3fff7bfc291b |
21911 | #define regBIFPLR1_1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
21912 | #define regBIFPLR1_1_LANE_10_MARGINING_LANE_CNTL 0x3fff7bfc291c |
21913 | #define regBIFPLR1_1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
21914 | #define regBIFPLR1_1_LANE_10_MARGINING_LANE_STATUS 0x3fff7bfc291c |
21915 | #define regBIFPLR1_1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
21916 | #define regBIFPLR1_1_LANE_11_MARGINING_LANE_CNTL 0x3fff7bfc291d |
21917 | #define regBIFPLR1_1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
21918 | #define regBIFPLR1_1_LANE_11_MARGINING_LANE_STATUS 0x3fff7bfc291d |
21919 | #define regBIFPLR1_1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
21920 | #define regBIFPLR1_1_LANE_12_MARGINING_LANE_CNTL 0x3fff7bfc291e |
21921 | #define regBIFPLR1_1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
21922 | #define regBIFPLR1_1_LANE_12_MARGINING_LANE_STATUS 0x3fff7bfc291e |
21923 | #define regBIFPLR1_1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
21924 | #define regBIFPLR1_1_LANE_13_MARGINING_LANE_CNTL 0x3fff7bfc291f |
21925 | #define regBIFPLR1_1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
21926 | #define regBIFPLR1_1_LANE_13_MARGINING_LANE_STATUS 0x3fff7bfc291f |
21927 | #define regBIFPLR1_1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
21928 | #define regBIFPLR1_1_LANE_14_MARGINING_LANE_CNTL 0x3fff7bfc2920 |
21929 | #define regBIFPLR1_1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
21930 | #define regBIFPLR1_1_LANE_14_MARGINING_LANE_STATUS 0x3fff7bfc2920 |
21931 | #define regBIFPLR1_1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
21932 | #define regBIFPLR1_1_LANE_15_MARGINING_LANE_CNTL 0x3fff7bfc2921 |
21933 | #define regBIFPLR1_1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
21934 | #define regBIFPLR1_1_LANE_15_MARGINING_LANE_STATUS 0x3fff7bfc2921 |
21935 | #define regBIFPLR1_1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
21936 | #define regBIFPLR1_1_PCIE_CCIX_CAP_LIST 0x3fff7bfc2922 |
21937 | #define regBIFPLR1_1_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
21938 | #define 0x3fff7bfc2923 |
21939 | #define 5 |
21940 | #define 0x3fff7bfc2924 |
21941 | #define 5 |
21942 | #define regBIFPLR1_1_PCIE_CCIX_CAP 0x3fff7bfc2924 |
21943 | #define regBIFPLR1_1_PCIE_CCIX_CAP_BASE_IDX 5 |
21944 | #define regBIFPLR1_1_PCIE_CCIX_ESM_REQD_CAP 0x3fff7bfc2925 |
21945 | #define regBIFPLR1_1_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
21946 | #define regBIFPLR1_1_PCIE_CCIX_ESM_OPTL_CAP 0x3fff7bfc2926 |
21947 | #define regBIFPLR1_1_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
21948 | #define regBIFPLR1_1_PCIE_CCIX_ESM_STATUS 0x3fff7bfc2927 |
21949 | #define regBIFPLR1_1_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
21950 | #define regBIFPLR1_1_PCIE_CCIX_ESM_CNTL 0x3fff7bfc2928 |
21951 | #define regBIFPLR1_1_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
21952 | #define regBIFPLR1_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x3fff7bfc2929 |
21953 | #define regBIFPLR1_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21954 | #define regBIFPLR1_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x3fff7bfc2929 |
21955 | #define regBIFPLR1_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21956 | #define regBIFPLR1_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x3fff7bfc2929 |
21957 | #define regBIFPLR1_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21958 | #define regBIFPLR1_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x3fff7bfc2929 |
21959 | #define regBIFPLR1_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21960 | #define regBIFPLR1_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x3fff7bfc292a |
21961 | #define regBIFPLR1_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21962 | #define regBIFPLR1_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x3fff7bfc292a |
21963 | #define regBIFPLR1_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21964 | #define regBIFPLR1_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x3fff7bfc292a |
21965 | #define regBIFPLR1_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21966 | #define regBIFPLR1_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x3fff7bfc292a |
21967 | #define regBIFPLR1_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21968 | #define regBIFPLR1_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x3fff7bfc292b |
21969 | #define regBIFPLR1_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21970 | #define regBIFPLR1_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x3fff7bfc292b |
21971 | #define regBIFPLR1_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21972 | #define regBIFPLR1_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x3fff7bfc292b |
21973 | #define regBIFPLR1_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21974 | #define regBIFPLR1_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x3fff7bfc292b |
21975 | #define regBIFPLR1_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21976 | #define regBIFPLR1_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x3fff7bfc292c |
21977 | #define regBIFPLR1_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21978 | #define regBIFPLR1_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x3fff7bfc292c |
21979 | #define regBIFPLR1_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21980 | #define regBIFPLR1_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x3fff7bfc292c |
21981 | #define regBIFPLR1_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21982 | #define regBIFPLR1_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x3fff7bfc292c |
21983 | #define regBIFPLR1_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
21984 | #define regBIFPLR1_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x3fff7bfc292d |
21985 | #define regBIFPLR1_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21986 | #define regBIFPLR1_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x3fff7bfc292d |
21987 | #define regBIFPLR1_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21988 | #define regBIFPLR1_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x3fff7bfc292d |
21989 | #define regBIFPLR1_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21990 | #define regBIFPLR1_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x3fff7bfc292d |
21991 | #define regBIFPLR1_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21992 | #define regBIFPLR1_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x3fff7bfc292e |
21993 | #define regBIFPLR1_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21994 | #define regBIFPLR1_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x3fff7bfc292e |
21995 | #define regBIFPLR1_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21996 | #define regBIFPLR1_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x3fff7bfc292e |
21997 | #define regBIFPLR1_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
21998 | #define regBIFPLR1_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x3fff7bfc292e |
21999 | #define regBIFPLR1_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22000 | #define regBIFPLR1_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x3fff7bfc292f |
22001 | #define regBIFPLR1_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22002 | #define regBIFPLR1_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x3fff7bfc292f |
22003 | #define regBIFPLR1_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22004 | #define regBIFPLR1_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x3fff7bfc292f |
22005 | #define regBIFPLR1_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22006 | #define regBIFPLR1_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x3fff7bfc292f |
22007 | #define regBIFPLR1_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22008 | #define regBIFPLR1_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x3fff7bfc2930 |
22009 | #define regBIFPLR1_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22010 | #define regBIFPLR1_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x3fff7bfc2930 |
22011 | #define regBIFPLR1_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22012 | #define regBIFPLR1_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x3fff7bfc2930 |
22013 | #define regBIFPLR1_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22014 | #define regBIFPLR1_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x3fff7bfc2930 |
22015 | #define regBIFPLR1_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22016 | #define regBIFPLR1_1_PCIE_CCIX_TRANS_CAP 0x3fff7bfc2931 |
22017 | #define regBIFPLR1_1_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
22018 | #define regBIFPLR1_1_PCIE_CCIX_TRANS_CNTL 0x3fff7bfc2932 |
22019 | #define regBIFPLR1_1_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
22020 | |
22021 | |
22022 | // addressBlock: nbio_pcie0_bifplr2_cfgdecp |
22023 | // base address: 0xfffe0000b000 |
22024 | #define regBIFPLR2_1_VENDOR_ID 0x3fff7bfc2c00 |
22025 | #define regBIFPLR2_1_VENDOR_ID_BASE_IDX 5 |
22026 | #define regBIFPLR2_1_DEVICE_ID 0x3fff7bfc2c00 |
22027 | #define regBIFPLR2_1_DEVICE_ID_BASE_IDX 5 |
22028 | #define regBIFPLR2_1_COMMAND 0x3fff7bfc2c01 |
22029 | #define regBIFPLR2_1_COMMAND_BASE_IDX 5 |
22030 | #define regBIFPLR2_1_STATUS 0x3fff7bfc2c01 |
22031 | #define regBIFPLR2_1_STATUS_BASE_IDX 5 |
22032 | #define regBIFPLR2_1_REVISION_ID 0x3fff7bfc2c02 |
22033 | #define regBIFPLR2_1_REVISION_ID_BASE_IDX 5 |
22034 | #define regBIFPLR2_1_PROG_INTERFACE 0x3fff7bfc2c02 |
22035 | #define regBIFPLR2_1_PROG_INTERFACE_BASE_IDX 5 |
22036 | #define regBIFPLR2_1_SUB_CLASS 0x3fff7bfc2c02 |
22037 | #define regBIFPLR2_1_SUB_CLASS_BASE_IDX 5 |
22038 | #define regBIFPLR2_1_BASE_CLASS 0x3fff7bfc2c02 |
22039 | #define regBIFPLR2_1_BASE_CLASS_BASE_IDX 5 |
22040 | #define regBIFPLR2_1_CACHE_LINE 0x3fff7bfc2c03 |
22041 | #define regBIFPLR2_1_CACHE_LINE_BASE_IDX 5 |
22042 | #define regBIFPLR2_1_LATENCY 0x3fff7bfc2c03 |
22043 | #define regBIFPLR2_1_LATENCY_BASE_IDX 5 |
22044 | #define 0x3fff7bfc2c03 |
22045 | #define 5 |
22046 | #define regBIFPLR2_1_BIST 0x3fff7bfc2c03 |
22047 | #define regBIFPLR2_1_BIST_BASE_IDX 5 |
22048 | #define regBIFPLR2_1_SUB_BUS_NUMBER_LATENCY 0x3fff7bfc2c06 |
22049 | #define regBIFPLR2_1_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
22050 | #define regBIFPLR2_1_IO_BASE_LIMIT 0x3fff7bfc2c07 |
22051 | #define regBIFPLR2_1_IO_BASE_LIMIT_BASE_IDX 5 |
22052 | #define regBIFPLR2_1_SECONDARY_STATUS 0x3fff7bfc2c07 |
22053 | #define regBIFPLR2_1_SECONDARY_STATUS_BASE_IDX 5 |
22054 | #define regBIFPLR2_1_MEM_BASE_LIMIT 0x3fff7bfc2c08 |
22055 | #define regBIFPLR2_1_MEM_BASE_LIMIT_BASE_IDX 5 |
22056 | #define regBIFPLR2_1_PREF_BASE_LIMIT 0x3fff7bfc2c09 |
22057 | #define regBIFPLR2_1_PREF_BASE_LIMIT_BASE_IDX 5 |
22058 | #define regBIFPLR2_1_PREF_BASE_UPPER 0x3fff7bfc2c0a |
22059 | #define regBIFPLR2_1_PREF_BASE_UPPER_BASE_IDX 5 |
22060 | #define regBIFPLR2_1_PREF_LIMIT_UPPER 0x3fff7bfc2c0b |
22061 | #define regBIFPLR2_1_PREF_LIMIT_UPPER_BASE_IDX 5 |
22062 | #define regBIFPLR2_1_IO_BASE_LIMIT_HI 0x3fff7bfc2c0c |
22063 | #define regBIFPLR2_1_IO_BASE_LIMIT_HI_BASE_IDX 5 |
22064 | #define regBIFPLR2_1_CAP_PTR 0x3fff7bfc2c0d |
22065 | #define regBIFPLR2_1_CAP_PTR_BASE_IDX 5 |
22066 | #define regBIFPLR2_1_ROM_BASE_ADDR 0x3fff7bfc2c0e |
22067 | #define regBIFPLR2_1_ROM_BASE_ADDR_BASE_IDX 5 |
22068 | #define regBIFPLR2_1_INTERRUPT_LINE 0x3fff7bfc2c0f |
22069 | #define regBIFPLR2_1_INTERRUPT_LINE_BASE_IDX 5 |
22070 | #define regBIFPLR2_1_INTERRUPT_PIN 0x3fff7bfc2c0f |
22071 | #define regBIFPLR2_1_INTERRUPT_PIN_BASE_IDX 5 |
22072 | #define regBIFPLR2_1_IRQ_BRIDGE_CNTL 0x3fff7bfc2c0f |
22073 | #define regBIFPLR2_1_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
22074 | #define regBIFPLR2_1_EXT_BRIDGE_CNTL 0x3fff7bfc2c10 |
22075 | #define regBIFPLR2_1_EXT_BRIDGE_CNTL_BASE_IDX 5 |
22076 | #define regBIFPLR2_1_VENDOR_CAP_LIST 0x3fff7bfc2c12 |
22077 | #define regBIFPLR2_1_VENDOR_CAP_LIST_BASE_IDX 5 |
22078 | #define regBIFPLR2_1_ADAPTER_ID_W 0x3fff7bfc2c13 |
22079 | #define regBIFPLR2_1_ADAPTER_ID_W_BASE_IDX 5 |
22080 | #define regBIFPLR2_1_PMI_CAP_LIST 0x3fff7bfc2c14 |
22081 | #define regBIFPLR2_1_PMI_CAP_LIST_BASE_IDX 5 |
22082 | #define regBIFPLR2_1_PMI_CAP 0x3fff7bfc2c14 |
22083 | #define regBIFPLR2_1_PMI_CAP_BASE_IDX 5 |
22084 | #define regBIFPLR2_1_PMI_STATUS_CNTL 0x3fff7bfc2c15 |
22085 | #define regBIFPLR2_1_PMI_STATUS_CNTL_BASE_IDX 5 |
22086 | #define regBIFPLR2_1_PCIE_CAP_LIST 0x3fff7bfc2c16 |
22087 | #define regBIFPLR2_1_PCIE_CAP_LIST_BASE_IDX 5 |
22088 | #define regBIFPLR2_1_PCIE_CAP 0x3fff7bfc2c16 |
22089 | #define regBIFPLR2_1_PCIE_CAP_BASE_IDX 5 |
22090 | #define regBIFPLR2_1_DEVICE_CAP 0x3fff7bfc2c17 |
22091 | #define regBIFPLR2_1_DEVICE_CAP_BASE_IDX 5 |
22092 | #define regBIFPLR2_1_DEVICE_CNTL 0x3fff7bfc2c18 |
22093 | #define regBIFPLR2_1_DEVICE_CNTL_BASE_IDX 5 |
22094 | #define regBIFPLR2_1_DEVICE_STATUS 0x3fff7bfc2c18 |
22095 | #define regBIFPLR2_1_DEVICE_STATUS_BASE_IDX 5 |
22096 | #define regBIFPLR2_1_LINK_CAP 0x3fff7bfc2c19 |
22097 | #define regBIFPLR2_1_LINK_CAP_BASE_IDX 5 |
22098 | #define regBIFPLR2_1_LINK_CNTL 0x3fff7bfc2c1a |
22099 | #define regBIFPLR2_1_LINK_CNTL_BASE_IDX 5 |
22100 | #define regBIFPLR2_1_LINK_STATUS 0x3fff7bfc2c1a |
22101 | #define regBIFPLR2_1_LINK_STATUS_BASE_IDX 5 |
22102 | #define regBIFPLR2_1_SLOT_CAP 0x3fff7bfc2c1b |
22103 | #define regBIFPLR2_1_SLOT_CAP_BASE_IDX 5 |
22104 | #define regBIFPLR2_1_SLOT_CNTL 0x3fff7bfc2c1c |
22105 | #define regBIFPLR2_1_SLOT_CNTL_BASE_IDX 5 |
22106 | #define regBIFPLR2_1_SLOT_STATUS 0x3fff7bfc2c1c |
22107 | #define regBIFPLR2_1_SLOT_STATUS_BASE_IDX 5 |
22108 | #define regBIFPLR2_1_ROOT_CNTL 0x3fff7bfc2c1d |
22109 | #define regBIFPLR2_1_ROOT_CNTL_BASE_IDX 5 |
22110 | #define regBIFPLR2_1_ROOT_CAP 0x3fff7bfc2c1d |
22111 | #define regBIFPLR2_1_ROOT_CAP_BASE_IDX 5 |
22112 | #define regBIFPLR2_1_ROOT_STATUS 0x3fff7bfc2c1e |
22113 | #define regBIFPLR2_1_ROOT_STATUS_BASE_IDX 5 |
22114 | #define regBIFPLR2_1_DEVICE_CAP2 0x3fff7bfc2c1f |
22115 | #define regBIFPLR2_1_DEVICE_CAP2_BASE_IDX 5 |
22116 | #define regBIFPLR2_1_DEVICE_CNTL2 0x3fff7bfc2c20 |
22117 | #define regBIFPLR2_1_DEVICE_CNTL2_BASE_IDX 5 |
22118 | #define regBIFPLR2_1_DEVICE_STATUS2 0x3fff7bfc2c20 |
22119 | #define regBIFPLR2_1_DEVICE_STATUS2_BASE_IDX 5 |
22120 | #define regBIFPLR2_1_LINK_CAP2 0x3fff7bfc2c21 |
22121 | #define regBIFPLR2_1_LINK_CAP2_BASE_IDX 5 |
22122 | #define regBIFPLR2_1_LINK_CNTL2 0x3fff7bfc2c22 |
22123 | #define regBIFPLR2_1_LINK_CNTL2_BASE_IDX 5 |
22124 | #define regBIFPLR2_1_LINK_STATUS2 0x3fff7bfc2c22 |
22125 | #define regBIFPLR2_1_LINK_STATUS2_BASE_IDX 5 |
22126 | #define regBIFPLR2_1_SLOT_CAP2 0x3fff7bfc2c23 |
22127 | #define regBIFPLR2_1_SLOT_CAP2_BASE_IDX 5 |
22128 | #define regBIFPLR2_1_SLOT_CNTL2 0x3fff7bfc2c24 |
22129 | #define regBIFPLR2_1_SLOT_CNTL2_BASE_IDX 5 |
22130 | #define regBIFPLR2_1_SLOT_STATUS2 0x3fff7bfc2c24 |
22131 | #define regBIFPLR2_1_SLOT_STATUS2_BASE_IDX 5 |
22132 | #define regBIFPLR2_1_MSI_CAP_LIST 0x3fff7bfc2c28 |
22133 | #define regBIFPLR2_1_MSI_CAP_LIST_BASE_IDX 5 |
22134 | #define regBIFPLR2_1_MSI_MSG_CNTL 0x3fff7bfc2c28 |
22135 | #define regBIFPLR2_1_MSI_MSG_CNTL_BASE_IDX 5 |
22136 | #define regBIFPLR2_1_MSI_MSG_ADDR_LO 0x3fff7bfc2c29 |
22137 | #define regBIFPLR2_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
22138 | #define regBIFPLR2_1_MSI_MSG_ADDR_HI 0x3fff7bfc2c2a |
22139 | #define regBIFPLR2_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
22140 | #define regBIFPLR2_1_MSI_MSG_DATA 0x3fff7bfc2c2a |
22141 | #define regBIFPLR2_1_MSI_MSG_DATA_BASE_IDX 5 |
22142 | #define regBIFPLR2_1_MSI_MSG_DATA_64 0x3fff7bfc2c2b |
22143 | #define regBIFPLR2_1_MSI_MSG_DATA_64_BASE_IDX 5 |
22144 | #define regBIFPLR2_1_SSID_CAP_LIST 0x3fff7bfc2c30 |
22145 | #define regBIFPLR2_1_SSID_CAP_LIST_BASE_IDX 5 |
22146 | #define regBIFPLR2_1_SSID_CAP 0x3fff7bfc2c31 |
22147 | #define regBIFPLR2_1_SSID_CAP_BASE_IDX 5 |
22148 | #define regBIFPLR2_1_MSI_MAP_CAP_LIST 0x3fff7bfc2c32 |
22149 | #define regBIFPLR2_1_MSI_MAP_CAP_LIST_BASE_IDX 5 |
22150 | #define regBIFPLR2_1_MSI_MAP_CAP 0x3fff7bfc2c32 |
22151 | #define regBIFPLR2_1_MSI_MAP_CAP_BASE_IDX 5 |
22152 | #define regBIFPLR2_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff7bfc2c40 |
22153 | #define regBIFPLR2_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
22154 | #define regBIFPLR2_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff7bfc2c41 |
22155 | #define regBIFPLR2_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
22156 | #define regBIFPLR2_1_PCIE_VENDOR_SPECIFIC1 0x3fff7bfc2c42 |
22157 | #define regBIFPLR2_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
22158 | #define regBIFPLR2_1_PCIE_VENDOR_SPECIFIC2 0x3fff7bfc2c43 |
22159 | #define regBIFPLR2_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
22160 | #define regBIFPLR2_1_PCIE_VC_ENH_CAP_LIST 0x3fff7bfc2c44 |
22161 | #define regBIFPLR2_1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
22162 | #define regBIFPLR2_1_PCIE_PORT_VC_CAP_REG1 0x3fff7bfc2c45 |
22163 | #define regBIFPLR2_1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
22164 | #define regBIFPLR2_1_PCIE_PORT_VC_CAP_REG2 0x3fff7bfc2c46 |
22165 | #define regBIFPLR2_1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
22166 | #define regBIFPLR2_1_PCIE_PORT_VC_CNTL 0x3fff7bfc2c47 |
22167 | #define regBIFPLR2_1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
22168 | #define regBIFPLR2_1_PCIE_PORT_VC_STATUS 0x3fff7bfc2c47 |
22169 | #define regBIFPLR2_1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
22170 | #define regBIFPLR2_1_PCIE_VC0_RESOURCE_CAP 0x3fff7bfc2c48 |
22171 | #define regBIFPLR2_1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
22172 | #define regBIFPLR2_1_PCIE_VC0_RESOURCE_CNTL 0x3fff7bfc2c49 |
22173 | #define regBIFPLR2_1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
22174 | #define regBIFPLR2_1_PCIE_VC0_RESOURCE_STATUS 0x3fff7bfc2c4a |
22175 | #define regBIFPLR2_1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
22176 | #define regBIFPLR2_1_PCIE_VC1_RESOURCE_CAP 0x3fff7bfc2c4b |
22177 | #define regBIFPLR2_1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
22178 | #define regBIFPLR2_1_PCIE_VC1_RESOURCE_CNTL 0x3fff7bfc2c4c |
22179 | #define regBIFPLR2_1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
22180 | #define regBIFPLR2_1_PCIE_VC1_RESOURCE_STATUS 0x3fff7bfc2c4d |
22181 | #define regBIFPLR2_1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
22182 | #define regBIFPLR2_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x3fff7bfc2c50 |
22183 | #define regBIFPLR2_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
22184 | #define regBIFPLR2_1_PCIE_DEV_SERIAL_NUM_DW1 0x3fff7bfc2c51 |
22185 | #define regBIFPLR2_1_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
22186 | #define regBIFPLR2_1_PCIE_DEV_SERIAL_NUM_DW2 0x3fff7bfc2c52 |
22187 | #define regBIFPLR2_1_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
22188 | #define regBIFPLR2_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff7bfc2c54 |
22189 | #define regBIFPLR2_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
22190 | #define regBIFPLR2_1_PCIE_UNCORR_ERR_STATUS 0x3fff7bfc2c55 |
22191 | #define regBIFPLR2_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
22192 | #define regBIFPLR2_1_PCIE_UNCORR_ERR_MASK 0x3fff7bfc2c56 |
22193 | #define regBIFPLR2_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
22194 | #define regBIFPLR2_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff7bfc2c57 |
22195 | #define regBIFPLR2_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
22196 | #define regBIFPLR2_1_PCIE_CORR_ERR_STATUS 0x3fff7bfc2c58 |
22197 | #define regBIFPLR2_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
22198 | #define regBIFPLR2_1_PCIE_CORR_ERR_MASK 0x3fff7bfc2c59 |
22199 | #define regBIFPLR2_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
22200 | #define regBIFPLR2_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff7bfc2c5a |
22201 | #define regBIFPLR2_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
22202 | #define regBIFPLR2_1_PCIE_HDR_LOG0 0x3fff7bfc2c5b |
22203 | #define regBIFPLR2_1_PCIE_HDR_LOG0_BASE_IDX 5 |
22204 | #define regBIFPLR2_1_PCIE_HDR_LOG1 0x3fff7bfc2c5c |
22205 | #define regBIFPLR2_1_PCIE_HDR_LOG1_BASE_IDX 5 |
22206 | #define regBIFPLR2_1_PCIE_HDR_LOG2 0x3fff7bfc2c5d |
22207 | #define regBIFPLR2_1_PCIE_HDR_LOG2_BASE_IDX 5 |
22208 | #define regBIFPLR2_1_PCIE_HDR_LOG3 0x3fff7bfc2c5e |
22209 | #define regBIFPLR2_1_PCIE_HDR_LOG3_BASE_IDX 5 |
22210 | #define regBIFPLR2_1_PCIE_ROOT_ERR_CMD 0x3fff7bfc2c5f |
22211 | #define regBIFPLR2_1_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
22212 | #define regBIFPLR2_1_PCIE_ROOT_ERR_STATUS 0x3fff7bfc2c60 |
22213 | #define regBIFPLR2_1_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
22214 | #define regBIFPLR2_1_PCIE_ERR_SRC_ID 0x3fff7bfc2c61 |
22215 | #define regBIFPLR2_1_PCIE_ERR_SRC_ID_BASE_IDX 5 |
22216 | #define regBIFPLR2_1_PCIE_TLP_PREFIX_LOG0 0x3fff7bfc2c62 |
22217 | #define regBIFPLR2_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
22218 | #define regBIFPLR2_1_PCIE_TLP_PREFIX_LOG1 0x3fff7bfc2c63 |
22219 | #define regBIFPLR2_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
22220 | #define regBIFPLR2_1_PCIE_TLP_PREFIX_LOG2 0x3fff7bfc2c64 |
22221 | #define regBIFPLR2_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
22222 | #define regBIFPLR2_1_PCIE_TLP_PREFIX_LOG3 0x3fff7bfc2c65 |
22223 | #define regBIFPLR2_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
22224 | #define regBIFPLR2_1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff7bfc2c9c |
22225 | #define regBIFPLR2_1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
22226 | #define regBIFPLR2_1_PCIE_LINK_CNTL3 0x3fff7bfc2c9d |
22227 | #define regBIFPLR2_1_PCIE_LINK_CNTL3_BASE_IDX 5 |
22228 | #define regBIFPLR2_1_PCIE_LANE_ERROR_STATUS 0x3fff7bfc2c9e |
22229 | #define regBIFPLR2_1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
22230 | #define regBIFPLR2_1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff7bfc2c9f |
22231 | #define regBIFPLR2_1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
22232 | #define regBIFPLR2_1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff7bfc2c9f |
22233 | #define regBIFPLR2_1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
22234 | #define regBIFPLR2_1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff7bfc2ca0 |
22235 | #define regBIFPLR2_1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
22236 | #define regBIFPLR2_1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff7bfc2ca0 |
22237 | #define regBIFPLR2_1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
22238 | #define regBIFPLR2_1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff7bfc2ca1 |
22239 | #define regBIFPLR2_1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
22240 | #define regBIFPLR2_1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff7bfc2ca1 |
22241 | #define regBIFPLR2_1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
22242 | #define regBIFPLR2_1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff7bfc2ca2 |
22243 | #define regBIFPLR2_1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
22244 | #define regBIFPLR2_1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff7bfc2ca2 |
22245 | #define regBIFPLR2_1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
22246 | #define regBIFPLR2_1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff7bfc2ca3 |
22247 | #define regBIFPLR2_1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
22248 | #define regBIFPLR2_1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff7bfc2ca3 |
22249 | #define regBIFPLR2_1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
22250 | #define regBIFPLR2_1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff7bfc2ca4 |
22251 | #define regBIFPLR2_1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
22252 | #define regBIFPLR2_1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff7bfc2ca4 |
22253 | #define regBIFPLR2_1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
22254 | #define regBIFPLR2_1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff7bfc2ca5 |
22255 | #define regBIFPLR2_1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
22256 | #define regBIFPLR2_1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff7bfc2ca5 |
22257 | #define regBIFPLR2_1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
22258 | #define regBIFPLR2_1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff7bfc2ca6 |
22259 | #define regBIFPLR2_1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
22260 | #define regBIFPLR2_1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff7bfc2ca6 |
22261 | #define regBIFPLR2_1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
22262 | #define regBIFPLR2_1_PCIE_ACS_ENH_CAP_LIST 0x3fff7bfc2ca8 |
22263 | #define regBIFPLR2_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
22264 | #define regBIFPLR2_1_PCIE_ACS_CAP 0x3fff7bfc2ca9 |
22265 | #define regBIFPLR2_1_PCIE_ACS_CAP_BASE_IDX 5 |
22266 | #define regBIFPLR2_1_PCIE_ACS_CNTL 0x3fff7bfc2ca9 |
22267 | #define regBIFPLR2_1_PCIE_ACS_CNTL_BASE_IDX 5 |
22268 | #define regBIFPLR2_1_PCIE_MC_ENH_CAP_LIST 0x3fff7bfc2cbc |
22269 | #define regBIFPLR2_1_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
22270 | #define regBIFPLR2_1_PCIE_MC_CAP 0x3fff7bfc2cbd |
22271 | #define regBIFPLR2_1_PCIE_MC_CAP_BASE_IDX 5 |
22272 | #define regBIFPLR2_1_PCIE_MC_CNTL 0x3fff7bfc2cbd |
22273 | #define regBIFPLR2_1_PCIE_MC_CNTL_BASE_IDX 5 |
22274 | #define regBIFPLR2_1_PCIE_MC_ADDR0 0x3fff7bfc2cbe |
22275 | #define regBIFPLR2_1_PCIE_MC_ADDR0_BASE_IDX 5 |
22276 | #define regBIFPLR2_1_PCIE_MC_ADDR1 0x3fff7bfc2cbf |
22277 | #define regBIFPLR2_1_PCIE_MC_ADDR1_BASE_IDX 5 |
22278 | #define regBIFPLR2_1_PCIE_MC_RCV0 0x3fff7bfc2cc0 |
22279 | #define regBIFPLR2_1_PCIE_MC_RCV0_BASE_IDX 5 |
22280 | #define regBIFPLR2_1_PCIE_MC_RCV1 0x3fff7bfc2cc1 |
22281 | #define regBIFPLR2_1_PCIE_MC_RCV1_BASE_IDX 5 |
22282 | #define regBIFPLR2_1_PCIE_MC_BLOCK_ALL0 0x3fff7bfc2cc2 |
22283 | #define regBIFPLR2_1_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
22284 | #define regBIFPLR2_1_PCIE_MC_BLOCK_ALL1 0x3fff7bfc2cc3 |
22285 | #define regBIFPLR2_1_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
22286 | #define regBIFPLR2_1_PCIE_MC_BLOCK_UNTRANSLATED_0 0x3fff7bfc2cc4 |
22287 | #define regBIFPLR2_1_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
22288 | #define regBIFPLR2_1_PCIE_MC_BLOCK_UNTRANSLATED_1 0x3fff7bfc2cc5 |
22289 | #define regBIFPLR2_1_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
22290 | #define regBIFPLR2_1_PCIE_MC_OVERLAY_BAR0 0x3fff7bfc2cc6 |
22291 | #define regBIFPLR2_1_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
22292 | #define regBIFPLR2_1_PCIE_MC_OVERLAY_BAR1 0x3fff7bfc2cc7 |
22293 | #define regBIFPLR2_1_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
22294 | #define regBIFPLR2_1_PCIE_L1_PM_SUB_CAP_LIST 0x3fff7bfc2cdc |
22295 | #define regBIFPLR2_1_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
22296 | #define regBIFPLR2_1_PCIE_L1_PM_SUB_CAP 0x3fff7bfc2cdd |
22297 | #define regBIFPLR2_1_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
22298 | #define regBIFPLR2_1_PCIE_L1_PM_SUB_CNTL 0x3fff7bfc2cde |
22299 | #define regBIFPLR2_1_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
22300 | #define regBIFPLR2_1_PCIE_L1_PM_SUB_CNTL2 0x3fff7bfc2cdf |
22301 | #define regBIFPLR2_1_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
22302 | #define regBIFPLR2_1_PCIE_DPC_ENH_CAP_LIST 0x3fff7bfc2ce0 |
22303 | #define regBIFPLR2_1_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
22304 | #define regBIFPLR2_1_PCIE_DPC_CAP_LIST 0x3fff7bfc2ce1 |
22305 | #define regBIFPLR2_1_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
22306 | #define regBIFPLR2_1_PCIE_DPC_CNTL 0x3fff7bfc2ce1 |
22307 | #define regBIFPLR2_1_PCIE_DPC_CNTL_BASE_IDX 5 |
22308 | #define regBIFPLR2_1_PCIE_DPC_STATUS 0x3fff7bfc2ce2 |
22309 | #define regBIFPLR2_1_PCIE_DPC_STATUS_BASE_IDX 5 |
22310 | #define regBIFPLR2_1_PCIE_DPC_ERROR_SOURCE_ID 0x3fff7bfc2ce2 |
22311 | #define regBIFPLR2_1_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
22312 | #define regBIFPLR2_1_PCIE_RP_PIO_STATUS 0x3fff7bfc2ce3 |
22313 | #define regBIFPLR2_1_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
22314 | #define regBIFPLR2_1_PCIE_RP_PIO_MASK 0x3fff7bfc2ce4 |
22315 | #define regBIFPLR2_1_PCIE_RP_PIO_MASK_BASE_IDX 5 |
22316 | #define regBIFPLR2_1_PCIE_RP_PIO_SEVERITY 0x3fff7bfc2ce5 |
22317 | #define regBIFPLR2_1_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
22318 | #define regBIFPLR2_1_PCIE_RP_PIO_SYSERROR 0x3fff7bfc2ce6 |
22319 | #define regBIFPLR2_1_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
22320 | #define regBIFPLR2_1_PCIE_RP_PIO_EXCEPTION 0x3fff7bfc2ce7 |
22321 | #define regBIFPLR2_1_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
22322 | #define regBIFPLR2_1_PCIE_RP_PIO_HDR_LOG0 0x3fff7bfc2ce8 |
22323 | #define regBIFPLR2_1_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
22324 | #define regBIFPLR2_1_PCIE_RP_PIO_HDR_LOG1 0x3fff7bfc2ce9 |
22325 | #define regBIFPLR2_1_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
22326 | #define regBIFPLR2_1_PCIE_RP_PIO_HDR_LOG2 0x3fff7bfc2cea |
22327 | #define regBIFPLR2_1_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
22328 | #define regBIFPLR2_1_PCIE_RP_PIO_HDR_LOG3 0x3fff7bfc2ceb |
22329 | #define regBIFPLR2_1_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
22330 | #define regBIFPLR2_1_PCIE_RP_PIO_PREFIX_LOG0 0x3fff7bfc2ced |
22331 | #define regBIFPLR2_1_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
22332 | #define regBIFPLR2_1_PCIE_RP_PIO_PREFIX_LOG1 0x3fff7bfc2cee |
22333 | #define regBIFPLR2_1_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
22334 | #define regBIFPLR2_1_PCIE_RP_PIO_PREFIX_LOG2 0x3fff7bfc2cef |
22335 | #define regBIFPLR2_1_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
22336 | #define regBIFPLR2_1_PCIE_RP_PIO_PREFIX_LOG3 0x3fff7bfc2cf0 |
22337 | #define regBIFPLR2_1_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
22338 | #define regBIFPLR2_1_PCIE_ESM_CAP_LIST 0x3fff7bfc2cf1 |
22339 | #define regBIFPLR2_1_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
22340 | #define 0x3fff7bfc2cf2 |
22341 | #define 5 |
22342 | #define 0x3fff7bfc2cf3 |
22343 | #define 5 |
22344 | #define regBIFPLR2_1_PCIE_ESM_STATUS 0x3fff7bfc2cf3 |
22345 | #define regBIFPLR2_1_PCIE_ESM_STATUS_BASE_IDX 5 |
22346 | #define regBIFPLR2_1_PCIE_ESM_CTRL 0x3fff7bfc2cf4 |
22347 | #define regBIFPLR2_1_PCIE_ESM_CTRL_BASE_IDX 5 |
22348 | #define regBIFPLR2_1_PCIE_ESM_CAP_1 0x3fff7bfc2cf5 |
22349 | #define regBIFPLR2_1_PCIE_ESM_CAP_1_BASE_IDX 5 |
22350 | #define regBIFPLR2_1_PCIE_ESM_CAP_2 0x3fff7bfc2cf6 |
22351 | #define regBIFPLR2_1_PCIE_ESM_CAP_2_BASE_IDX 5 |
22352 | #define regBIFPLR2_1_PCIE_ESM_CAP_3 0x3fff7bfc2cf7 |
22353 | #define regBIFPLR2_1_PCIE_ESM_CAP_3_BASE_IDX 5 |
22354 | #define regBIFPLR2_1_PCIE_ESM_CAP_4 0x3fff7bfc2cf8 |
22355 | #define regBIFPLR2_1_PCIE_ESM_CAP_4_BASE_IDX 5 |
22356 | #define regBIFPLR2_1_PCIE_ESM_CAP_5 0x3fff7bfc2cf9 |
22357 | #define regBIFPLR2_1_PCIE_ESM_CAP_5_BASE_IDX 5 |
22358 | #define regBIFPLR2_1_PCIE_ESM_CAP_6 0x3fff7bfc2cfa |
22359 | #define regBIFPLR2_1_PCIE_ESM_CAP_6_BASE_IDX 5 |
22360 | #define regBIFPLR2_1_PCIE_ESM_CAP_7 0x3fff7bfc2cfb |
22361 | #define regBIFPLR2_1_PCIE_ESM_CAP_7_BASE_IDX 5 |
22362 | #define regBIFPLR2_1_PCIE_DLF_ENH_CAP_LIST 0x3fff7bfc2d00 |
22363 | #define regBIFPLR2_1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
22364 | #define regBIFPLR2_1_DATA_LINK_FEATURE_CAP 0x3fff7bfc2d01 |
22365 | #define regBIFPLR2_1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
22366 | #define regBIFPLR2_1_DATA_LINK_FEATURE_STATUS 0x3fff7bfc2d02 |
22367 | #define regBIFPLR2_1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
22368 | #define regBIFPLR2_1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff7bfc2d04 |
22369 | #define regBIFPLR2_1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
22370 | #define regBIFPLR2_1_LINK_CAP_16GT 0x3fff7bfc2d05 |
22371 | #define regBIFPLR2_1_LINK_CAP_16GT_BASE_IDX 5 |
22372 | #define regBIFPLR2_1_LINK_CNTL_16GT 0x3fff7bfc2d06 |
22373 | #define regBIFPLR2_1_LINK_CNTL_16GT_BASE_IDX 5 |
22374 | #define regBIFPLR2_1_LINK_STATUS_16GT 0x3fff7bfc2d07 |
22375 | #define regBIFPLR2_1_LINK_STATUS_16GT_BASE_IDX 5 |
22376 | #define regBIFPLR2_1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc2d08 |
22377 | #define regBIFPLR2_1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
22378 | #define regBIFPLR2_1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc2d09 |
22379 | #define regBIFPLR2_1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
22380 | #define regBIFPLR2_1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc2d0a |
22381 | #define regBIFPLR2_1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
22382 | #define regBIFPLR2_1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0c |
22383 | #define regBIFPLR2_1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22384 | #define regBIFPLR2_1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0c |
22385 | #define regBIFPLR2_1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22386 | #define regBIFPLR2_1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0c |
22387 | #define regBIFPLR2_1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22388 | #define regBIFPLR2_1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0c |
22389 | #define regBIFPLR2_1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22390 | #define regBIFPLR2_1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0d |
22391 | #define regBIFPLR2_1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22392 | #define regBIFPLR2_1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0d |
22393 | #define regBIFPLR2_1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22394 | #define regBIFPLR2_1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0d |
22395 | #define regBIFPLR2_1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22396 | #define regBIFPLR2_1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0d |
22397 | #define regBIFPLR2_1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22398 | #define regBIFPLR2_1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0e |
22399 | #define regBIFPLR2_1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22400 | #define regBIFPLR2_1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0e |
22401 | #define regBIFPLR2_1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22402 | #define regBIFPLR2_1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0e |
22403 | #define regBIFPLR2_1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22404 | #define regBIFPLR2_1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0e |
22405 | #define regBIFPLR2_1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22406 | #define regBIFPLR2_1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0f |
22407 | #define regBIFPLR2_1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22408 | #define regBIFPLR2_1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0f |
22409 | #define regBIFPLR2_1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22410 | #define regBIFPLR2_1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0f |
22411 | #define regBIFPLR2_1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22412 | #define regBIFPLR2_1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff7bfc2d0f |
22413 | #define regBIFPLR2_1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22414 | #define regBIFPLR2_1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff7bfc2d10 |
22415 | #define regBIFPLR2_1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
22416 | #define regBIFPLR2_1_MARGINING_PORT_CAP 0x3fff7bfc2d11 |
22417 | #define regBIFPLR2_1_MARGINING_PORT_CAP_BASE_IDX 5 |
22418 | #define regBIFPLR2_1_MARGINING_PORT_STATUS 0x3fff7bfc2d11 |
22419 | #define regBIFPLR2_1_MARGINING_PORT_STATUS_BASE_IDX 5 |
22420 | #define regBIFPLR2_1_LANE_0_MARGINING_LANE_CNTL 0x3fff7bfc2d12 |
22421 | #define regBIFPLR2_1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
22422 | #define regBIFPLR2_1_LANE_0_MARGINING_LANE_STATUS 0x3fff7bfc2d12 |
22423 | #define regBIFPLR2_1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
22424 | #define regBIFPLR2_1_LANE_1_MARGINING_LANE_CNTL 0x3fff7bfc2d13 |
22425 | #define regBIFPLR2_1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
22426 | #define regBIFPLR2_1_LANE_1_MARGINING_LANE_STATUS 0x3fff7bfc2d13 |
22427 | #define regBIFPLR2_1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
22428 | #define regBIFPLR2_1_LANE_2_MARGINING_LANE_CNTL 0x3fff7bfc2d14 |
22429 | #define regBIFPLR2_1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
22430 | #define regBIFPLR2_1_LANE_2_MARGINING_LANE_STATUS 0x3fff7bfc2d14 |
22431 | #define regBIFPLR2_1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
22432 | #define regBIFPLR2_1_LANE_3_MARGINING_LANE_CNTL 0x3fff7bfc2d15 |
22433 | #define regBIFPLR2_1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
22434 | #define regBIFPLR2_1_LANE_3_MARGINING_LANE_STATUS 0x3fff7bfc2d15 |
22435 | #define regBIFPLR2_1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
22436 | #define regBIFPLR2_1_LANE_4_MARGINING_LANE_CNTL 0x3fff7bfc2d16 |
22437 | #define regBIFPLR2_1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
22438 | #define regBIFPLR2_1_LANE_4_MARGINING_LANE_STATUS 0x3fff7bfc2d16 |
22439 | #define regBIFPLR2_1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
22440 | #define regBIFPLR2_1_LANE_5_MARGINING_LANE_CNTL 0x3fff7bfc2d17 |
22441 | #define regBIFPLR2_1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
22442 | #define regBIFPLR2_1_LANE_5_MARGINING_LANE_STATUS 0x3fff7bfc2d17 |
22443 | #define regBIFPLR2_1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
22444 | #define regBIFPLR2_1_LANE_6_MARGINING_LANE_CNTL 0x3fff7bfc2d18 |
22445 | #define regBIFPLR2_1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
22446 | #define regBIFPLR2_1_LANE_6_MARGINING_LANE_STATUS 0x3fff7bfc2d18 |
22447 | #define regBIFPLR2_1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
22448 | #define regBIFPLR2_1_LANE_7_MARGINING_LANE_CNTL 0x3fff7bfc2d19 |
22449 | #define regBIFPLR2_1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
22450 | #define regBIFPLR2_1_LANE_7_MARGINING_LANE_STATUS 0x3fff7bfc2d19 |
22451 | #define regBIFPLR2_1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
22452 | #define regBIFPLR2_1_LANE_8_MARGINING_LANE_CNTL 0x3fff7bfc2d1a |
22453 | #define regBIFPLR2_1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
22454 | #define regBIFPLR2_1_LANE_8_MARGINING_LANE_STATUS 0x3fff7bfc2d1a |
22455 | #define regBIFPLR2_1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
22456 | #define regBIFPLR2_1_LANE_9_MARGINING_LANE_CNTL 0x3fff7bfc2d1b |
22457 | #define regBIFPLR2_1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
22458 | #define regBIFPLR2_1_LANE_9_MARGINING_LANE_STATUS 0x3fff7bfc2d1b |
22459 | #define regBIFPLR2_1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
22460 | #define regBIFPLR2_1_LANE_10_MARGINING_LANE_CNTL 0x3fff7bfc2d1c |
22461 | #define regBIFPLR2_1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
22462 | #define regBIFPLR2_1_LANE_10_MARGINING_LANE_STATUS 0x3fff7bfc2d1c |
22463 | #define regBIFPLR2_1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
22464 | #define regBIFPLR2_1_LANE_11_MARGINING_LANE_CNTL 0x3fff7bfc2d1d |
22465 | #define regBIFPLR2_1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
22466 | #define regBIFPLR2_1_LANE_11_MARGINING_LANE_STATUS 0x3fff7bfc2d1d |
22467 | #define regBIFPLR2_1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
22468 | #define regBIFPLR2_1_LANE_12_MARGINING_LANE_CNTL 0x3fff7bfc2d1e |
22469 | #define regBIFPLR2_1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
22470 | #define regBIFPLR2_1_LANE_12_MARGINING_LANE_STATUS 0x3fff7bfc2d1e |
22471 | #define regBIFPLR2_1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
22472 | #define regBIFPLR2_1_LANE_13_MARGINING_LANE_CNTL 0x3fff7bfc2d1f |
22473 | #define regBIFPLR2_1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
22474 | #define regBIFPLR2_1_LANE_13_MARGINING_LANE_STATUS 0x3fff7bfc2d1f |
22475 | #define regBIFPLR2_1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
22476 | #define regBIFPLR2_1_LANE_14_MARGINING_LANE_CNTL 0x3fff7bfc2d20 |
22477 | #define regBIFPLR2_1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
22478 | #define regBIFPLR2_1_LANE_14_MARGINING_LANE_STATUS 0x3fff7bfc2d20 |
22479 | #define regBIFPLR2_1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
22480 | #define regBIFPLR2_1_LANE_15_MARGINING_LANE_CNTL 0x3fff7bfc2d21 |
22481 | #define regBIFPLR2_1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
22482 | #define regBIFPLR2_1_LANE_15_MARGINING_LANE_STATUS 0x3fff7bfc2d21 |
22483 | #define regBIFPLR2_1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
22484 | #define regBIFPLR2_1_PCIE_CCIX_CAP_LIST 0x3fff7bfc2d22 |
22485 | #define regBIFPLR2_1_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
22486 | #define 0x3fff7bfc2d23 |
22487 | #define 5 |
22488 | #define 0x3fff7bfc2d24 |
22489 | #define 5 |
22490 | #define regBIFPLR2_1_PCIE_CCIX_CAP 0x3fff7bfc2d24 |
22491 | #define regBIFPLR2_1_PCIE_CCIX_CAP_BASE_IDX 5 |
22492 | #define regBIFPLR2_1_PCIE_CCIX_ESM_REQD_CAP 0x3fff7bfc2d25 |
22493 | #define regBIFPLR2_1_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
22494 | #define regBIFPLR2_1_PCIE_CCIX_ESM_OPTL_CAP 0x3fff7bfc2d26 |
22495 | #define regBIFPLR2_1_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
22496 | #define regBIFPLR2_1_PCIE_CCIX_ESM_STATUS 0x3fff7bfc2d27 |
22497 | #define regBIFPLR2_1_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
22498 | #define regBIFPLR2_1_PCIE_CCIX_ESM_CNTL 0x3fff7bfc2d28 |
22499 | #define regBIFPLR2_1_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
22500 | #define regBIFPLR2_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d29 |
22501 | #define regBIFPLR2_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22502 | #define regBIFPLR2_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d29 |
22503 | #define regBIFPLR2_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22504 | #define regBIFPLR2_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d29 |
22505 | #define regBIFPLR2_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22506 | #define regBIFPLR2_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d29 |
22507 | #define regBIFPLR2_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22508 | #define regBIFPLR2_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d2a |
22509 | #define regBIFPLR2_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22510 | #define regBIFPLR2_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d2a |
22511 | #define regBIFPLR2_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22512 | #define regBIFPLR2_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d2a |
22513 | #define regBIFPLR2_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22514 | #define regBIFPLR2_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d2a |
22515 | #define regBIFPLR2_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22516 | #define regBIFPLR2_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d2b |
22517 | #define regBIFPLR2_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22518 | #define regBIFPLR2_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d2b |
22519 | #define regBIFPLR2_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22520 | #define regBIFPLR2_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d2b |
22521 | #define regBIFPLR2_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22522 | #define regBIFPLR2_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d2b |
22523 | #define regBIFPLR2_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22524 | #define regBIFPLR2_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d2c |
22525 | #define regBIFPLR2_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22526 | #define regBIFPLR2_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d2c |
22527 | #define regBIFPLR2_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22528 | #define regBIFPLR2_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d2c |
22529 | #define regBIFPLR2_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22530 | #define regBIFPLR2_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x3fff7bfc2d2c |
22531 | #define regBIFPLR2_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
22532 | #define regBIFPLR2_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d2d |
22533 | #define regBIFPLR2_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22534 | #define regBIFPLR2_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d2d |
22535 | #define regBIFPLR2_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22536 | #define regBIFPLR2_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d2d |
22537 | #define regBIFPLR2_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22538 | #define regBIFPLR2_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d2d |
22539 | #define regBIFPLR2_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22540 | #define regBIFPLR2_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d2e |
22541 | #define regBIFPLR2_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22542 | #define regBIFPLR2_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d2e |
22543 | #define regBIFPLR2_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22544 | #define regBIFPLR2_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d2e |
22545 | #define regBIFPLR2_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22546 | #define regBIFPLR2_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d2e |
22547 | #define regBIFPLR2_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22548 | #define regBIFPLR2_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d2f |
22549 | #define regBIFPLR2_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22550 | #define regBIFPLR2_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d2f |
22551 | #define regBIFPLR2_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22552 | #define regBIFPLR2_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d2f |
22553 | #define regBIFPLR2_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22554 | #define regBIFPLR2_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d2f |
22555 | #define regBIFPLR2_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22556 | #define regBIFPLR2_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d30 |
22557 | #define regBIFPLR2_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22558 | #define regBIFPLR2_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d30 |
22559 | #define regBIFPLR2_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22560 | #define regBIFPLR2_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d30 |
22561 | #define regBIFPLR2_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22562 | #define regBIFPLR2_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x3fff7bfc2d30 |
22563 | #define regBIFPLR2_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
22564 | #define regBIFPLR2_1_PCIE_CCIX_TRANS_CAP 0x3fff7bfc2d31 |
22565 | #define regBIFPLR2_1_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
22566 | #define regBIFPLR2_1_PCIE_CCIX_TRANS_CNTL 0x3fff7bfc2d32 |
22567 | #define regBIFPLR2_1_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
22568 | |
22569 | |
22570 | // addressBlock: nbio_pcie0_bifplr3_cfgdecp |
22571 | // base address: 0xfffe0000c000 |
22572 | #define regBIFPLR3_1_VENDOR_ID 0x3fff7bfc3000 |
22573 | #define regBIFPLR3_1_VENDOR_ID_BASE_IDX 5 |
22574 | #define regBIFPLR3_1_DEVICE_ID 0x3fff7bfc3000 |
22575 | #define regBIFPLR3_1_DEVICE_ID_BASE_IDX 5 |
22576 | #define regBIFPLR3_1_COMMAND 0x3fff7bfc3001 |
22577 | #define regBIFPLR3_1_COMMAND_BASE_IDX 5 |
22578 | #define regBIFPLR3_1_STATUS 0x3fff7bfc3001 |
22579 | #define regBIFPLR3_1_STATUS_BASE_IDX 5 |
22580 | #define regBIFPLR3_1_REVISION_ID 0x3fff7bfc3002 |
22581 | #define regBIFPLR3_1_REVISION_ID_BASE_IDX 5 |
22582 | #define regBIFPLR3_1_PROG_INTERFACE 0x3fff7bfc3002 |
22583 | #define regBIFPLR3_1_PROG_INTERFACE_BASE_IDX 5 |
22584 | #define regBIFPLR3_1_SUB_CLASS 0x3fff7bfc3002 |
22585 | #define regBIFPLR3_1_SUB_CLASS_BASE_IDX 5 |
22586 | #define regBIFPLR3_1_BASE_CLASS 0x3fff7bfc3002 |
22587 | #define regBIFPLR3_1_BASE_CLASS_BASE_IDX 5 |
22588 | #define regBIFPLR3_1_CACHE_LINE 0x3fff7bfc3003 |
22589 | #define regBIFPLR3_1_CACHE_LINE_BASE_IDX 5 |
22590 | #define regBIFPLR3_1_LATENCY 0x3fff7bfc3003 |
22591 | #define regBIFPLR3_1_LATENCY_BASE_IDX 5 |
22592 | #define 0x3fff7bfc3003 |
22593 | #define 5 |
22594 | #define regBIFPLR3_1_BIST 0x3fff7bfc3003 |
22595 | #define regBIFPLR3_1_BIST_BASE_IDX 5 |
22596 | #define regBIFPLR3_1_SUB_BUS_NUMBER_LATENCY 0x3fff7bfc3006 |
22597 | #define regBIFPLR3_1_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
22598 | #define regBIFPLR3_1_IO_BASE_LIMIT 0x3fff7bfc3007 |
22599 | #define regBIFPLR3_1_IO_BASE_LIMIT_BASE_IDX 5 |
22600 | #define regBIFPLR3_1_SECONDARY_STATUS 0x3fff7bfc3007 |
22601 | #define regBIFPLR3_1_SECONDARY_STATUS_BASE_IDX 5 |
22602 | #define regBIFPLR3_1_MEM_BASE_LIMIT 0x3fff7bfc3008 |
22603 | #define regBIFPLR3_1_MEM_BASE_LIMIT_BASE_IDX 5 |
22604 | #define regBIFPLR3_1_PREF_BASE_LIMIT 0x3fff7bfc3009 |
22605 | #define regBIFPLR3_1_PREF_BASE_LIMIT_BASE_IDX 5 |
22606 | #define regBIFPLR3_1_PREF_BASE_UPPER 0x3fff7bfc300a |
22607 | #define regBIFPLR3_1_PREF_BASE_UPPER_BASE_IDX 5 |
22608 | #define regBIFPLR3_1_PREF_LIMIT_UPPER 0x3fff7bfc300b |
22609 | #define regBIFPLR3_1_PREF_LIMIT_UPPER_BASE_IDX 5 |
22610 | #define regBIFPLR3_1_IO_BASE_LIMIT_HI 0x3fff7bfc300c |
22611 | #define regBIFPLR3_1_IO_BASE_LIMIT_HI_BASE_IDX 5 |
22612 | #define regBIFPLR3_1_CAP_PTR 0x3fff7bfc300d |
22613 | #define regBIFPLR3_1_CAP_PTR_BASE_IDX 5 |
22614 | #define regBIFPLR3_1_ROM_BASE_ADDR 0x3fff7bfc300e |
22615 | #define regBIFPLR3_1_ROM_BASE_ADDR_BASE_IDX 5 |
22616 | #define regBIFPLR3_1_INTERRUPT_LINE 0x3fff7bfc300f |
22617 | #define regBIFPLR3_1_INTERRUPT_LINE_BASE_IDX 5 |
22618 | #define regBIFPLR3_1_INTERRUPT_PIN 0x3fff7bfc300f |
22619 | #define regBIFPLR3_1_INTERRUPT_PIN_BASE_IDX 5 |
22620 | #define regBIFPLR3_1_IRQ_BRIDGE_CNTL 0x3fff7bfc300f |
22621 | #define regBIFPLR3_1_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
22622 | #define regBIFPLR3_1_EXT_BRIDGE_CNTL 0x3fff7bfc3010 |
22623 | #define regBIFPLR3_1_EXT_BRIDGE_CNTL_BASE_IDX 5 |
22624 | #define regBIFPLR3_1_VENDOR_CAP_LIST 0x3fff7bfc3012 |
22625 | #define regBIFPLR3_1_VENDOR_CAP_LIST_BASE_IDX 5 |
22626 | #define regBIFPLR3_1_ADAPTER_ID_W 0x3fff7bfc3013 |
22627 | #define regBIFPLR3_1_ADAPTER_ID_W_BASE_IDX 5 |
22628 | #define regBIFPLR3_1_PMI_CAP_LIST 0x3fff7bfc3014 |
22629 | #define regBIFPLR3_1_PMI_CAP_LIST_BASE_IDX 5 |
22630 | #define regBIFPLR3_1_PMI_CAP 0x3fff7bfc3014 |
22631 | #define regBIFPLR3_1_PMI_CAP_BASE_IDX 5 |
22632 | #define regBIFPLR3_1_PMI_STATUS_CNTL 0x3fff7bfc3015 |
22633 | #define regBIFPLR3_1_PMI_STATUS_CNTL_BASE_IDX 5 |
22634 | #define regBIFPLR3_1_PCIE_CAP_LIST 0x3fff7bfc3016 |
22635 | #define regBIFPLR3_1_PCIE_CAP_LIST_BASE_IDX 5 |
22636 | #define regBIFPLR3_1_PCIE_CAP 0x3fff7bfc3016 |
22637 | #define regBIFPLR3_1_PCIE_CAP_BASE_IDX 5 |
22638 | #define regBIFPLR3_1_DEVICE_CAP 0x3fff7bfc3017 |
22639 | #define regBIFPLR3_1_DEVICE_CAP_BASE_IDX 5 |
22640 | #define regBIFPLR3_1_DEVICE_CNTL 0x3fff7bfc3018 |
22641 | #define regBIFPLR3_1_DEVICE_CNTL_BASE_IDX 5 |
22642 | #define regBIFPLR3_1_DEVICE_STATUS 0x3fff7bfc3018 |
22643 | #define regBIFPLR3_1_DEVICE_STATUS_BASE_IDX 5 |
22644 | #define regBIFPLR3_1_LINK_CAP 0x3fff7bfc3019 |
22645 | #define regBIFPLR3_1_LINK_CAP_BASE_IDX 5 |
22646 | #define regBIFPLR3_1_LINK_CNTL 0x3fff7bfc301a |
22647 | #define regBIFPLR3_1_LINK_CNTL_BASE_IDX 5 |
22648 | #define regBIFPLR3_1_LINK_STATUS 0x3fff7bfc301a |
22649 | #define regBIFPLR3_1_LINK_STATUS_BASE_IDX 5 |
22650 | #define regBIFPLR3_1_SLOT_CAP 0x3fff7bfc301b |
22651 | #define regBIFPLR3_1_SLOT_CAP_BASE_IDX 5 |
22652 | #define regBIFPLR3_1_SLOT_CNTL 0x3fff7bfc301c |
22653 | #define regBIFPLR3_1_SLOT_CNTL_BASE_IDX 5 |
22654 | #define regBIFPLR3_1_SLOT_STATUS 0x3fff7bfc301c |
22655 | #define regBIFPLR3_1_SLOT_STATUS_BASE_IDX 5 |
22656 | #define regBIFPLR3_1_ROOT_CNTL 0x3fff7bfc301d |
22657 | #define regBIFPLR3_1_ROOT_CNTL_BASE_IDX 5 |
22658 | #define regBIFPLR3_1_ROOT_CAP 0x3fff7bfc301d |
22659 | #define regBIFPLR3_1_ROOT_CAP_BASE_IDX 5 |
22660 | #define regBIFPLR3_1_ROOT_STATUS 0x3fff7bfc301e |
22661 | #define regBIFPLR3_1_ROOT_STATUS_BASE_IDX 5 |
22662 | #define regBIFPLR3_1_DEVICE_CAP2 0x3fff7bfc301f |
22663 | #define regBIFPLR3_1_DEVICE_CAP2_BASE_IDX 5 |
22664 | #define regBIFPLR3_1_DEVICE_CNTL2 0x3fff7bfc3020 |
22665 | #define regBIFPLR3_1_DEVICE_CNTL2_BASE_IDX 5 |
22666 | #define regBIFPLR3_1_DEVICE_STATUS2 0x3fff7bfc3020 |
22667 | #define regBIFPLR3_1_DEVICE_STATUS2_BASE_IDX 5 |
22668 | #define regBIFPLR3_1_LINK_CAP2 0x3fff7bfc3021 |
22669 | #define regBIFPLR3_1_LINK_CAP2_BASE_IDX 5 |
22670 | #define regBIFPLR3_1_LINK_CNTL2 0x3fff7bfc3022 |
22671 | #define regBIFPLR3_1_LINK_CNTL2_BASE_IDX 5 |
22672 | #define regBIFPLR3_1_LINK_STATUS2 0x3fff7bfc3022 |
22673 | #define regBIFPLR3_1_LINK_STATUS2_BASE_IDX 5 |
22674 | #define regBIFPLR3_1_SLOT_CAP2 0x3fff7bfc3023 |
22675 | #define regBIFPLR3_1_SLOT_CAP2_BASE_IDX 5 |
22676 | #define regBIFPLR3_1_SLOT_CNTL2 0x3fff7bfc3024 |
22677 | #define regBIFPLR3_1_SLOT_CNTL2_BASE_IDX 5 |
22678 | #define regBIFPLR3_1_SLOT_STATUS2 0x3fff7bfc3024 |
22679 | #define regBIFPLR3_1_SLOT_STATUS2_BASE_IDX 5 |
22680 | #define regBIFPLR3_1_MSI_CAP_LIST 0x3fff7bfc3028 |
22681 | #define regBIFPLR3_1_MSI_CAP_LIST_BASE_IDX 5 |
22682 | #define regBIFPLR3_1_MSI_MSG_CNTL 0x3fff7bfc3028 |
22683 | #define regBIFPLR3_1_MSI_MSG_CNTL_BASE_IDX 5 |
22684 | #define regBIFPLR3_1_MSI_MSG_ADDR_LO 0x3fff7bfc3029 |
22685 | #define regBIFPLR3_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
22686 | #define regBIFPLR3_1_MSI_MSG_ADDR_HI 0x3fff7bfc302a |
22687 | #define regBIFPLR3_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
22688 | #define regBIFPLR3_1_MSI_MSG_DATA 0x3fff7bfc302a |
22689 | #define regBIFPLR3_1_MSI_MSG_DATA_BASE_IDX 5 |
22690 | #define regBIFPLR3_1_MSI_MSG_DATA_64 0x3fff7bfc302b |
22691 | #define regBIFPLR3_1_MSI_MSG_DATA_64_BASE_IDX 5 |
22692 | #define regBIFPLR3_1_SSID_CAP_LIST 0x3fff7bfc3030 |
22693 | #define regBIFPLR3_1_SSID_CAP_LIST_BASE_IDX 5 |
22694 | #define regBIFPLR3_1_SSID_CAP 0x3fff7bfc3031 |
22695 | #define regBIFPLR3_1_SSID_CAP_BASE_IDX 5 |
22696 | #define regBIFPLR3_1_MSI_MAP_CAP_LIST 0x3fff7bfc3032 |
22697 | #define regBIFPLR3_1_MSI_MAP_CAP_LIST_BASE_IDX 5 |
22698 | #define regBIFPLR3_1_MSI_MAP_CAP 0x3fff7bfc3032 |
22699 | #define regBIFPLR3_1_MSI_MAP_CAP_BASE_IDX 5 |
22700 | #define regBIFPLR3_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff7bfc3040 |
22701 | #define regBIFPLR3_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
22702 | #define regBIFPLR3_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff7bfc3041 |
22703 | #define regBIFPLR3_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
22704 | #define regBIFPLR3_1_PCIE_VENDOR_SPECIFIC1 0x3fff7bfc3042 |
22705 | #define regBIFPLR3_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
22706 | #define regBIFPLR3_1_PCIE_VENDOR_SPECIFIC2 0x3fff7bfc3043 |
22707 | #define regBIFPLR3_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
22708 | #define regBIFPLR3_1_PCIE_VC_ENH_CAP_LIST 0x3fff7bfc3044 |
22709 | #define regBIFPLR3_1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
22710 | #define regBIFPLR3_1_PCIE_PORT_VC_CAP_REG1 0x3fff7bfc3045 |
22711 | #define regBIFPLR3_1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
22712 | #define regBIFPLR3_1_PCIE_PORT_VC_CAP_REG2 0x3fff7bfc3046 |
22713 | #define regBIFPLR3_1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
22714 | #define regBIFPLR3_1_PCIE_PORT_VC_CNTL 0x3fff7bfc3047 |
22715 | #define regBIFPLR3_1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
22716 | #define regBIFPLR3_1_PCIE_PORT_VC_STATUS 0x3fff7bfc3047 |
22717 | #define regBIFPLR3_1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
22718 | #define regBIFPLR3_1_PCIE_VC0_RESOURCE_CAP 0x3fff7bfc3048 |
22719 | #define regBIFPLR3_1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
22720 | #define regBIFPLR3_1_PCIE_VC0_RESOURCE_CNTL 0x3fff7bfc3049 |
22721 | #define regBIFPLR3_1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
22722 | #define regBIFPLR3_1_PCIE_VC0_RESOURCE_STATUS 0x3fff7bfc304a |
22723 | #define regBIFPLR3_1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
22724 | #define regBIFPLR3_1_PCIE_VC1_RESOURCE_CAP 0x3fff7bfc304b |
22725 | #define regBIFPLR3_1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
22726 | #define regBIFPLR3_1_PCIE_VC1_RESOURCE_CNTL 0x3fff7bfc304c |
22727 | #define regBIFPLR3_1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
22728 | #define regBIFPLR3_1_PCIE_VC1_RESOURCE_STATUS 0x3fff7bfc304d |
22729 | #define regBIFPLR3_1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
22730 | #define regBIFPLR3_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x3fff7bfc3050 |
22731 | #define regBIFPLR3_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
22732 | #define regBIFPLR3_1_PCIE_DEV_SERIAL_NUM_DW1 0x3fff7bfc3051 |
22733 | #define regBIFPLR3_1_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
22734 | #define regBIFPLR3_1_PCIE_DEV_SERIAL_NUM_DW2 0x3fff7bfc3052 |
22735 | #define regBIFPLR3_1_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
22736 | #define regBIFPLR3_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff7bfc3054 |
22737 | #define regBIFPLR3_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
22738 | #define regBIFPLR3_1_PCIE_UNCORR_ERR_STATUS 0x3fff7bfc3055 |
22739 | #define regBIFPLR3_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
22740 | #define regBIFPLR3_1_PCIE_UNCORR_ERR_MASK 0x3fff7bfc3056 |
22741 | #define regBIFPLR3_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
22742 | #define regBIFPLR3_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff7bfc3057 |
22743 | #define regBIFPLR3_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
22744 | #define regBIFPLR3_1_PCIE_CORR_ERR_STATUS 0x3fff7bfc3058 |
22745 | #define regBIFPLR3_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
22746 | #define regBIFPLR3_1_PCIE_CORR_ERR_MASK 0x3fff7bfc3059 |
22747 | #define regBIFPLR3_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
22748 | #define regBIFPLR3_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff7bfc305a |
22749 | #define regBIFPLR3_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
22750 | #define regBIFPLR3_1_PCIE_HDR_LOG0 0x3fff7bfc305b |
22751 | #define regBIFPLR3_1_PCIE_HDR_LOG0_BASE_IDX 5 |
22752 | #define regBIFPLR3_1_PCIE_HDR_LOG1 0x3fff7bfc305c |
22753 | #define regBIFPLR3_1_PCIE_HDR_LOG1_BASE_IDX 5 |
22754 | #define regBIFPLR3_1_PCIE_HDR_LOG2 0x3fff7bfc305d |
22755 | #define regBIFPLR3_1_PCIE_HDR_LOG2_BASE_IDX 5 |
22756 | #define regBIFPLR3_1_PCIE_HDR_LOG3 0x3fff7bfc305e |
22757 | #define regBIFPLR3_1_PCIE_HDR_LOG3_BASE_IDX 5 |
22758 | #define regBIFPLR3_1_PCIE_ROOT_ERR_CMD 0x3fff7bfc305f |
22759 | #define regBIFPLR3_1_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
22760 | #define regBIFPLR3_1_PCIE_ROOT_ERR_STATUS 0x3fff7bfc3060 |
22761 | #define regBIFPLR3_1_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
22762 | #define regBIFPLR3_1_PCIE_ERR_SRC_ID 0x3fff7bfc3061 |
22763 | #define regBIFPLR3_1_PCIE_ERR_SRC_ID_BASE_IDX 5 |
22764 | #define regBIFPLR3_1_PCIE_TLP_PREFIX_LOG0 0x3fff7bfc3062 |
22765 | #define regBIFPLR3_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
22766 | #define regBIFPLR3_1_PCIE_TLP_PREFIX_LOG1 0x3fff7bfc3063 |
22767 | #define regBIFPLR3_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
22768 | #define regBIFPLR3_1_PCIE_TLP_PREFIX_LOG2 0x3fff7bfc3064 |
22769 | #define regBIFPLR3_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
22770 | #define regBIFPLR3_1_PCIE_TLP_PREFIX_LOG3 0x3fff7bfc3065 |
22771 | #define regBIFPLR3_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
22772 | #define regBIFPLR3_1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff7bfc309c |
22773 | #define regBIFPLR3_1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
22774 | #define regBIFPLR3_1_PCIE_LINK_CNTL3 0x3fff7bfc309d |
22775 | #define regBIFPLR3_1_PCIE_LINK_CNTL3_BASE_IDX 5 |
22776 | #define regBIFPLR3_1_PCIE_LANE_ERROR_STATUS 0x3fff7bfc309e |
22777 | #define regBIFPLR3_1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
22778 | #define regBIFPLR3_1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff7bfc309f |
22779 | #define regBIFPLR3_1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
22780 | #define regBIFPLR3_1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff7bfc309f |
22781 | #define regBIFPLR3_1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
22782 | #define regBIFPLR3_1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff7bfc30a0 |
22783 | #define regBIFPLR3_1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
22784 | #define regBIFPLR3_1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff7bfc30a0 |
22785 | #define regBIFPLR3_1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
22786 | #define regBIFPLR3_1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff7bfc30a1 |
22787 | #define regBIFPLR3_1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
22788 | #define regBIFPLR3_1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff7bfc30a1 |
22789 | #define regBIFPLR3_1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
22790 | #define regBIFPLR3_1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff7bfc30a2 |
22791 | #define regBIFPLR3_1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
22792 | #define regBIFPLR3_1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff7bfc30a2 |
22793 | #define regBIFPLR3_1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
22794 | #define regBIFPLR3_1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff7bfc30a3 |
22795 | #define regBIFPLR3_1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
22796 | #define regBIFPLR3_1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff7bfc30a3 |
22797 | #define regBIFPLR3_1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
22798 | #define regBIFPLR3_1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff7bfc30a4 |
22799 | #define regBIFPLR3_1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
22800 | #define regBIFPLR3_1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff7bfc30a4 |
22801 | #define regBIFPLR3_1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
22802 | #define regBIFPLR3_1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff7bfc30a5 |
22803 | #define regBIFPLR3_1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
22804 | #define regBIFPLR3_1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff7bfc30a5 |
22805 | #define regBIFPLR3_1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
22806 | #define regBIFPLR3_1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff7bfc30a6 |
22807 | #define regBIFPLR3_1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
22808 | #define regBIFPLR3_1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff7bfc30a6 |
22809 | #define regBIFPLR3_1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
22810 | #define regBIFPLR3_1_PCIE_ACS_ENH_CAP_LIST 0x3fff7bfc30a8 |
22811 | #define regBIFPLR3_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
22812 | #define regBIFPLR3_1_PCIE_ACS_CAP 0x3fff7bfc30a9 |
22813 | #define regBIFPLR3_1_PCIE_ACS_CAP_BASE_IDX 5 |
22814 | #define regBIFPLR3_1_PCIE_ACS_CNTL 0x3fff7bfc30a9 |
22815 | #define regBIFPLR3_1_PCIE_ACS_CNTL_BASE_IDX 5 |
22816 | #define regBIFPLR3_1_PCIE_MC_ENH_CAP_LIST 0x3fff7bfc30bc |
22817 | #define regBIFPLR3_1_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
22818 | #define regBIFPLR3_1_PCIE_MC_CAP 0x3fff7bfc30bd |
22819 | #define regBIFPLR3_1_PCIE_MC_CAP_BASE_IDX 5 |
22820 | #define regBIFPLR3_1_PCIE_MC_CNTL 0x3fff7bfc30bd |
22821 | #define regBIFPLR3_1_PCIE_MC_CNTL_BASE_IDX 5 |
22822 | #define regBIFPLR3_1_PCIE_MC_ADDR0 0x3fff7bfc30be |
22823 | #define regBIFPLR3_1_PCIE_MC_ADDR0_BASE_IDX 5 |
22824 | #define regBIFPLR3_1_PCIE_MC_ADDR1 0x3fff7bfc30bf |
22825 | #define regBIFPLR3_1_PCIE_MC_ADDR1_BASE_IDX 5 |
22826 | #define regBIFPLR3_1_PCIE_MC_RCV0 0x3fff7bfc30c0 |
22827 | #define regBIFPLR3_1_PCIE_MC_RCV0_BASE_IDX 5 |
22828 | #define regBIFPLR3_1_PCIE_MC_RCV1 0x3fff7bfc30c1 |
22829 | #define regBIFPLR3_1_PCIE_MC_RCV1_BASE_IDX 5 |
22830 | #define regBIFPLR3_1_PCIE_MC_BLOCK_ALL0 0x3fff7bfc30c2 |
22831 | #define regBIFPLR3_1_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
22832 | #define regBIFPLR3_1_PCIE_MC_BLOCK_ALL1 0x3fff7bfc30c3 |
22833 | #define regBIFPLR3_1_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
22834 | #define regBIFPLR3_1_PCIE_MC_BLOCK_UNTRANSLATED_0 0x3fff7bfc30c4 |
22835 | #define regBIFPLR3_1_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
22836 | #define regBIFPLR3_1_PCIE_MC_BLOCK_UNTRANSLATED_1 0x3fff7bfc30c5 |
22837 | #define regBIFPLR3_1_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
22838 | #define regBIFPLR3_1_PCIE_MC_OVERLAY_BAR0 0x3fff7bfc30c6 |
22839 | #define regBIFPLR3_1_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
22840 | #define regBIFPLR3_1_PCIE_MC_OVERLAY_BAR1 0x3fff7bfc30c7 |
22841 | #define regBIFPLR3_1_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
22842 | #define regBIFPLR3_1_PCIE_L1_PM_SUB_CAP_LIST 0x3fff7bfc30dc |
22843 | #define regBIFPLR3_1_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
22844 | #define regBIFPLR3_1_PCIE_L1_PM_SUB_CAP 0x3fff7bfc30dd |
22845 | #define regBIFPLR3_1_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
22846 | #define regBIFPLR3_1_PCIE_L1_PM_SUB_CNTL 0x3fff7bfc30de |
22847 | #define regBIFPLR3_1_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
22848 | #define regBIFPLR3_1_PCIE_L1_PM_SUB_CNTL2 0x3fff7bfc30df |
22849 | #define regBIFPLR3_1_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
22850 | #define regBIFPLR3_1_PCIE_DPC_ENH_CAP_LIST 0x3fff7bfc30e0 |
22851 | #define regBIFPLR3_1_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
22852 | #define regBIFPLR3_1_PCIE_DPC_CAP_LIST 0x3fff7bfc30e1 |
22853 | #define regBIFPLR3_1_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
22854 | #define regBIFPLR3_1_PCIE_DPC_CNTL 0x3fff7bfc30e1 |
22855 | #define regBIFPLR3_1_PCIE_DPC_CNTL_BASE_IDX 5 |
22856 | #define regBIFPLR3_1_PCIE_DPC_STATUS 0x3fff7bfc30e2 |
22857 | #define regBIFPLR3_1_PCIE_DPC_STATUS_BASE_IDX 5 |
22858 | #define regBIFPLR3_1_PCIE_DPC_ERROR_SOURCE_ID 0x3fff7bfc30e2 |
22859 | #define regBIFPLR3_1_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
22860 | #define regBIFPLR3_1_PCIE_RP_PIO_STATUS 0x3fff7bfc30e3 |
22861 | #define regBIFPLR3_1_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
22862 | #define regBIFPLR3_1_PCIE_RP_PIO_MASK 0x3fff7bfc30e4 |
22863 | #define regBIFPLR3_1_PCIE_RP_PIO_MASK_BASE_IDX 5 |
22864 | #define regBIFPLR3_1_PCIE_RP_PIO_SEVERITY 0x3fff7bfc30e5 |
22865 | #define regBIFPLR3_1_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
22866 | #define regBIFPLR3_1_PCIE_RP_PIO_SYSERROR 0x3fff7bfc30e6 |
22867 | #define regBIFPLR3_1_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
22868 | #define regBIFPLR3_1_PCIE_RP_PIO_EXCEPTION 0x3fff7bfc30e7 |
22869 | #define regBIFPLR3_1_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
22870 | #define regBIFPLR3_1_PCIE_RP_PIO_HDR_LOG0 0x3fff7bfc30e8 |
22871 | #define regBIFPLR3_1_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
22872 | #define regBIFPLR3_1_PCIE_RP_PIO_HDR_LOG1 0x3fff7bfc30e9 |
22873 | #define regBIFPLR3_1_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
22874 | #define regBIFPLR3_1_PCIE_RP_PIO_HDR_LOG2 0x3fff7bfc30ea |
22875 | #define regBIFPLR3_1_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
22876 | #define regBIFPLR3_1_PCIE_RP_PIO_HDR_LOG3 0x3fff7bfc30eb |
22877 | #define regBIFPLR3_1_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
22878 | #define regBIFPLR3_1_PCIE_RP_PIO_PREFIX_LOG0 0x3fff7bfc30ed |
22879 | #define regBIFPLR3_1_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
22880 | #define regBIFPLR3_1_PCIE_RP_PIO_PREFIX_LOG1 0x3fff7bfc30ee |
22881 | #define regBIFPLR3_1_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
22882 | #define regBIFPLR3_1_PCIE_RP_PIO_PREFIX_LOG2 0x3fff7bfc30ef |
22883 | #define regBIFPLR3_1_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
22884 | #define regBIFPLR3_1_PCIE_RP_PIO_PREFIX_LOG3 0x3fff7bfc30f0 |
22885 | #define regBIFPLR3_1_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
22886 | #define regBIFPLR3_1_PCIE_ESM_CAP_LIST 0x3fff7bfc30f1 |
22887 | #define regBIFPLR3_1_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
22888 | #define 0x3fff7bfc30f2 |
22889 | #define 5 |
22890 | #define 0x3fff7bfc30f3 |
22891 | #define 5 |
22892 | #define regBIFPLR3_1_PCIE_ESM_STATUS 0x3fff7bfc30f3 |
22893 | #define regBIFPLR3_1_PCIE_ESM_STATUS_BASE_IDX 5 |
22894 | #define regBIFPLR3_1_PCIE_ESM_CTRL 0x3fff7bfc30f4 |
22895 | #define regBIFPLR3_1_PCIE_ESM_CTRL_BASE_IDX 5 |
22896 | #define regBIFPLR3_1_PCIE_ESM_CAP_1 0x3fff7bfc30f5 |
22897 | #define regBIFPLR3_1_PCIE_ESM_CAP_1_BASE_IDX 5 |
22898 | #define regBIFPLR3_1_PCIE_ESM_CAP_2 0x3fff7bfc30f6 |
22899 | #define regBIFPLR3_1_PCIE_ESM_CAP_2_BASE_IDX 5 |
22900 | #define regBIFPLR3_1_PCIE_ESM_CAP_3 0x3fff7bfc30f7 |
22901 | #define regBIFPLR3_1_PCIE_ESM_CAP_3_BASE_IDX 5 |
22902 | #define regBIFPLR3_1_PCIE_ESM_CAP_4 0x3fff7bfc30f8 |
22903 | #define regBIFPLR3_1_PCIE_ESM_CAP_4_BASE_IDX 5 |
22904 | #define regBIFPLR3_1_PCIE_ESM_CAP_5 0x3fff7bfc30f9 |
22905 | #define regBIFPLR3_1_PCIE_ESM_CAP_5_BASE_IDX 5 |
22906 | #define regBIFPLR3_1_PCIE_ESM_CAP_6 0x3fff7bfc30fa |
22907 | #define regBIFPLR3_1_PCIE_ESM_CAP_6_BASE_IDX 5 |
22908 | #define regBIFPLR3_1_PCIE_ESM_CAP_7 0x3fff7bfc30fb |
22909 | #define regBIFPLR3_1_PCIE_ESM_CAP_7_BASE_IDX 5 |
22910 | #define regBIFPLR3_1_PCIE_DLF_ENH_CAP_LIST 0x3fff7bfc3100 |
22911 | #define regBIFPLR3_1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
22912 | #define regBIFPLR3_1_DATA_LINK_FEATURE_CAP 0x3fff7bfc3101 |
22913 | #define regBIFPLR3_1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
22914 | #define regBIFPLR3_1_DATA_LINK_FEATURE_STATUS 0x3fff7bfc3102 |
22915 | #define regBIFPLR3_1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
22916 | #define regBIFPLR3_1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff7bfc3104 |
22917 | #define regBIFPLR3_1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
22918 | #define regBIFPLR3_1_LINK_CAP_16GT 0x3fff7bfc3105 |
22919 | #define regBIFPLR3_1_LINK_CAP_16GT_BASE_IDX 5 |
22920 | #define regBIFPLR3_1_LINK_CNTL_16GT 0x3fff7bfc3106 |
22921 | #define regBIFPLR3_1_LINK_CNTL_16GT_BASE_IDX 5 |
22922 | #define regBIFPLR3_1_LINK_STATUS_16GT 0x3fff7bfc3107 |
22923 | #define regBIFPLR3_1_LINK_STATUS_16GT_BASE_IDX 5 |
22924 | #define regBIFPLR3_1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc3108 |
22925 | #define regBIFPLR3_1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
22926 | #define regBIFPLR3_1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc3109 |
22927 | #define regBIFPLR3_1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
22928 | #define regBIFPLR3_1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc310a |
22929 | #define regBIFPLR3_1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
22930 | #define regBIFPLR3_1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff7bfc310c |
22931 | #define regBIFPLR3_1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22932 | #define regBIFPLR3_1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff7bfc310c |
22933 | #define regBIFPLR3_1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22934 | #define regBIFPLR3_1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff7bfc310c |
22935 | #define regBIFPLR3_1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22936 | #define regBIFPLR3_1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff7bfc310c |
22937 | #define regBIFPLR3_1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22938 | #define regBIFPLR3_1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff7bfc310d |
22939 | #define regBIFPLR3_1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22940 | #define regBIFPLR3_1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff7bfc310d |
22941 | #define regBIFPLR3_1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22942 | #define regBIFPLR3_1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff7bfc310d |
22943 | #define regBIFPLR3_1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22944 | #define regBIFPLR3_1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff7bfc310d |
22945 | #define regBIFPLR3_1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22946 | #define regBIFPLR3_1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff7bfc310e |
22947 | #define regBIFPLR3_1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22948 | #define regBIFPLR3_1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff7bfc310e |
22949 | #define regBIFPLR3_1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22950 | #define regBIFPLR3_1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff7bfc310e |
22951 | #define regBIFPLR3_1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22952 | #define regBIFPLR3_1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff7bfc310e |
22953 | #define regBIFPLR3_1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22954 | #define regBIFPLR3_1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff7bfc310f |
22955 | #define regBIFPLR3_1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22956 | #define regBIFPLR3_1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff7bfc310f |
22957 | #define regBIFPLR3_1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22958 | #define regBIFPLR3_1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff7bfc310f |
22959 | #define regBIFPLR3_1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22960 | #define regBIFPLR3_1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff7bfc310f |
22961 | #define regBIFPLR3_1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
22962 | #define regBIFPLR3_1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff7bfc3110 |
22963 | #define regBIFPLR3_1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
22964 | #define regBIFPLR3_1_MARGINING_PORT_CAP 0x3fff7bfc3111 |
22965 | #define regBIFPLR3_1_MARGINING_PORT_CAP_BASE_IDX 5 |
22966 | #define regBIFPLR3_1_MARGINING_PORT_STATUS 0x3fff7bfc3111 |
22967 | #define regBIFPLR3_1_MARGINING_PORT_STATUS_BASE_IDX 5 |
22968 | #define regBIFPLR3_1_LANE_0_MARGINING_LANE_CNTL 0x3fff7bfc3112 |
22969 | #define regBIFPLR3_1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
22970 | #define regBIFPLR3_1_LANE_0_MARGINING_LANE_STATUS 0x3fff7bfc3112 |
22971 | #define regBIFPLR3_1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
22972 | #define regBIFPLR3_1_LANE_1_MARGINING_LANE_CNTL 0x3fff7bfc3113 |
22973 | #define regBIFPLR3_1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
22974 | #define regBIFPLR3_1_LANE_1_MARGINING_LANE_STATUS 0x3fff7bfc3113 |
22975 | #define regBIFPLR3_1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
22976 | #define regBIFPLR3_1_LANE_2_MARGINING_LANE_CNTL 0x3fff7bfc3114 |
22977 | #define regBIFPLR3_1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
22978 | #define regBIFPLR3_1_LANE_2_MARGINING_LANE_STATUS 0x3fff7bfc3114 |
22979 | #define regBIFPLR3_1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
22980 | #define regBIFPLR3_1_LANE_3_MARGINING_LANE_CNTL 0x3fff7bfc3115 |
22981 | #define regBIFPLR3_1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
22982 | #define regBIFPLR3_1_LANE_3_MARGINING_LANE_STATUS 0x3fff7bfc3115 |
22983 | #define regBIFPLR3_1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
22984 | #define regBIFPLR3_1_LANE_4_MARGINING_LANE_CNTL 0x3fff7bfc3116 |
22985 | #define regBIFPLR3_1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
22986 | #define regBIFPLR3_1_LANE_4_MARGINING_LANE_STATUS 0x3fff7bfc3116 |
22987 | #define regBIFPLR3_1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
22988 | #define regBIFPLR3_1_LANE_5_MARGINING_LANE_CNTL 0x3fff7bfc3117 |
22989 | #define regBIFPLR3_1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
22990 | #define regBIFPLR3_1_LANE_5_MARGINING_LANE_STATUS 0x3fff7bfc3117 |
22991 | #define regBIFPLR3_1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
22992 | #define regBIFPLR3_1_LANE_6_MARGINING_LANE_CNTL 0x3fff7bfc3118 |
22993 | #define regBIFPLR3_1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
22994 | #define regBIFPLR3_1_LANE_6_MARGINING_LANE_STATUS 0x3fff7bfc3118 |
22995 | #define regBIFPLR3_1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
22996 | #define regBIFPLR3_1_LANE_7_MARGINING_LANE_CNTL 0x3fff7bfc3119 |
22997 | #define regBIFPLR3_1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
22998 | #define regBIFPLR3_1_LANE_7_MARGINING_LANE_STATUS 0x3fff7bfc3119 |
22999 | #define regBIFPLR3_1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
23000 | #define regBIFPLR3_1_LANE_8_MARGINING_LANE_CNTL 0x3fff7bfc311a |
23001 | #define regBIFPLR3_1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
23002 | #define regBIFPLR3_1_LANE_8_MARGINING_LANE_STATUS 0x3fff7bfc311a |
23003 | #define regBIFPLR3_1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
23004 | #define regBIFPLR3_1_LANE_9_MARGINING_LANE_CNTL 0x3fff7bfc311b |
23005 | #define regBIFPLR3_1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
23006 | #define regBIFPLR3_1_LANE_9_MARGINING_LANE_STATUS 0x3fff7bfc311b |
23007 | #define regBIFPLR3_1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
23008 | #define regBIFPLR3_1_LANE_10_MARGINING_LANE_CNTL 0x3fff7bfc311c |
23009 | #define regBIFPLR3_1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
23010 | #define regBIFPLR3_1_LANE_10_MARGINING_LANE_STATUS 0x3fff7bfc311c |
23011 | #define regBIFPLR3_1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
23012 | #define regBIFPLR3_1_LANE_11_MARGINING_LANE_CNTL 0x3fff7bfc311d |
23013 | #define regBIFPLR3_1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
23014 | #define regBIFPLR3_1_LANE_11_MARGINING_LANE_STATUS 0x3fff7bfc311d |
23015 | #define regBIFPLR3_1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
23016 | #define regBIFPLR3_1_LANE_12_MARGINING_LANE_CNTL 0x3fff7bfc311e |
23017 | #define regBIFPLR3_1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
23018 | #define regBIFPLR3_1_LANE_12_MARGINING_LANE_STATUS 0x3fff7bfc311e |
23019 | #define regBIFPLR3_1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
23020 | #define regBIFPLR3_1_LANE_13_MARGINING_LANE_CNTL 0x3fff7bfc311f |
23021 | #define regBIFPLR3_1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
23022 | #define regBIFPLR3_1_LANE_13_MARGINING_LANE_STATUS 0x3fff7bfc311f |
23023 | #define regBIFPLR3_1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
23024 | #define regBIFPLR3_1_LANE_14_MARGINING_LANE_CNTL 0x3fff7bfc3120 |
23025 | #define regBIFPLR3_1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
23026 | #define regBIFPLR3_1_LANE_14_MARGINING_LANE_STATUS 0x3fff7bfc3120 |
23027 | #define regBIFPLR3_1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
23028 | #define regBIFPLR3_1_LANE_15_MARGINING_LANE_CNTL 0x3fff7bfc3121 |
23029 | #define regBIFPLR3_1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
23030 | #define regBIFPLR3_1_LANE_15_MARGINING_LANE_STATUS 0x3fff7bfc3121 |
23031 | #define regBIFPLR3_1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
23032 | #define regBIFPLR3_1_PCIE_CCIX_CAP_LIST 0x3fff7bfc3122 |
23033 | #define regBIFPLR3_1_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
23034 | #define 0x3fff7bfc3123 |
23035 | #define 5 |
23036 | #define 0x3fff7bfc3124 |
23037 | #define 5 |
23038 | #define regBIFPLR3_1_PCIE_CCIX_CAP 0x3fff7bfc3124 |
23039 | #define regBIFPLR3_1_PCIE_CCIX_CAP_BASE_IDX 5 |
23040 | #define regBIFPLR3_1_PCIE_CCIX_ESM_REQD_CAP 0x3fff7bfc3125 |
23041 | #define regBIFPLR3_1_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
23042 | #define regBIFPLR3_1_PCIE_CCIX_ESM_OPTL_CAP 0x3fff7bfc3126 |
23043 | #define regBIFPLR3_1_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
23044 | #define regBIFPLR3_1_PCIE_CCIX_ESM_STATUS 0x3fff7bfc3127 |
23045 | #define regBIFPLR3_1_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
23046 | #define regBIFPLR3_1_PCIE_CCIX_ESM_CNTL 0x3fff7bfc3128 |
23047 | #define regBIFPLR3_1_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
23048 | #define regBIFPLR3_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x3fff7bfc3129 |
23049 | #define regBIFPLR3_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23050 | #define regBIFPLR3_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x3fff7bfc3129 |
23051 | #define regBIFPLR3_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23052 | #define regBIFPLR3_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x3fff7bfc3129 |
23053 | #define regBIFPLR3_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23054 | #define regBIFPLR3_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x3fff7bfc3129 |
23055 | #define regBIFPLR3_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23056 | #define regBIFPLR3_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x3fff7bfc312a |
23057 | #define regBIFPLR3_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23058 | #define regBIFPLR3_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x3fff7bfc312a |
23059 | #define regBIFPLR3_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23060 | #define regBIFPLR3_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x3fff7bfc312a |
23061 | #define regBIFPLR3_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23062 | #define regBIFPLR3_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x3fff7bfc312a |
23063 | #define regBIFPLR3_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23064 | #define regBIFPLR3_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x3fff7bfc312b |
23065 | #define regBIFPLR3_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23066 | #define regBIFPLR3_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x3fff7bfc312b |
23067 | #define regBIFPLR3_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23068 | #define regBIFPLR3_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x3fff7bfc312b |
23069 | #define regBIFPLR3_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23070 | #define regBIFPLR3_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x3fff7bfc312b |
23071 | #define regBIFPLR3_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23072 | #define regBIFPLR3_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x3fff7bfc312c |
23073 | #define regBIFPLR3_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23074 | #define regBIFPLR3_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x3fff7bfc312c |
23075 | #define regBIFPLR3_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23076 | #define regBIFPLR3_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x3fff7bfc312c |
23077 | #define regBIFPLR3_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23078 | #define regBIFPLR3_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x3fff7bfc312c |
23079 | #define regBIFPLR3_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23080 | #define regBIFPLR3_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x3fff7bfc312d |
23081 | #define regBIFPLR3_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23082 | #define regBIFPLR3_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x3fff7bfc312d |
23083 | #define regBIFPLR3_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23084 | #define regBIFPLR3_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x3fff7bfc312d |
23085 | #define regBIFPLR3_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23086 | #define regBIFPLR3_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x3fff7bfc312d |
23087 | #define regBIFPLR3_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23088 | #define regBIFPLR3_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x3fff7bfc312e |
23089 | #define regBIFPLR3_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23090 | #define regBIFPLR3_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x3fff7bfc312e |
23091 | #define regBIFPLR3_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23092 | #define regBIFPLR3_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x3fff7bfc312e |
23093 | #define regBIFPLR3_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23094 | #define regBIFPLR3_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x3fff7bfc312e |
23095 | #define regBIFPLR3_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23096 | #define regBIFPLR3_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x3fff7bfc312f |
23097 | #define regBIFPLR3_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23098 | #define regBIFPLR3_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x3fff7bfc312f |
23099 | #define regBIFPLR3_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23100 | #define regBIFPLR3_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x3fff7bfc312f |
23101 | #define regBIFPLR3_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23102 | #define regBIFPLR3_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x3fff7bfc312f |
23103 | #define regBIFPLR3_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23104 | #define regBIFPLR3_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x3fff7bfc3130 |
23105 | #define regBIFPLR3_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23106 | #define regBIFPLR3_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x3fff7bfc3130 |
23107 | #define regBIFPLR3_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23108 | #define regBIFPLR3_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x3fff7bfc3130 |
23109 | #define regBIFPLR3_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23110 | #define regBIFPLR3_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x3fff7bfc3130 |
23111 | #define regBIFPLR3_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23112 | #define regBIFPLR3_1_PCIE_CCIX_TRANS_CAP 0x3fff7bfc3131 |
23113 | #define regBIFPLR3_1_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
23114 | #define regBIFPLR3_1_PCIE_CCIX_TRANS_CNTL 0x3fff7bfc3132 |
23115 | #define regBIFPLR3_1_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
23116 | |
23117 | |
23118 | // addressBlock: nbio_pcie0_bifplr4_cfgdecp |
23119 | // base address: 0xfffe0000d000 |
23120 | #define regBIFPLR4_1_VENDOR_ID 0x3fff7bfc3400 |
23121 | #define regBIFPLR4_1_VENDOR_ID_BASE_IDX 5 |
23122 | #define regBIFPLR4_1_DEVICE_ID 0x3fff7bfc3400 |
23123 | #define regBIFPLR4_1_DEVICE_ID_BASE_IDX 5 |
23124 | #define regBIFPLR4_1_COMMAND 0x3fff7bfc3401 |
23125 | #define regBIFPLR4_1_COMMAND_BASE_IDX 5 |
23126 | #define regBIFPLR4_1_STATUS 0x3fff7bfc3401 |
23127 | #define regBIFPLR4_1_STATUS_BASE_IDX 5 |
23128 | #define regBIFPLR4_1_REVISION_ID 0x3fff7bfc3402 |
23129 | #define regBIFPLR4_1_REVISION_ID_BASE_IDX 5 |
23130 | #define regBIFPLR4_1_PROG_INTERFACE 0x3fff7bfc3402 |
23131 | #define regBIFPLR4_1_PROG_INTERFACE_BASE_IDX 5 |
23132 | #define regBIFPLR4_1_SUB_CLASS 0x3fff7bfc3402 |
23133 | #define regBIFPLR4_1_SUB_CLASS_BASE_IDX 5 |
23134 | #define regBIFPLR4_1_BASE_CLASS 0x3fff7bfc3402 |
23135 | #define regBIFPLR4_1_BASE_CLASS_BASE_IDX 5 |
23136 | #define regBIFPLR4_1_CACHE_LINE 0x3fff7bfc3403 |
23137 | #define regBIFPLR4_1_CACHE_LINE_BASE_IDX 5 |
23138 | #define regBIFPLR4_1_LATENCY 0x3fff7bfc3403 |
23139 | #define regBIFPLR4_1_LATENCY_BASE_IDX 5 |
23140 | #define 0x3fff7bfc3403 |
23141 | #define 5 |
23142 | #define regBIFPLR4_1_BIST 0x3fff7bfc3403 |
23143 | #define regBIFPLR4_1_BIST_BASE_IDX 5 |
23144 | #define regBIFPLR4_1_SUB_BUS_NUMBER_LATENCY 0x3fff7bfc3406 |
23145 | #define regBIFPLR4_1_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
23146 | #define regBIFPLR4_1_IO_BASE_LIMIT 0x3fff7bfc3407 |
23147 | #define regBIFPLR4_1_IO_BASE_LIMIT_BASE_IDX 5 |
23148 | #define regBIFPLR4_1_SECONDARY_STATUS 0x3fff7bfc3407 |
23149 | #define regBIFPLR4_1_SECONDARY_STATUS_BASE_IDX 5 |
23150 | #define regBIFPLR4_1_MEM_BASE_LIMIT 0x3fff7bfc3408 |
23151 | #define regBIFPLR4_1_MEM_BASE_LIMIT_BASE_IDX 5 |
23152 | #define regBIFPLR4_1_PREF_BASE_LIMIT 0x3fff7bfc3409 |
23153 | #define regBIFPLR4_1_PREF_BASE_LIMIT_BASE_IDX 5 |
23154 | #define regBIFPLR4_1_PREF_BASE_UPPER 0x3fff7bfc340a |
23155 | #define regBIFPLR4_1_PREF_BASE_UPPER_BASE_IDX 5 |
23156 | #define regBIFPLR4_1_PREF_LIMIT_UPPER 0x3fff7bfc340b |
23157 | #define regBIFPLR4_1_PREF_LIMIT_UPPER_BASE_IDX 5 |
23158 | #define regBIFPLR4_1_IO_BASE_LIMIT_HI 0x3fff7bfc340c |
23159 | #define regBIFPLR4_1_IO_BASE_LIMIT_HI_BASE_IDX 5 |
23160 | #define regBIFPLR4_1_CAP_PTR 0x3fff7bfc340d |
23161 | #define regBIFPLR4_1_CAP_PTR_BASE_IDX 5 |
23162 | #define regBIFPLR4_1_ROM_BASE_ADDR 0x3fff7bfc340e |
23163 | #define regBIFPLR4_1_ROM_BASE_ADDR_BASE_IDX 5 |
23164 | #define regBIFPLR4_1_INTERRUPT_LINE 0x3fff7bfc340f |
23165 | #define regBIFPLR4_1_INTERRUPT_LINE_BASE_IDX 5 |
23166 | #define regBIFPLR4_1_INTERRUPT_PIN 0x3fff7bfc340f |
23167 | #define regBIFPLR4_1_INTERRUPT_PIN_BASE_IDX 5 |
23168 | #define regBIFPLR4_1_IRQ_BRIDGE_CNTL 0x3fff7bfc340f |
23169 | #define regBIFPLR4_1_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
23170 | #define regBIFPLR4_1_EXT_BRIDGE_CNTL 0x3fff7bfc3410 |
23171 | #define regBIFPLR4_1_EXT_BRIDGE_CNTL_BASE_IDX 5 |
23172 | #define regBIFPLR4_1_VENDOR_CAP_LIST 0x3fff7bfc3412 |
23173 | #define regBIFPLR4_1_VENDOR_CAP_LIST_BASE_IDX 5 |
23174 | #define regBIFPLR4_1_ADAPTER_ID_W 0x3fff7bfc3413 |
23175 | #define regBIFPLR4_1_ADAPTER_ID_W_BASE_IDX 5 |
23176 | #define regBIFPLR4_1_PMI_CAP_LIST 0x3fff7bfc3414 |
23177 | #define regBIFPLR4_1_PMI_CAP_LIST_BASE_IDX 5 |
23178 | #define regBIFPLR4_1_PMI_CAP 0x3fff7bfc3414 |
23179 | #define regBIFPLR4_1_PMI_CAP_BASE_IDX 5 |
23180 | #define regBIFPLR4_1_PMI_STATUS_CNTL 0x3fff7bfc3415 |
23181 | #define regBIFPLR4_1_PMI_STATUS_CNTL_BASE_IDX 5 |
23182 | #define regBIFPLR4_1_PCIE_CAP_LIST 0x3fff7bfc3416 |
23183 | #define regBIFPLR4_1_PCIE_CAP_LIST_BASE_IDX 5 |
23184 | #define regBIFPLR4_1_PCIE_CAP 0x3fff7bfc3416 |
23185 | #define regBIFPLR4_1_PCIE_CAP_BASE_IDX 5 |
23186 | #define regBIFPLR4_1_DEVICE_CAP 0x3fff7bfc3417 |
23187 | #define regBIFPLR4_1_DEVICE_CAP_BASE_IDX 5 |
23188 | #define regBIFPLR4_1_DEVICE_CNTL 0x3fff7bfc3418 |
23189 | #define regBIFPLR4_1_DEVICE_CNTL_BASE_IDX 5 |
23190 | #define regBIFPLR4_1_DEVICE_STATUS 0x3fff7bfc3418 |
23191 | #define regBIFPLR4_1_DEVICE_STATUS_BASE_IDX 5 |
23192 | #define regBIFPLR4_1_LINK_CAP 0x3fff7bfc3419 |
23193 | #define regBIFPLR4_1_LINK_CAP_BASE_IDX 5 |
23194 | #define regBIFPLR4_1_LINK_CNTL 0x3fff7bfc341a |
23195 | #define regBIFPLR4_1_LINK_CNTL_BASE_IDX 5 |
23196 | #define regBIFPLR4_1_LINK_STATUS 0x3fff7bfc341a |
23197 | #define regBIFPLR4_1_LINK_STATUS_BASE_IDX 5 |
23198 | #define regBIFPLR4_1_SLOT_CAP 0x3fff7bfc341b |
23199 | #define regBIFPLR4_1_SLOT_CAP_BASE_IDX 5 |
23200 | #define regBIFPLR4_1_SLOT_CNTL 0x3fff7bfc341c |
23201 | #define regBIFPLR4_1_SLOT_CNTL_BASE_IDX 5 |
23202 | #define regBIFPLR4_1_SLOT_STATUS 0x3fff7bfc341c |
23203 | #define regBIFPLR4_1_SLOT_STATUS_BASE_IDX 5 |
23204 | #define regBIFPLR4_1_ROOT_CNTL 0x3fff7bfc341d |
23205 | #define regBIFPLR4_1_ROOT_CNTL_BASE_IDX 5 |
23206 | #define regBIFPLR4_1_ROOT_CAP 0x3fff7bfc341d |
23207 | #define regBIFPLR4_1_ROOT_CAP_BASE_IDX 5 |
23208 | #define regBIFPLR4_1_ROOT_STATUS 0x3fff7bfc341e |
23209 | #define regBIFPLR4_1_ROOT_STATUS_BASE_IDX 5 |
23210 | #define regBIFPLR4_1_DEVICE_CAP2 0x3fff7bfc341f |
23211 | #define regBIFPLR4_1_DEVICE_CAP2_BASE_IDX 5 |
23212 | #define regBIFPLR4_1_DEVICE_CNTL2 0x3fff7bfc3420 |
23213 | #define regBIFPLR4_1_DEVICE_CNTL2_BASE_IDX 5 |
23214 | #define regBIFPLR4_1_DEVICE_STATUS2 0x3fff7bfc3420 |
23215 | #define regBIFPLR4_1_DEVICE_STATUS2_BASE_IDX 5 |
23216 | #define regBIFPLR4_1_LINK_CAP2 0x3fff7bfc3421 |
23217 | #define regBIFPLR4_1_LINK_CAP2_BASE_IDX 5 |
23218 | #define regBIFPLR4_1_LINK_CNTL2 0x3fff7bfc3422 |
23219 | #define regBIFPLR4_1_LINK_CNTL2_BASE_IDX 5 |
23220 | #define regBIFPLR4_1_LINK_STATUS2 0x3fff7bfc3422 |
23221 | #define regBIFPLR4_1_LINK_STATUS2_BASE_IDX 5 |
23222 | #define regBIFPLR4_1_SLOT_CAP2 0x3fff7bfc3423 |
23223 | #define regBIFPLR4_1_SLOT_CAP2_BASE_IDX 5 |
23224 | #define regBIFPLR4_1_SLOT_CNTL2 0x3fff7bfc3424 |
23225 | #define regBIFPLR4_1_SLOT_CNTL2_BASE_IDX 5 |
23226 | #define regBIFPLR4_1_SLOT_STATUS2 0x3fff7bfc3424 |
23227 | #define regBIFPLR4_1_SLOT_STATUS2_BASE_IDX 5 |
23228 | #define regBIFPLR4_1_MSI_CAP_LIST 0x3fff7bfc3428 |
23229 | #define regBIFPLR4_1_MSI_CAP_LIST_BASE_IDX 5 |
23230 | #define regBIFPLR4_1_MSI_MSG_CNTL 0x3fff7bfc3428 |
23231 | #define regBIFPLR4_1_MSI_MSG_CNTL_BASE_IDX 5 |
23232 | #define regBIFPLR4_1_MSI_MSG_ADDR_LO 0x3fff7bfc3429 |
23233 | #define regBIFPLR4_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
23234 | #define regBIFPLR4_1_MSI_MSG_ADDR_HI 0x3fff7bfc342a |
23235 | #define regBIFPLR4_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
23236 | #define regBIFPLR4_1_MSI_MSG_DATA 0x3fff7bfc342a |
23237 | #define regBIFPLR4_1_MSI_MSG_DATA_BASE_IDX 5 |
23238 | #define regBIFPLR4_1_MSI_MSG_DATA_64 0x3fff7bfc342b |
23239 | #define regBIFPLR4_1_MSI_MSG_DATA_64_BASE_IDX 5 |
23240 | #define regBIFPLR4_1_SSID_CAP_LIST 0x3fff7bfc3430 |
23241 | #define regBIFPLR4_1_SSID_CAP_LIST_BASE_IDX 5 |
23242 | #define regBIFPLR4_1_SSID_CAP 0x3fff7bfc3431 |
23243 | #define regBIFPLR4_1_SSID_CAP_BASE_IDX 5 |
23244 | #define regBIFPLR4_1_MSI_MAP_CAP_LIST 0x3fff7bfc3432 |
23245 | #define regBIFPLR4_1_MSI_MAP_CAP_LIST_BASE_IDX 5 |
23246 | #define regBIFPLR4_1_MSI_MAP_CAP 0x3fff7bfc3432 |
23247 | #define regBIFPLR4_1_MSI_MAP_CAP_BASE_IDX 5 |
23248 | #define regBIFPLR4_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff7bfc3440 |
23249 | #define regBIFPLR4_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
23250 | #define regBIFPLR4_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff7bfc3441 |
23251 | #define regBIFPLR4_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
23252 | #define regBIFPLR4_1_PCIE_VENDOR_SPECIFIC1 0x3fff7bfc3442 |
23253 | #define regBIFPLR4_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
23254 | #define regBIFPLR4_1_PCIE_VENDOR_SPECIFIC2 0x3fff7bfc3443 |
23255 | #define regBIFPLR4_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
23256 | #define regBIFPLR4_1_PCIE_VC_ENH_CAP_LIST 0x3fff7bfc3444 |
23257 | #define regBIFPLR4_1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
23258 | #define regBIFPLR4_1_PCIE_PORT_VC_CAP_REG1 0x3fff7bfc3445 |
23259 | #define regBIFPLR4_1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
23260 | #define regBIFPLR4_1_PCIE_PORT_VC_CAP_REG2 0x3fff7bfc3446 |
23261 | #define regBIFPLR4_1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
23262 | #define regBIFPLR4_1_PCIE_PORT_VC_CNTL 0x3fff7bfc3447 |
23263 | #define regBIFPLR4_1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
23264 | #define regBIFPLR4_1_PCIE_PORT_VC_STATUS 0x3fff7bfc3447 |
23265 | #define regBIFPLR4_1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
23266 | #define regBIFPLR4_1_PCIE_VC0_RESOURCE_CAP 0x3fff7bfc3448 |
23267 | #define regBIFPLR4_1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
23268 | #define regBIFPLR4_1_PCIE_VC0_RESOURCE_CNTL 0x3fff7bfc3449 |
23269 | #define regBIFPLR4_1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
23270 | #define regBIFPLR4_1_PCIE_VC0_RESOURCE_STATUS 0x3fff7bfc344a |
23271 | #define regBIFPLR4_1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
23272 | #define regBIFPLR4_1_PCIE_VC1_RESOURCE_CAP 0x3fff7bfc344b |
23273 | #define regBIFPLR4_1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
23274 | #define regBIFPLR4_1_PCIE_VC1_RESOURCE_CNTL 0x3fff7bfc344c |
23275 | #define regBIFPLR4_1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
23276 | #define regBIFPLR4_1_PCIE_VC1_RESOURCE_STATUS 0x3fff7bfc344d |
23277 | #define regBIFPLR4_1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
23278 | #define regBIFPLR4_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x3fff7bfc3450 |
23279 | #define regBIFPLR4_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
23280 | #define regBIFPLR4_1_PCIE_DEV_SERIAL_NUM_DW1 0x3fff7bfc3451 |
23281 | #define regBIFPLR4_1_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
23282 | #define regBIFPLR4_1_PCIE_DEV_SERIAL_NUM_DW2 0x3fff7bfc3452 |
23283 | #define regBIFPLR4_1_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
23284 | #define regBIFPLR4_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff7bfc3454 |
23285 | #define regBIFPLR4_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
23286 | #define regBIFPLR4_1_PCIE_UNCORR_ERR_STATUS 0x3fff7bfc3455 |
23287 | #define regBIFPLR4_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
23288 | #define regBIFPLR4_1_PCIE_UNCORR_ERR_MASK 0x3fff7bfc3456 |
23289 | #define regBIFPLR4_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
23290 | #define regBIFPLR4_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff7bfc3457 |
23291 | #define regBIFPLR4_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
23292 | #define regBIFPLR4_1_PCIE_CORR_ERR_STATUS 0x3fff7bfc3458 |
23293 | #define regBIFPLR4_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
23294 | #define regBIFPLR4_1_PCIE_CORR_ERR_MASK 0x3fff7bfc3459 |
23295 | #define regBIFPLR4_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
23296 | #define regBIFPLR4_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff7bfc345a |
23297 | #define regBIFPLR4_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
23298 | #define regBIFPLR4_1_PCIE_HDR_LOG0 0x3fff7bfc345b |
23299 | #define regBIFPLR4_1_PCIE_HDR_LOG0_BASE_IDX 5 |
23300 | #define regBIFPLR4_1_PCIE_HDR_LOG1 0x3fff7bfc345c |
23301 | #define regBIFPLR4_1_PCIE_HDR_LOG1_BASE_IDX 5 |
23302 | #define regBIFPLR4_1_PCIE_HDR_LOG2 0x3fff7bfc345d |
23303 | #define regBIFPLR4_1_PCIE_HDR_LOG2_BASE_IDX 5 |
23304 | #define regBIFPLR4_1_PCIE_HDR_LOG3 0x3fff7bfc345e |
23305 | #define regBIFPLR4_1_PCIE_HDR_LOG3_BASE_IDX 5 |
23306 | #define regBIFPLR4_1_PCIE_ROOT_ERR_CMD 0x3fff7bfc345f |
23307 | #define regBIFPLR4_1_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
23308 | #define regBIFPLR4_1_PCIE_ROOT_ERR_STATUS 0x3fff7bfc3460 |
23309 | #define regBIFPLR4_1_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
23310 | #define regBIFPLR4_1_PCIE_ERR_SRC_ID 0x3fff7bfc3461 |
23311 | #define regBIFPLR4_1_PCIE_ERR_SRC_ID_BASE_IDX 5 |
23312 | #define regBIFPLR4_1_PCIE_TLP_PREFIX_LOG0 0x3fff7bfc3462 |
23313 | #define regBIFPLR4_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
23314 | #define regBIFPLR4_1_PCIE_TLP_PREFIX_LOG1 0x3fff7bfc3463 |
23315 | #define regBIFPLR4_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
23316 | #define regBIFPLR4_1_PCIE_TLP_PREFIX_LOG2 0x3fff7bfc3464 |
23317 | #define regBIFPLR4_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
23318 | #define regBIFPLR4_1_PCIE_TLP_PREFIX_LOG3 0x3fff7bfc3465 |
23319 | #define regBIFPLR4_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
23320 | #define regBIFPLR4_1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff7bfc349c |
23321 | #define regBIFPLR4_1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
23322 | #define regBIFPLR4_1_PCIE_LINK_CNTL3 0x3fff7bfc349d |
23323 | #define regBIFPLR4_1_PCIE_LINK_CNTL3_BASE_IDX 5 |
23324 | #define regBIFPLR4_1_PCIE_LANE_ERROR_STATUS 0x3fff7bfc349e |
23325 | #define regBIFPLR4_1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
23326 | #define regBIFPLR4_1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff7bfc349f |
23327 | #define regBIFPLR4_1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
23328 | #define regBIFPLR4_1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff7bfc349f |
23329 | #define regBIFPLR4_1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
23330 | #define regBIFPLR4_1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff7bfc34a0 |
23331 | #define regBIFPLR4_1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
23332 | #define regBIFPLR4_1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff7bfc34a0 |
23333 | #define regBIFPLR4_1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
23334 | #define regBIFPLR4_1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff7bfc34a1 |
23335 | #define regBIFPLR4_1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
23336 | #define regBIFPLR4_1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff7bfc34a1 |
23337 | #define regBIFPLR4_1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
23338 | #define regBIFPLR4_1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff7bfc34a2 |
23339 | #define regBIFPLR4_1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
23340 | #define regBIFPLR4_1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff7bfc34a2 |
23341 | #define regBIFPLR4_1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
23342 | #define regBIFPLR4_1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff7bfc34a3 |
23343 | #define regBIFPLR4_1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
23344 | #define regBIFPLR4_1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff7bfc34a3 |
23345 | #define regBIFPLR4_1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
23346 | #define regBIFPLR4_1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff7bfc34a4 |
23347 | #define regBIFPLR4_1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
23348 | #define regBIFPLR4_1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff7bfc34a4 |
23349 | #define regBIFPLR4_1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
23350 | #define regBIFPLR4_1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff7bfc34a5 |
23351 | #define regBIFPLR4_1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
23352 | #define regBIFPLR4_1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff7bfc34a5 |
23353 | #define regBIFPLR4_1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
23354 | #define regBIFPLR4_1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff7bfc34a6 |
23355 | #define regBIFPLR4_1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
23356 | #define regBIFPLR4_1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff7bfc34a6 |
23357 | #define regBIFPLR4_1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
23358 | #define regBIFPLR4_1_PCIE_ACS_ENH_CAP_LIST 0x3fff7bfc34a8 |
23359 | #define regBIFPLR4_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
23360 | #define regBIFPLR4_1_PCIE_ACS_CAP 0x3fff7bfc34a9 |
23361 | #define regBIFPLR4_1_PCIE_ACS_CAP_BASE_IDX 5 |
23362 | #define regBIFPLR4_1_PCIE_ACS_CNTL 0x3fff7bfc34a9 |
23363 | #define regBIFPLR4_1_PCIE_ACS_CNTL_BASE_IDX 5 |
23364 | #define regBIFPLR4_1_PCIE_MC_ENH_CAP_LIST 0x3fff7bfc34bc |
23365 | #define regBIFPLR4_1_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
23366 | #define regBIFPLR4_1_PCIE_MC_CAP 0x3fff7bfc34bd |
23367 | #define regBIFPLR4_1_PCIE_MC_CAP_BASE_IDX 5 |
23368 | #define regBIFPLR4_1_PCIE_MC_CNTL 0x3fff7bfc34bd |
23369 | #define regBIFPLR4_1_PCIE_MC_CNTL_BASE_IDX 5 |
23370 | #define regBIFPLR4_1_PCIE_MC_ADDR0 0x3fff7bfc34be |
23371 | #define regBIFPLR4_1_PCIE_MC_ADDR0_BASE_IDX 5 |
23372 | #define regBIFPLR4_1_PCIE_MC_ADDR1 0x3fff7bfc34bf |
23373 | #define regBIFPLR4_1_PCIE_MC_ADDR1_BASE_IDX 5 |
23374 | #define regBIFPLR4_1_PCIE_MC_RCV0 0x3fff7bfc34c0 |
23375 | #define regBIFPLR4_1_PCIE_MC_RCV0_BASE_IDX 5 |
23376 | #define regBIFPLR4_1_PCIE_MC_RCV1 0x3fff7bfc34c1 |
23377 | #define regBIFPLR4_1_PCIE_MC_RCV1_BASE_IDX 5 |
23378 | #define regBIFPLR4_1_PCIE_MC_BLOCK_ALL0 0x3fff7bfc34c2 |
23379 | #define regBIFPLR4_1_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
23380 | #define regBIFPLR4_1_PCIE_MC_BLOCK_ALL1 0x3fff7bfc34c3 |
23381 | #define regBIFPLR4_1_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
23382 | #define regBIFPLR4_1_PCIE_MC_BLOCK_UNTRANSLATED_0 0x3fff7bfc34c4 |
23383 | #define regBIFPLR4_1_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
23384 | #define regBIFPLR4_1_PCIE_MC_BLOCK_UNTRANSLATED_1 0x3fff7bfc34c5 |
23385 | #define regBIFPLR4_1_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
23386 | #define regBIFPLR4_1_PCIE_MC_OVERLAY_BAR0 0x3fff7bfc34c6 |
23387 | #define regBIFPLR4_1_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
23388 | #define regBIFPLR4_1_PCIE_MC_OVERLAY_BAR1 0x3fff7bfc34c7 |
23389 | #define regBIFPLR4_1_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
23390 | #define regBIFPLR4_1_PCIE_L1_PM_SUB_CAP_LIST 0x3fff7bfc34dc |
23391 | #define regBIFPLR4_1_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
23392 | #define regBIFPLR4_1_PCIE_L1_PM_SUB_CAP 0x3fff7bfc34dd |
23393 | #define regBIFPLR4_1_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
23394 | #define regBIFPLR4_1_PCIE_L1_PM_SUB_CNTL 0x3fff7bfc34de |
23395 | #define regBIFPLR4_1_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
23396 | #define regBIFPLR4_1_PCIE_L1_PM_SUB_CNTL2 0x3fff7bfc34df |
23397 | #define regBIFPLR4_1_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
23398 | #define regBIFPLR4_1_PCIE_DPC_ENH_CAP_LIST 0x3fff7bfc34e0 |
23399 | #define regBIFPLR4_1_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
23400 | #define regBIFPLR4_1_PCIE_DPC_CAP_LIST 0x3fff7bfc34e1 |
23401 | #define regBIFPLR4_1_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
23402 | #define regBIFPLR4_1_PCIE_DPC_CNTL 0x3fff7bfc34e1 |
23403 | #define regBIFPLR4_1_PCIE_DPC_CNTL_BASE_IDX 5 |
23404 | #define regBIFPLR4_1_PCIE_DPC_STATUS 0x3fff7bfc34e2 |
23405 | #define regBIFPLR4_1_PCIE_DPC_STATUS_BASE_IDX 5 |
23406 | #define regBIFPLR4_1_PCIE_DPC_ERROR_SOURCE_ID 0x3fff7bfc34e2 |
23407 | #define regBIFPLR4_1_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
23408 | #define regBIFPLR4_1_PCIE_RP_PIO_STATUS 0x3fff7bfc34e3 |
23409 | #define regBIFPLR4_1_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
23410 | #define regBIFPLR4_1_PCIE_RP_PIO_MASK 0x3fff7bfc34e4 |
23411 | #define regBIFPLR4_1_PCIE_RP_PIO_MASK_BASE_IDX 5 |
23412 | #define regBIFPLR4_1_PCIE_RP_PIO_SEVERITY 0x3fff7bfc34e5 |
23413 | #define regBIFPLR4_1_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
23414 | #define regBIFPLR4_1_PCIE_RP_PIO_SYSERROR 0x3fff7bfc34e6 |
23415 | #define regBIFPLR4_1_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
23416 | #define regBIFPLR4_1_PCIE_RP_PIO_EXCEPTION 0x3fff7bfc34e7 |
23417 | #define regBIFPLR4_1_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
23418 | #define regBIFPLR4_1_PCIE_RP_PIO_HDR_LOG0 0x3fff7bfc34e8 |
23419 | #define regBIFPLR4_1_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
23420 | #define regBIFPLR4_1_PCIE_RP_PIO_HDR_LOG1 0x3fff7bfc34e9 |
23421 | #define regBIFPLR4_1_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
23422 | #define regBIFPLR4_1_PCIE_RP_PIO_HDR_LOG2 0x3fff7bfc34ea |
23423 | #define regBIFPLR4_1_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
23424 | #define regBIFPLR4_1_PCIE_RP_PIO_HDR_LOG3 0x3fff7bfc34eb |
23425 | #define regBIFPLR4_1_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
23426 | #define regBIFPLR4_1_PCIE_RP_PIO_PREFIX_LOG0 0x3fff7bfc34ed |
23427 | #define regBIFPLR4_1_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
23428 | #define regBIFPLR4_1_PCIE_RP_PIO_PREFIX_LOG1 0x3fff7bfc34ee |
23429 | #define regBIFPLR4_1_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
23430 | #define regBIFPLR4_1_PCIE_RP_PIO_PREFIX_LOG2 0x3fff7bfc34ef |
23431 | #define regBIFPLR4_1_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
23432 | #define regBIFPLR4_1_PCIE_RP_PIO_PREFIX_LOG3 0x3fff7bfc34f0 |
23433 | #define regBIFPLR4_1_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
23434 | #define regBIFPLR4_1_PCIE_ESM_CAP_LIST 0x3fff7bfc34f1 |
23435 | #define regBIFPLR4_1_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
23436 | #define 0x3fff7bfc34f2 |
23437 | #define 5 |
23438 | #define 0x3fff7bfc34f3 |
23439 | #define 5 |
23440 | #define regBIFPLR4_1_PCIE_ESM_STATUS 0x3fff7bfc34f3 |
23441 | #define regBIFPLR4_1_PCIE_ESM_STATUS_BASE_IDX 5 |
23442 | #define regBIFPLR4_1_PCIE_ESM_CTRL 0x3fff7bfc34f4 |
23443 | #define regBIFPLR4_1_PCIE_ESM_CTRL_BASE_IDX 5 |
23444 | #define regBIFPLR4_1_PCIE_ESM_CAP_1 0x3fff7bfc34f5 |
23445 | #define regBIFPLR4_1_PCIE_ESM_CAP_1_BASE_IDX 5 |
23446 | #define regBIFPLR4_1_PCIE_ESM_CAP_2 0x3fff7bfc34f6 |
23447 | #define regBIFPLR4_1_PCIE_ESM_CAP_2_BASE_IDX 5 |
23448 | #define regBIFPLR4_1_PCIE_ESM_CAP_3 0x3fff7bfc34f7 |
23449 | #define regBIFPLR4_1_PCIE_ESM_CAP_3_BASE_IDX 5 |
23450 | #define regBIFPLR4_1_PCIE_ESM_CAP_4 0x3fff7bfc34f8 |
23451 | #define regBIFPLR4_1_PCIE_ESM_CAP_4_BASE_IDX 5 |
23452 | #define regBIFPLR4_1_PCIE_ESM_CAP_5 0x3fff7bfc34f9 |
23453 | #define regBIFPLR4_1_PCIE_ESM_CAP_5_BASE_IDX 5 |
23454 | #define regBIFPLR4_1_PCIE_ESM_CAP_6 0x3fff7bfc34fa |
23455 | #define regBIFPLR4_1_PCIE_ESM_CAP_6_BASE_IDX 5 |
23456 | #define regBIFPLR4_1_PCIE_ESM_CAP_7 0x3fff7bfc34fb |
23457 | #define regBIFPLR4_1_PCIE_ESM_CAP_7_BASE_IDX 5 |
23458 | #define regBIFPLR4_1_PCIE_DLF_ENH_CAP_LIST 0x3fff7bfc3500 |
23459 | #define regBIFPLR4_1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
23460 | #define regBIFPLR4_1_DATA_LINK_FEATURE_CAP 0x3fff7bfc3501 |
23461 | #define regBIFPLR4_1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
23462 | #define regBIFPLR4_1_DATA_LINK_FEATURE_STATUS 0x3fff7bfc3502 |
23463 | #define regBIFPLR4_1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
23464 | #define regBIFPLR4_1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff7bfc3504 |
23465 | #define regBIFPLR4_1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
23466 | #define regBIFPLR4_1_LINK_CAP_16GT 0x3fff7bfc3505 |
23467 | #define regBIFPLR4_1_LINK_CAP_16GT_BASE_IDX 5 |
23468 | #define regBIFPLR4_1_LINK_CNTL_16GT 0x3fff7bfc3506 |
23469 | #define regBIFPLR4_1_LINK_CNTL_16GT_BASE_IDX 5 |
23470 | #define regBIFPLR4_1_LINK_STATUS_16GT 0x3fff7bfc3507 |
23471 | #define regBIFPLR4_1_LINK_STATUS_16GT_BASE_IDX 5 |
23472 | #define regBIFPLR4_1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc3508 |
23473 | #define regBIFPLR4_1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
23474 | #define regBIFPLR4_1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc3509 |
23475 | #define regBIFPLR4_1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
23476 | #define regBIFPLR4_1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc350a |
23477 | #define regBIFPLR4_1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
23478 | #define regBIFPLR4_1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff7bfc350c |
23479 | #define regBIFPLR4_1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23480 | #define regBIFPLR4_1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff7bfc350c |
23481 | #define regBIFPLR4_1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23482 | #define regBIFPLR4_1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff7bfc350c |
23483 | #define regBIFPLR4_1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23484 | #define regBIFPLR4_1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff7bfc350c |
23485 | #define regBIFPLR4_1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23486 | #define regBIFPLR4_1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff7bfc350d |
23487 | #define regBIFPLR4_1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23488 | #define regBIFPLR4_1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff7bfc350d |
23489 | #define regBIFPLR4_1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23490 | #define regBIFPLR4_1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff7bfc350d |
23491 | #define regBIFPLR4_1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23492 | #define regBIFPLR4_1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff7bfc350d |
23493 | #define regBIFPLR4_1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23494 | #define regBIFPLR4_1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff7bfc350e |
23495 | #define regBIFPLR4_1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23496 | #define regBIFPLR4_1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff7bfc350e |
23497 | #define regBIFPLR4_1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23498 | #define regBIFPLR4_1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff7bfc350e |
23499 | #define regBIFPLR4_1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23500 | #define regBIFPLR4_1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff7bfc350e |
23501 | #define regBIFPLR4_1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23502 | #define regBIFPLR4_1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff7bfc350f |
23503 | #define regBIFPLR4_1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23504 | #define regBIFPLR4_1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff7bfc350f |
23505 | #define regBIFPLR4_1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23506 | #define regBIFPLR4_1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff7bfc350f |
23507 | #define regBIFPLR4_1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23508 | #define regBIFPLR4_1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff7bfc350f |
23509 | #define regBIFPLR4_1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
23510 | #define regBIFPLR4_1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff7bfc3510 |
23511 | #define regBIFPLR4_1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
23512 | #define regBIFPLR4_1_MARGINING_PORT_CAP 0x3fff7bfc3511 |
23513 | #define regBIFPLR4_1_MARGINING_PORT_CAP_BASE_IDX 5 |
23514 | #define regBIFPLR4_1_MARGINING_PORT_STATUS 0x3fff7bfc3511 |
23515 | #define regBIFPLR4_1_MARGINING_PORT_STATUS_BASE_IDX 5 |
23516 | #define regBIFPLR4_1_LANE_0_MARGINING_LANE_CNTL 0x3fff7bfc3512 |
23517 | #define regBIFPLR4_1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
23518 | #define regBIFPLR4_1_LANE_0_MARGINING_LANE_STATUS 0x3fff7bfc3512 |
23519 | #define regBIFPLR4_1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
23520 | #define regBIFPLR4_1_LANE_1_MARGINING_LANE_CNTL 0x3fff7bfc3513 |
23521 | #define regBIFPLR4_1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
23522 | #define regBIFPLR4_1_LANE_1_MARGINING_LANE_STATUS 0x3fff7bfc3513 |
23523 | #define regBIFPLR4_1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
23524 | #define regBIFPLR4_1_LANE_2_MARGINING_LANE_CNTL 0x3fff7bfc3514 |
23525 | #define regBIFPLR4_1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
23526 | #define regBIFPLR4_1_LANE_2_MARGINING_LANE_STATUS 0x3fff7bfc3514 |
23527 | #define regBIFPLR4_1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
23528 | #define regBIFPLR4_1_LANE_3_MARGINING_LANE_CNTL 0x3fff7bfc3515 |
23529 | #define regBIFPLR4_1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
23530 | #define regBIFPLR4_1_LANE_3_MARGINING_LANE_STATUS 0x3fff7bfc3515 |
23531 | #define regBIFPLR4_1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
23532 | #define regBIFPLR4_1_LANE_4_MARGINING_LANE_CNTL 0x3fff7bfc3516 |
23533 | #define regBIFPLR4_1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
23534 | #define regBIFPLR4_1_LANE_4_MARGINING_LANE_STATUS 0x3fff7bfc3516 |
23535 | #define regBIFPLR4_1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
23536 | #define regBIFPLR4_1_LANE_5_MARGINING_LANE_CNTL 0x3fff7bfc3517 |
23537 | #define regBIFPLR4_1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
23538 | #define regBIFPLR4_1_LANE_5_MARGINING_LANE_STATUS 0x3fff7bfc3517 |
23539 | #define regBIFPLR4_1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
23540 | #define regBIFPLR4_1_LANE_6_MARGINING_LANE_CNTL 0x3fff7bfc3518 |
23541 | #define regBIFPLR4_1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
23542 | #define regBIFPLR4_1_LANE_6_MARGINING_LANE_STATUS 0x3fff7bfc3518 |
23543 | #define regBIFPLR4_1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
23544 | #define regBIFPLR4_1_LANE_7_MARGINING_LANE_CNTL 0x3fff7bfc3519 |
23545 | #define regBIFPLR4_1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
23546 | #define regBIFPLR4_1_LANE_7_MARGINING_LANE_STATUS 0x3fff7bfc3519 |
23547 | #define regBIFPLR4_1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
23548 | #define regBIFPLR4_1_LANE_8_MARGINING_LANE_CNTL 0x3fff7bfc351a |
23549 | #define regBIFPLR4_1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
23550 | #define regBIFPLR4_1_LANE_8_MARGINING_LANE_STATUS 0x3fff7bfc351a |
23551 | #define regBIFPLR4_1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
23552 | #define regBIFPLR4_1_LANE_9_MARGINING_LANE_CNTL 0x3fff7bfc351b |
23553 | #define regBIFPLR4_1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
23554 | #define regBIFPLR4_1_LANE_9_MARGINING_LANE_STATUS 0x3fff7bfc351b |
23555 | #define regBIFPLR4_1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
23556 | #define regBIFPLR4_1_LANE_10_MARGINING_LANE_CNTL 0x3fff7bfc351c |
23557 | #define regBIFPLR4_1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
23558 | #define regBIFPLR4_1_LANE_10_MARGINING_LANE_STATUS 0x3fff7bfc351c |
23559 | #define regBIFPLR4_1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
23560 | #define regBIFPLR4_1_LANE_11_MARGINING_LANE_CNTL 0x3fff7bfc351d |
23561 | #define regBIFPLR4_1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
23562 | #define regBIFPLR4_1_LANE_11_MARGINING_LANE_STATUS 0x3fff7bfc351d |
23563 | #define regBIFPLR4_1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
23564 | #define regBIFPLR4_1_LANE_12_MARGINING_LANE_CNTL 0x3fff7bfc351e |
23565 | #define regBIFPLR4_1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
23566 | #define regBIFPLR4_1_LANE_12_MARGINING_LANE_STATUS 0x3fff7bfc351e |
23567 | #define regBIFPLR4_1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
23568 | #define regBIFPLR4_1_LANE_13_MARGINING_LANE_CNTL 0x3fff7bfc351f |
23569 | #define regBIFPLR4_1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
23570 | #define regBIFPLR4_1_LANE_13_MARGINING_LANE_STATUS 0x3fff7bfc351f |
23571 | #define regBIFPLR4_1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
23572 | #define regBIFPLR4_1_LANE_14_MARGINING_LANE_CNTL 0x3fff7bfc3520 |
23573 | #define regBIFPLR4_1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
23574 | #define regBIFPLR4_1_LANE_14_MARGINING_LANE_STATUS 0x3fff7bfc3520 |
23575 | #define regBIFPLR4_1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
23576 | #define regBIFPLR4_1_LANE_15_MARGINING_LANE_CNTL 0x3fff7bfc3521 |
23577 | #define regBIFPLR4_1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
23578 | #define regBIFPLR4_1_LANE_15_MARGINING_LANE_STATUS 0x3fff7bfc3521 |
23579 | #define regBIFPLR4_1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
23580 | #define regBIFPLR4_1_PCIE_CCIX_CAP_LIST 0x3fff7bfc3522 |
23581 | #define regBIFPLR4_1_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
23582 | #define 0x3fff7bfc3523 |
23583 | #define 5 |
23584 | #define 0x3fff7bfc3524 |
23585 | #define 5 |
23586 | #define regBIFPLR4_1_PCIE_CCIX_CAP 0x3fff7bfc3524 |
23587 | #define regBIFPLR4_1_PCIE_CCIX_CAP_BASE_IDX 5 |
23588 | #define regBIFPLR4_1_PCIE_CCIX_ESM_REQD_CAP 0x3fff7bfc3525 |
23589 | #define regBIFPLR4_1_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
23590 | #define regBIFPLR4_1_PCIE_CCIX_ESM_OPTL_CAP 0x3fff7bfc3526 |
23591 | #define regBIFPLR4_1_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
23592 | #define regBIFPLR4_1_PCIE_CCIX_ESM_STATUS 0x3fff7bfc3527 |
23593 | #define regBIFPLR4_1_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
23594 | #define regBIFPLR4_1_PCIE_CCIX_ESM_CNTL 0x3fff7bfc3528 |
23595 | #define regBIFPLR4_1_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
23596 | #define regBIFPLR4_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x3fff7bfc3529 |
23597 | #define regBIFPLR4_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23598 | #define regBIFPLR4_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x3fff7bfc3529 |
23599 | #define regBIFPLR4_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23600 | #define regBIFPLR4_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x3fff7bfc3529 |
23601 | #define regBIFPLR4_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23602 | #define regBIFPLR4_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x3fff7bfc3529 |
23603 | #define regBIFPLR4_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23604 | #define regBIFPLR4_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x3fff7bfc352a |
23605 | #define regBIFPLR4_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23606 | #define regBIFPLR4_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x3fff7bfc352a |
23607 | #define regBIFPLR4_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23608 | #define regBIFPLR4_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x3fff7bfc352a |
23609 | #define regBIFPLR4_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23610 | #define regBIFPLR4_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x3fff7bfc352a |
23611 | #define regBIFPLR4_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23612 | #define regBIFPLR4_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x3fff7bfc352b |
23613 | #define regBIFPLR4_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23614 | #define regBIFPLR4_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x3fff7bfc352b |
23615 | #define regBIFPLR4_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23616 | #define regBIFPLR4_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x3fff7bfc352b |
23617 | #define regBIFPLR4_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23618 | #define regBIFPLR4_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x3fff7bfc352b |
23619 | #define regBIFPLR4_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23620 | #define regBIFPLR4_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x3fff7bfc352c |
23621 | #define regBIFPLR4_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23622 | #define regBIFPLR4_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x3fff7bfc352c |
23623 | #define regBIFPLR4_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23624 | #define regBIFPLR4_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x3fff7bfc352c |
23625 | #define regBIFPLR4_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23626 | #define regBIFPLR4_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x3fff7bfc352c |
23627 | #define regBIFPLR4_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
23628 | #define regBIFPLR4_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x3fff7bfc352d |
23629 | #define regBIFPLR4_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23630 | #define regBIFPLR4_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x3fff7bfc352d |
23631 | #define regBIFPLR4_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23632 | #define regBIFPLR4_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x3fff7bfc352d |
23633 | #define regBIFPLR4_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23634 | #define regBIFPLR4_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x3fff7bfc352d |
23635 | #define regBIFPLR4_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23636 | #define regBIFPLR4_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x3fff7bfc352e |
23637 | #define regBIFPLR4_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23638 | #define regBIFPLR4_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x3fff7bfc352e |
23639 | #define regBIFPLR4_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23640 | #define regBIFPLR4_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x3fff7bfc352e |
23641 | #define regBIFPLR4_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23642 | #define regBIFPLR4_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x3fff7bfc352e |
23643 | #define regBIFPLR4_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23644 | #define regBIFPLR4_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x3fff7bfc352f |
23645 | #define regBIFPLR4_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23646 | #define regBIFPLR4_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x3fff7bfc352f |
23647 | #define regBIFPLR4_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23648 | #define regBIFPLR4_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x3fff7bfc352f |
23649 | #define regBIFPLR4_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23650 | #define regBIFPLR4_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x3fff7bfc352f |
23651 | #define regBIFPLR4_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23652 | #define regBIFPLR4_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x3fff7bfc3530 |
23653 | #define regBIFPLR4_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23654 | #define regBIFPLR4_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x3fff7bfc3530 |
23655 | #define regBIFPLR4_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23656 | #define regBIFPLR4_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x3fff7bfc3530 |
23657 | #define regBIFPLR4_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23658 | #define regBIFPLR4_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x3fff7bfc3530 |
23659 | #define regBIFPLR4_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
23660 | #define regBIFPLR4_1_PCIE_CCIX_TRANS_CAP 0x3fff7bfc3531 |
23661 | #define regBIFPLR4_1_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
23662 | #define regBIFPLR4_1_PCIE_CCIX_TRANS_CNTL 0x3fff7bfc3532 |
23663 | #define regBIFPLR4_1_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
23664 | |
23665 | |
23666 | // addressBlock: nbio_pcie0_bifplr5_cfgdecp |
23667 | // base address: 0xfffe0000e000 |
23668 | #define regBIFPLR5_1_VENDOR_ID 0x3fff7bfc3800 |
23669 | #define regBIFPLR5_1_VENDOR_ID_BASE_IDX 5 |
23670 | #define regBIFPLR5_1_DEVICE_ID 0x3fff7bfc3800 |
23671 | #define regBIFPLR5_1_DEVICE_ID_BASE_IDX 5 |
23672 | #define regBIFPLR5_1_COMMAND 0x3fff7bfc3801 |
23673 | #define regBIFPLR5_1_COMMAND_BASE_IDX 5 |
23674 | #define regBIFPLR5_1_STATUS 0x3fff7bfc3801 |
23675 | #define regBIFPLR5_1_STATUS_BASE_IDX 5 |
23676 | #define regBIFPLR5_1_REVISION_ID 0x3fff7bfc3802 |
23677 | #define regBIFPLR5_1_REVISION_ID_BASE_IDX 5 |
23678 | #define regBIFPLR5_1_PROG_INTERFACE 0x3fff7bfc3802 |
23679 | #define regBIFPLR5_1_PROG_INTERFACE_BASE_IDX 5 |
23680 | #define regBIFPLR5_1_SUB_CLASS 0x3fff7bfc3802 |
23681 | #define regBIFPLR5_1_SUB_CLASS_BASE_IDX 5 |
23682 | #define regBIFPLR5_1_BASE_CLASS 0x3fff7bfc3802 |
23683 | #define regBIFPLR5_1_BASE_CLASS_BASE_IDX 5 |
23684 | #define regBIFPLR5_1_CACHE_LINE 0x3fff7bfc3803 |
23685 | #define regBIFPLR5_1_CACHE_LINE_BASE_IDX 5 |
23686 | #define regBIFPLR5_1_LATENCY 0x3fff7bfc3803 |
23687 | #define regBIFPLR5_1_LATENCY_BASE_IDX 5 |
23688 | #define 0x3fff7bfc3803 |
23689 | #define 5 |
23690 | #define regBIFPLR5_1_BIST 0x3fff7bfc3803 |
23691 | #define regBIFPLR5_1_BIST_BASE_IDX 5 |
23692 | #define regBIFPLR5_1_SUB_BUS_NUMBER_LATENCY 0x3fff7bfc3806 |
23693 | #define regBIFPLR5_1_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
23694 | #define regBIFPLR5_1_IO_BASE_LIMIT 0x3fff7bfc3807 |
23695 | #define regBIFPLR5_1_IO_BASE_LIMIT_BASE_IDX 5 |
23696 | #define regBIFPLR5_1_SECONDARY_STATUS 0x3fff7bfc3807 |
23697 | #define regBIFPLR5_1_SECONDARY_STATUS_BASE_IDX 5 |
23698 | #define regBIFPLR5_1_MEM_BASE_LIMIT 0x3fff7bfc3808 |
23699 | #define regBIFPLR5_1_MEM_BASE_LIMIT_BASE_IDX 5 |
23700 | #define regBIFPLR5_1_PREF_BASE_LIMIT 0x3fff7bfc3809 |
23701 | #define regBIFPLR5_1_PREF_BASE_LIMIT_BASE_IDX 5 |
23702 | #define regBIFPLR5_1_PREF_BASE_UPPER 0x3fff7bfc380a |
23703 | #define regBIFPLR5_1_PREF_BASE_UPPER_BASE_IDX 5 |
23704 | #define regBIFPLR5_1_PREF_LIMIT_UPPER 0x3fff7bfc380b |
23705 | #define regBIFPLR5_1_PREF_LIMIT_UPPER_BASE_IDX 5 |
23706 | #define regBIFPLR5_1_IO_BASE_LIMIT_HI 0x3fff7bfc380c |
23707 | #define regBIFPLR5_1_IO_BASE_LIMIT_HI_BASE_IDX 5 |
23708 | #define regBIFPLR5_1_CAP_PTR 0x3fff7bfc380d |
23709 | #define regBIFPLR5_1_CAP_PTR_BASE_IDX 5 |
23710 | #define regBIFPLR5_1_ROM_BASE_ADDR 0x3fff7bfc380e |
23711 | #define regBIFPLR5_1_ROM_BASE_ADDR_BASE_IDX 5 |
23712 | #define regBIFPLR5_1_INTERRUPT_LINE 0x3fff7bfc380f |
23713 | #define regBIFPLR5_1_INTERRUPT_LINE_BASE_IDX 5 |
23714 | #define regBIFPLR5_1_INTERRUPT_PIN 0x3fff7bfc380f |
23715 | #define regBIFPLR5_1_INTERRUPT_PIN_BASE_IDX 5 |
23716 | #define regBIFPLR5_1_IRQ_BRIDGE_CNTL 0x3fff7bfc380f |
23717 | #define regBIFPLR5_1_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
23718 | #define regBIFPLR5_1_EXT_BRIDGE_CNTL 0x3fff7bfc3810 |
23719 | #define regBIFPLR5_1_EXT_BRIDGE_CNTL_BASE_IDX 5 |
23720 | #define regBIFPLR5_1_VENDOR_CAP_LIST 0x3fff7bfc3812 |
23721 | #define regBIFPLR5_1_VENDOR_CAP_LIST_BASE_IDX 5 |
23722 | #define regBIFPLR5_1_ADAPTER_ID_W 0x3fff7bfc3813 |
23723 | #define regBIFPLR5_1_ADAPTER_ID_W_BASE_IDX 5 |
23724 | #define regBIFPLR5_1_PMI_CAP_LIST 0x3fff7bfc3814 |
23725 | #define regBIFPLR5_1_PMI_CAP_LIST_BASE_IDX 5 |
23726 | #define regBIFPLR5_1_PMI_CAP 0x3fff7bfc3814 |
23727 | #define regBIFPLR5_1_PMI_CAP_BASE_IDX 5 |
23728 | #define regBIFPLR5_1_PMI_STATUS_CNTL 0x3fff7bfc3815 |
23729 | #define regBIFPLR5_1_PMI_STATUS_CNTL_BASE_IDX 5 |
23730 | #define regBIFPLR5_1_PCIE_CAP_LIST 0x3fff7bfc3816 |
23731 | #define regBIFPLR5_1_PCIE_CAP_LIST_BASE_IDX 5 |
23732 | #define regBIFPLR5_1_PCIE_CAP 0x3fff7bfc3816 |
23733 | #define regBIFPLR5_1_PCIE_CAP_BASE_IDX 5 |
23734 | #define regBIFPLR5_1_DEVICE_CAP 0x3fff7bfc3817 |
23735 | #define regBIFPLR5_1_DEVICE_CAP_BASE_IDX 5 |
23736 | #define regBIFPLR5_1_DEVICE_CNTL 0x3fff7bfc3818 |
23737 | #define regBIFPLR5_1_DEVICE_CNTL_BASE_IDX 5 |
23738 | #define regBIFPLR5_1_DEVICE_STATUS 0x3fff7bfc3818 |
23739 | #define regBIFPLR5_1_DEVICE_STATUS_BASE_IDX 5 |
23740 | #define regBIFPLR5_1_LINK_CAP 0x3fff7bfc3819 |
23741 | #define regBIFPLR5_1_LINK_CAP_BASE_IDX 5 |
23742 | #define regBIFPLR5_1_LINK_CNTL 0x3fff7bfc381a |
23743 | #define regBIFPLR5_1_LINK_CNTL_BASE_IDX 5 |
23744 | #define regBIFPLR5_1_LINK_STATUS 0x3fff7bfc381a |
23745 | #define regBIFPLR5_1_LINK_STATUS_BASE_IDX 5 |
23746 | #define regBIFPLR5_1_SLOT_CAP 0x3fff7bfc381b |
23747 | #define regBIFPLR5_1_SLOT_CAP_BASE_IDX 5 |
23748 | #define regBIFPLR5_1_SLOT_CNTL 0x3fff7bfc381c |
23749 | #define regBIFPLR5_1_SLOT_CNTL_BASE_IDX 5 |
23750 | #define regBIFPLR5_1_SLOT_STATUS 0x3fff7bfc381c |
23751 | #define regBIFPLR5_1_SLOT_STATUS_BASE_IDX 5 |
23752 | #define regBIFPLR5_1_ROOT_CNTL 0x3fff7bfc381d |
23753 | #define regBIFPLR5_1_ROOT_CNTL_BASE_IDX 5 |
23754 | #define regBIFPLR5_1_ROOT_CAP 0x3fff7bfc381d |
23755 | #define regBIFPLR5_1_ROOT_CAP_BASE_IDX 5 |
23756 | #define regBIFPLR5_1_ROOT_STATUS 0x3fff7bfc381e |
23757 | #define regBIFPLR5_1_ROOT_STATUS_BASE_IDX 5 |
23758 | #define regBIFPLR5_1_DEVICE_CAP2 0x3fff7bfc381f |
23759 | #define regBIFPLR5_1_DEVICE_CAP2_BASE_IDX 5 |
23760 | #define regBIFPLR5_1_DEVICE_CNTL2 0x3fff7bfc3820 |
23761 | #define regBIFPLR5_1_DEVICE_CNTL2_BASE_IDX 5 |
23762 | #define regBIFPLR5_1_DEVICE_STATUS2 0x3fff7bfc3820 |
23763 | #define regBIFPLR5_1_DEVICE_STATUS2_BASE_IDX 5 |
23764 | #define regBIFPLR5_1_LINK_CAP2 0x3fff7bfc3821 |
23765 | #define regBIFPLR5_1_LINK_CAP2_BASE_IDX 5 |
23766 | #define regBIFPLR5_1_LINK_CNTL2 0x3fff7bfc3822 |
23767 | #define regBIFPLR5_1_LINK_CNTL2_BASE_IDX 5 |
23768 | #define regBIFPLR5_1_LINK_STATUS2 0x3fff7bfc3822 |
23769 | #define regBIFPLR5_1_LINK_STATUS2_BASE_IDX 5 |
23770 | #define regBIFPLR5_1_SLOT_CAP2 0x3fff7bfc3823 |
23771 | #define regBIFPLR5_1_SLOT_CAP2_BASE_IDX 5 |
23772 | #define regBIFPLR5_1_SLOT_CNTL2 0x3fff7bfc3824 |
23773 | #define regBIFPLR5_1_SLOT_CNTL2_BASE_IDX 5 |
23774 | #define regBIFPLR5_1_SLOT_STATUS2 0x3fff7bfc3824 |
23775 | #define regBIFPLR5_1_SLOT_STATUS2_BASE_IDX 5 |
23776 | #define regBIFPLR5_1_MSI_CAP_LIST 0x3fff7bfc3828 |
23777 | #define regBIFPLR5_1_MSI_CAP_LIST_BASE_IDX 5 |
23778 | #define regBIFPLR5_1_MSI_MSG_CNTL 0x3fff7bfc3828 |
23779 | #define regBIFPLR5_1_MSI_MSG_CNTL_BASE_IDX 5 |
23780 | #define regBIFPLR5_1_MSI_MSG_ADDR_LO 0x3fff7bfc3829 |
23781 | #define regBIFPLR5_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
23782 | #define regBIFPLR5_1_MSI_MSG_ADDR_HI 0x3fff7bfc382a |
23783 | #define regBIFPLR5_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
23784 | #define regBIFPLR5_1_MSI_MSG_DATA 0x3fff7bfc382a |
23785 | #define regBIFPLR5_1_MSI_MSG_DATA_BASE_IDX 5 |
23786 | #define regBIFPLR5_1_MSI_MSG_DATA_64 0x3fff7bfc382b |
23787 | #define regBIFPLR5_1_MSI_MSG_DATA_64_BASE_IDX 5 |
23788 | #define regBIFPLR5_1_SSID_CAP_LIST 0x3fff7bfc3830 |
23789 | #define regBIFPLR5_1_SSID_CAP_LIST_BASE_IDX 5 |
23790 | #define regBIFPLR5_1_SSID_CAP 0x3fff7bfc3831 |
23791 | #define regBIFPLR5_1_SSID_CAP_BASE_IDX 5 |
23792 | #define regBIFPLR5_1_MSI_MAP_CAP_LIST 0x3fff7bfc3832 |
23793 | #define regBIFPLR5_1_MSI_MAP_CAP_LIST_BASE_IDX 5 |
23794 | #define regBIFPLR5_1_MSI_MAP_CAP 0x3fff7bfc3832 |
23795 | #define regBIFPLR5_1_MSI_MAP_CAP_BASE_IDX 5 |
23796 | #define regBIFPLR5_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff7bfc3840 |
23797 | #define regBIFPLR5_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
23798 | #define regBIFPLR5_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff7bfc3841 |
23799 | #define regBIFPLR5_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
23800 | #define regBIFPLR5_1_PCIE_VENDOR_SPECIFIC1 0x3fff7bfc3842 |
23801 | #define regBIFPLR5_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
23802 | #define regBIFPLR5_1_PCIE_VENDOR_SPECIFIC2 0x3fff7bfc3843 |
23803 | #define regBIFPLR5_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
23804 | #define regBIFPLR5_1_PCIE_VC_ENH_CAP_LIST 0x3fff7bfc3844 |
23805 | #define regBIFPLR5_1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
23806 | #define regBIFPLR5_1_PCIE_PORT_VC_CAP_REG1 0x3fff7bfc3845 |
23807 | #define regBIFPLR5_1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
23808 | #define regBIFPLR5_1_PCIE_PORT_VC_CAP_REG2 0x3fff7bfc3846 |
23809 | #define regBIFPLR5_1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
23810 | #define regBIFPLR5_1_PCIE_PORT_VC_CNTL 0x3fff7bfc3847 |
23811 | #define regBIFPLR5_1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
23812 | #define regBIFPLR5_1_PCIE_PORT_VC_STATUS 0x3fff7bfc3847 |
23813 | #define regBIFPLR5_1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
23814 | #define regBIFPLR5_1_PCIE_VC0_RESOURCE_CAP 0x3fff7bfc3848 |
23815 | #define regBIFPLR5_1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
23816 | #define regBIFPLR5_1_PCIE_VC0_RESOURCE_CNTL 0x3fff7bfc3849 |
23817 | #define regBIFPLR5_1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
23818 | #define regBIFPLR5_1_PCIE_VC0_RESOURCE_STATUS 0x3fff7bfc384a |
23819 | #define regBIFPLR5_1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
23820 | #define regBIFPLR5_1_PCIE_VC1_RESOURCE_CAP 0x3fff7bfc384b |
23821 | #define regBIFPLR5_1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
23822 | #define regBIFPLR5_1_PCIE_VC1_RESOURCE_CNTL 0x3fff7bfc384c |
23823 | #define regBIFPLR5_1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
23824 | #define regBIFPLR5_1_PCIE_VC1_RESOURCE_STATUS 0x3fff7bfc384d |
23825 | #define regBIFPLR5_1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
23826 | #define regBIFPLR5_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x3fff7bfc3850 |
23827 | #define regBIFPLR5_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
23828 | #define regBIFPLR5_1_PCIE_DEV_SERIAL_NUM_DW1 0x3fff7bfc3851 |
23829 | #define regBIFPLR5_1_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
23830 | #define regBIFPLR5_1_PCIE_DEV_SERIAL_NUM_DW2 0x3fff7bfc3852 |
23831 | #define regBIFPLR5_1_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
23832 | #define regBIFPLR5_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff7bfc3854 |
23833 | #define regBIFPLR5_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
23834 | #define regBIFPLR5_1_PCIE_UNCORR_ERR_STATUS 0x3fff7bfc3855 |
23835 | #define regBIFPLR5_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
23836 | #define regBIFPLR5_1_PCIE_UNCORR_ERR_MASK 0x3fff7bfc3856 |
23837 | #define regBIFPLR5_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
23838 | #define regBIFPLR5_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff7bfc3857 |
23839 | #define regBIFPLR5_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
23840 | #define regBIFPLR5_1_PCIE_CORR_ERR_STATUS 0x3fff7bfc3858 |
23841 | #define regBIFPLR5_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
23842 | #define regBIFPLR5_1_PCIE_CORR_ERR_MASK 0x3fff7bfc3859 |
23843 | #define regBIFPLR5_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
23844 | #define regBIFPLR5_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff7bfc385a |
23845 | #define regBIFPLR5_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
23846 | #define regBIFPLR5_1_PCIE_HDR_LOG0 0x3fff7bfc385b |
23847 | #define regBIFPLR5_1_PCIE_HDR_LOG0_BASE_IDX 5 |
23848 | #define regBIFPLR5_1_PCIE_HDR_LOG1 0x3fff7bfc385c |
23849 | #define regBIFPLR5_1_PCIE_HDR_LOG1_BASE_IDX 5 |
23850 | #define regBIFPLR5_1_PCIE_HDR_LOG2 0x3fff7bfc385d |
23851 | #define regBIFPLR5_1_PCIE_HDR_LOG2_BASE_IDX 5 |
23852 | #define regBIFPLR5_1_PCIE_HDR_LOG3 0x3fff7bfc385e |
23853 | #define regBIFPLR5_1_PCIE_HDR_LOG3_BASE_IDX 5 |
23854 | #define regBIFPLR5_1_PCIE_ROOT_ERR_CMD 0x3fff7bfc385f |
23855 | #define regBIFPLR5_1_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
23856 | #define regBIFPLR5_1_PCIE_ROOT_ERR_STATUS 0x3fff7bfc3860 |
23857 | #define regBIFPLR5_1_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
23858 | #define regBIFPLR5_1_PCIE_ERR_SRC_ID 0x3fff7bfc3861 |
23859 | #define regBIFPLR5_1_PCIE_ERR_SRC_ID_BASE_IDX 5 |
23860 | #define regBIFPLR5_1_PCIE_TLP_PREFIX_LOG0 0x3fff7bfc3862 |
23861 | #define regBIFPLR5_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
23862 | #define regBIFPLR5_1_PCIE_TLP_PREFIX_LOG1 0x3fff7bfc3863 |
23863 | #define regBIFPLR5_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
23864 | #define regBIFPLR5_1_PCIE_TLP_PREFIX_LOG2 0x3fff7bfc3864 |
23865 | #define regBIFPLR5_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
23866 | #define regBIFPLR5_1_PCIE_TLP_PREFIX_LOG3 0x3fff7bfc3865 |
23867 | #define regBIFPLR5_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
23868 | #define regBIFPLR5_1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff7bfc389c |
23869 | #define regBIFPLR5_1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
23870 | #define regBIFPLR5_1_PCIE_LINK_CNTL3 0x3fff7bfc389d |
23871 | #define regBIFPLR5_1_PCIE_LINK_CNTL3_BASE_IDX 5 |
23872 | #define regBIFPLR5_1_PCIE_LANE_ERROR_STATUS 0x3fff7bfc389e |
23873 | #define regBIFPLR5_1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
23874 | #define regBIFPLR5_1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff7bfc389f |
23875 | #define regBIFPLR5_1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
23876 | #define regBIFPLR5_1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff7bfc389f |
23877 | #define regBIFPLR5_1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
23878 | #define regBIFPLR5_1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff7bfc38a0 |
23879 | #define regBIFPLR5_1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
23880 | #define regBIFPLR5_1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff7bfc38a0 |
23881 | #define regBIFPLR5_1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
23882 | #define regBIFPLR5_1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff7bfc38a1 |
23883 | #define regBIFPLR5_1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
23884 | #define regBIFPLR5_1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff7bfc38a1 |
23885 | #define regBIFPLR5_1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
23886 | #define regBIFPLR5_1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff7bfc38a2 |
23887 | #define regBIFPLR5_1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
23888 | #define regBIFPLR5_1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff7bfc38a2 |
23889 | #define regBIFPLR5_1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
23890 | #define regBIFPLR5_1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff7bfc38a3 |
23891 | #define regBIFPLR5_1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
23892 | #define regBIFPLR5_1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff7bfc38a3 |
23893 | #define regBIFPLR5_1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
23894 | #define regBIFPLR5_1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff7bfc38a4 |
23895 | #define regBIFPLR5_1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
23896 | #define regBIFPLR5_1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff7bfc38a4 |
23897 | #define regBIFPLR5_1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
23898 | #define regBIFPLR5_1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff7bfc38a5 |
23899 | #define regBIFPLR5_1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
23900 | #define regBIFPLR5_1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff7bfc38a5 |
23901 | #define regBIFPLR5_1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
23902 | #define regBIFPLR5_1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff7bfc38a6 |
23903 | #define regBIFPLR5_1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
23904 | #define regBIFPLR5_1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff7bfc38a6 |
23905 | #define regBIFPLR5_1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
23906 | #define regBIFPLR5_1_PCIE_ACS_ENH_CAP_LIST 0x3fff7bfc38a8 |
23907 | #define regBIFPLR5_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
23908 | #define regBIFPLR5_1_PCIE_ACS_CAP 0x3fff7bfc38a9 |
23909 | #define regBIFPLR5_1_PCIE_ACS_CAP_BASE_IDX 5 |
23910 | #define regBIFPLR5_1_PCIE_ACS_CNTL 0x3fff7bfc38a9 |
23911 | #define regBIFPLR5_1_PCIE_ACS_CNTL_BASE_IDX 5 |
23912 | #define regBIFPLR5_1_PCIE_MC_ENH_CAP_LIST 0x3fff7bfc38bc |
23913 | #define regBIFPLR5_1_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
23914 | #define regBIFPLR5_1_PCIE_MC_CAP 0x3fff7bfc38bd |
23915 | #define regBIFPLR5_1_PCIE_MC_CAP_BASE_IDX 5 |
23916 | #define regBIFPLR5_1_PCIE_MC_CNTL 0x3fff7bfc38bd |
23917 | #define regBIFPLR5_1_PCIE_MC_CNTL_BASE_IDX 5 |
23918 | #define regBIFPLR5_1_PCIE_MC_ADDR0 0x3fff7bfc38be |
23919 | #define regBIFPLR5_1_PCIE_MC_ADDR0_BASE_IDX 5 |
23920 | #define regBIFPLR5_1_PCIE_MC_ADDR1 0x3fff7bfc38bf |
23921 | #define regBIFPLR5_1_PCIE_MC_ADDR1_BASE_IDX 5 |
23922 | #define regBIFPLR5_1_PCIE_MC_RCV0 0x3fff7bfc38c0 |
23923 | #define regBIFPLR5_1_PCIE_MC_RCV0_BASE_IDX 5 |
23924 | #define regBIFPLR5_1_PCIE_MC_RCV1 0x3fff7bfc38c1 |
23925 | #define regBIFPLR5_1_PCIE_MC_RCV1_BASE_IDX 5 |
23926 | #define regBIFPLR5_1_PCIE_MC_BLOCK_ALL0 0x3fff7bfc38c2 |
23927 | #define regBIFPLR5_1_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
23928 | #define regBIFPLR5_1_PCIE_MC_BLOCK_ALL1 0x3fff7bfc38c3 |
23929 | #define regBIFPLR5_1_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
23930 | #define regBIFPLR5_1_PCIE_MC_BLOCK_UNTRANSLATED_0 0x3fff7bfc38c4 |
23931 | #define regBIFPLR5_1_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
23932 | #define regBIFPLR5_1_PCIE_MC_BLOCK_UNTRANSLATED_1 0x3fff7bfc38c5 |
23933 | #define regBIFPLR5_1_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
23934 | #define regBIFPLR5_1_PCIE_MC_OVERLAY_BAR0 0x3fff7bfc38c6 |
23935 | #define regBIFPLR5_1_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
23936 | #define regBIFPLR5_1_PCIE_MC_OVERLAY_BAR1 0x3fff7bfc38c7 |
23937 | #define regBIFPLR5_1_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
23938 | #define regBIFPLR5_1_PCIE_L1_PM_SUB_CAP_LIST 0x3fff7bfc38dc |
23939 | #define regBIFPLR5_1_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
23940 | #define regBIFPLR5_1_PCIE_L1_PM_SUB_CAP 0x3fff7bfc38dd |
23941 | #define regBIFPLR5_1_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
23942 | #define regBIFPLR5_1_PCIE_L1_PM_SUB_CNTL 0x3fff7bfc38de |
23943 | #define regBIFPLR5_1_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
23944 | #define regBIFPLR5_1_PCIE_L1_PM_SUB_CNTL2 0x3fff7bfc38df |
23945 | #define regBIFPLR5_1_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
23946 | #define regBIFPLR5_1_PCIE_DPC_ENH_CAP_LIST 0x3fff7bfc38e0 |
23947 | #define regBIFPLR5_1_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
23948 | #define regBIFPLR5_1_PCIE_DPC_CAP_LIST 0x3fff7bfc38e1 |
23949 | #define regBIFPLR5_1_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
23950 | #define regBIFPLR5_1_PCIE_DPC_CNTL 0x3fff7bfc38e1 |
23951 | #define regBIFPLR5_1_PCIE_DPC_CNTL_BASE_IDX 5 |
23952 | #define regBIFPLR5_1_PCIE_DPC_STATUS 0x3fff7bfc38e2 |
23953 | #define regBIFPLR5_1_PCIE_DPC_STATUS_BASE_IDX 5 |
23954 | #define regBIFPLR5_1_PCIE_DPC_ERROR_SOURCE_ID 0x3fff7bfc38e2 |
23955 | #define regBIFPLR5_1_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
23956 | #define regBIFPLR5_1_PCIE_RP_PIO_STATUS 0x3fff7bfc38e3 |
23957 | #define regBIFPLR5_1_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
23958 | #define regBIFPLR5_1_PCIE_RP_PIO_MASK 0x3fff7bfc38e4 |
23959 | #define regBIFPLR5_1_PCIE_RP_PIO_MASK_BASE_IDX 5 |
23960 | #define regBIFPLR5_1_PCIE_RP_PIO_SEVERITY 0x3fff7bfc38e5 |
23961 | #define regBIFPLR5_1_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
23962 | #define regBIFPLR5_1_PCIE_RP_PIO_SYSERROR 0x3fff7bfc38e6 |
23963 | #define regBIFPLR5_1_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
23964 | #define regBIFPLR5_1_PCIE_RP_PIO_EXCEPTION 0x3fff7bfc38e7 |
23965 | #define regBIFPLR5_1_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
23966 | #define regBIFPLR5_1_PCIE_RP_PIO_HDR_LOG0 0x3fff7bfc38e8 |
23967 | #define regBIFPLR5_1_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
23968 | #define regBIFPLR5_1_PCIE_RP_PIO_HDR_LOG1 0x3fff7bfc38e9 |
23969 | #define regBIFPLR5_1_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
23970 | #define regBIFPLR5_1_PCIE_RP_PIO_HDR_LOG2 0x3fff7bfc38ea |
23971 | #define regBIFPLR5_1_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
23972 | #define regBIFPLR5_1_PCIE_RP_PIO_HDR_LOG3 0x3fff7bfc38eb |
23973 | #define regBIFPLR5_1_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
23974 | #define regBIFPLR5_1_PCIE_RP_PIO_PREFIX_LOG0 0x3fff7bfc38ed |
23975 | #define regBIFPLR5_1_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
23976 | #define regBIFPLR5_1_PCIE_RP_PIO_PREFIX_LOG1 0x3fff7bfc38ee |
23977 | #define regBIFPLR5_1_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
23978 | #define regBIFPLR5_1_PCIE_RP_PIO_PREFIX_LOG2 0x3fff7bfc38ef |
23979 | #define regBIFPLR5_1_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
23980 | #define regBIFPLR5_1_PCIE_RP_PIO_PREFIX_LOG3 0x3fff7bfc38f0 |
23981 | #define regBIFPLR5_1_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
23982 | #define regBIFPLR5_1_PCIE_ESM_CAP_LIST 0x3fff7bfc38f1 |
23983 | #define regBIFPLR5_1_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
23984 | #define 0x3fff7bfc38f2 |
23985 | #define 5 |
23986 | #define 0x3fff7bfc38f3 |
23987 | #define 5 |
23988 | #define regBIFPLR5_1_PCIE_ESM_STATUS 0x3fff7bfc38f3 |
23989 | #define regBIFPLR5_1_PCIE_ESM_STATUS_BASE_IDX 5 |
23990 | #define regBIFPLR5_1_PCIE_ESM_CTRL 0x3fff7bfc38f4 |
23991 | #define regBIFPLR5_1_PCIE_ESM_CTRL_BASE_IDX 5 |
23992 | #define regBIFPLR5_1_PCIE_ESM_CAP_1 0x3fff7bfc38f5 |
23993 | #define regBIFPLR5_1_PCIE_ESM_CAP_1_BASE_IDX 5 |
23994 | #define regBIFPLR5_1_PCIE_ESM_CAP_2 0x3fff7bfc38f6 |
23995 | #define regBIFPLR5_1_PCIE_ESM_CAP_2_BASE_IDX 5 |
23996 | #define regBIFPLR5_1_PCIE_ESM_CAP_3 0x3fff7bfc38f7 |
23997 | #define regBIFPLR5_1_PCIE_ESM_CAP_3_BASE_IDX 5 |
23998 | #define regBIFPLR5_1_PCIE_ESM_CAP_4 0x3fff7bfc38f8 |
23999 | #define regBIFPLR5_1_PCIE_ESM_CAP_4_BASE_IDX 5 |
24000 | #define regBIFPLR5_1_PCIE_ESM_CAP_5 0x3fff7bfc38f9 |
24001 | #define regBIFPLR5_1_PCIE_ESM_CAP_5_BASE_IDX 5 |
24002 | #define regBIFPLR5_1_PCIE_ESM_CAP_6 0x3fff7bfc38fa |
24003 | #define regBIFPLR5_1_PCIE_ESM_CAP_6_BASE_IDX 5 |
24004 | #define regBIFPLR5_1_PCIE_ESM_CAP_7 0x3fff7bfc38fb |
24005 | #define regBIFPLR5_1_PCIE_ESM_CAP_7_BASE_IDX 5 |
24006 | #define regBIFPLR5_1_PCIE_DLF_ENH_CAP_LIST 0x3fff7bfc3900 |
24007 | #define regBIFPLR5_1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
24008 | #define regBIFPLR5_1_DATA_LINK_FEATURE_CAP 0x3fff7bfc3901 |
24009 | #define regBIFPLR5_1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
24010 | #define regBIFPLR5_1_DATA_LINK_FEATURE_STATUS 0x3fff7bfc3902 |
24011 | #define regBIFPLR5_1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
24012 | #define regBIFPLR5_1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff7bfc3904 |
24013 | #define regBIFPLR5_1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
24014 | #define regBIFPLR5_1_LINK_CAP_16GT 0x3fff7bfc3905 |
24015 | #define regBIFPLR5_1_LINK_CAP_16GT_BASE_IDX 5 |
24016 | #define regBIFPLR5_1_LINK_CNTL_16GT 0x3fff7bfc3906 |
24017 | #define regBIFPLR5_1_LINK_CNTL_16GT_BASE_IDX 5 |
24018 | #define regBIFPLR5_1_LINK_STATUS_16GT 0x3fff7bfc3907 |
24019 | #define regBIFPLR5_1_LINK_STATUS_16GT_BASE_IDX 5 |
24020 | #define regBIFPLR5_1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc3908 |
24021 | #define regBIFPLR5_1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
24022 | #define regBIFPLR5_1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc3909 |
24023 | #define regBIFPLR5_1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
24024 | #define regBIFPLR5_1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc390a |
24025 | #define regBIFPLR5_1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
24026 | #define regBIFPLR5_1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff7bfc390c |
24027 | #define regBIFPLR5_1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24028 | #define regBIFPLR5_1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff7bfc390c |
24029 | #define regBIFPLR5_1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24030 | #define regBIFPLR5_1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff7bfc390c |
24031 | #define regBIFPLR5_1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24032 | #define regBIFPLR5_1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff7bfc390c |
24033 | #define regBIFPLR5_1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24034 | #define regBIFPLR5_1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff7bfc390d |
24035 | #define regBIFPLR5_1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24036 | #define regBIFPLR5_1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff7bfc390d |
24037 | #define regBIFPLR5_1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24038 | #define regBIFPLR5_1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff7bfc390d |
24039 | #define regBIFPLR5_1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24040 | #define regBIFPLR5_1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff7bfc390d |
24041 | #define regBIFPLR5_1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24042 | #define regBIFPLR5_1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff7bfc390e |
24043 | #define regBIFPLR5_1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24044 | #define regBIFPLR5_1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff7bfc390e |
24045 | #define regBIFPLR5_1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24046 | #define regBIFPLR5_1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff7bfc390e |
24047 | #define regBIFPLR5_1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24048 | #define regBIFPLR5_1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff7bfc390e |
24049 | #define regBIFPLR5_1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24050 | #define regBIFPLR5_1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff7bfc390f |
24051 | #define regBIFPLR5_1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24052 | #define regBIFPLR5_1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff7bfc390f |
24053 | #define regBIFPLR5_1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24054 | #define regBIFPLR5_1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff7bfc390f |
24055 | #define regBIFPLR5_1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24056 | #define regBIFPLR5_1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff7bfc390f |
24057 | #define regBIFPLR5_1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24058 | #define regBIFPLR5_1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff7bfc3910 |
24059 | #define regBIFPLR5_1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
24060 | #define regBIFPLR5_1_MARGINING_PORT_CAP 0x3fff7bfc3911 |
24061 | #define regBIFPLR5_1_MARGINING_PORT_CAP_BASE_IDX 5 |
24062 | #define regBIFPLR5_1_MARGINING_PORT_STATUS 0x3fff7bfc3911 |
24063 | #define regBIFPLR5_1_MARGINING_PORT_STATUS_BASE_IDX 5 |
24064 | #define regBIFPLR5_1_LANE_0_MARGINING_LANE_CNTL 0x3fff7bfc3912 |
24065 | #define regBIFPLR5_1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
24066 | #define regBIFPLR5_1_LANE_0_MARGINING_LANE_STATUS 0x3fff7bfc3912 |
24067 | #define regBIFPLR5_1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
24068 | #define regBIFPLR5_1_LANE_1_MARGINING_LANE_CNTL 0x3fff7bfc3913 |
24069 | #define regBIFPLR5_1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
24070 | #define regBIFPLR5_1_LANE_1_MARGINING_LANE_STATUS 0x3fff7bfc3913 |
24071 | #define regBIFPLR5_1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
24072 | #define regBIFPLR5_1_LANE_2_MARGINING_LANE_CNTL 0x3fff7bfc3914 |
24073 | #define regBIFPLR5_1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
24074 | #define regBIFPLR5_1_LANE_2_MARGINING_LANE_STATUS 0x3fff7bfc3914 |
24075 | #define regBIFPLR5_1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
24076 | #define regBIFPLR5_1_LANE_3_MARGINING_LANE_CNTL 0x3fff7bfc3915 |
24077 | #define regBIFPLR5_1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
24078 | #define regBIFPLR5_1_LANE_3_MARGINING_LANE_STATUS 0x3fff7bfc3915 |
24079 | #define regBIFPLR5_1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
24080 | #define regBIFPLR5_1_LANE_4_MARGINING_LANE_CNTL 0x3fff7bfc3916 |
24081 | #define regBIFPLR5_1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
24082 | #define regBIFPLR5_1_LANE_4_MARGINING_LANE_STATUS 0x3fff7bfc3916 |
24083 | #define regBIFPLR5_1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
24084 | #define regBIFPLR5_1_LANE_5_MARGINING_LANE_CNTL 0x3fff7bfc3917 |
24085 | #define regBIFPLR5_1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
24086 | #define regBIFPLR5_1_LANE_5_MARGINING_LANE_STATUS 0x3fff7bfc3917 |
24087 | #define regBIFPLR5_1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
24088 | #define regBIFPLR5_1_LANE_6_MARGINING_LANE_CNTL 0x3fff7bfc3918 |
24089 | #define regBIFPLR5_1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
24090 | #define regBIFPLR5_1_LANE_6_MARGINING_LANE_STATUS 0x3fff7bfc3918 |
24091 | #define regBIFPLR5_1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
24092 | #define regBIFPLR5_1_LANE_7_MARGINING_LANE_CNTL 0x3fff7bfc3919 |
24093 | #define regBIFPLR5_1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
24094 | #define regBIFPLR5_1_LANE_7_MARGINING_LANE_STATUS 0x3fff7bfc3919 |
24095 | #define regBIFPLR5_1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
24096 | #define regBIFPLR5_1_LANE_8_MARGINING_LANE_CNTL 0x3fff7bfc391a |
24097 | #define regBIFPLR5_1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
24098 | #define regBIFPLR5_1_LANE_8_MARGINING_LANE_STATUS 0x3fff7bfc391a |
24099 | #define regBIFPLR5_1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
24100 | #define regBIFPLR5_1_LANE_9_MARGINING_LANE_CNTL 0x3fff7bfc391b |
24101 | #define regBIFPLR5_1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
24102 | #define regBIFPLR5_1_LANE_9_MARGINING_LANE_STATUS 0x3fff7bfc391b |
24103 | #define regBIFPLR5_1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
24104 | #define regBIFPLR5_1_LANE_10_MARGINING_LANE_CNTL 0x3fff7bfc391c |
24105 | #define regBIFPLR5_1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
24106 | #define regBIFPLR5_1_LANE_10_MARGINING_LANE_STATUS 0x3fff7bfc391c |
24107 | #define regBIFPLR5_1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
24108 | #define regBIFPLR5_1_LANE_11_MARGINING_LANE_CNTL 0x3fff7bfc391d |
24109 | #define regBIFPLR5_1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
24110 | #define regBIFPLR5_1_LANE_11_MARGINING_LANE_STATUS 0x3fff7bfc391d |
24111 | #define regBIFPLR5_1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
24112 | #define regBIFPLR5_1_LANE_12_MARGINING_LANE_CNTL 0x3fff7bfc391e |
24113 | #define regBIFPLR5_1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
24114 | #define regBIFPLR5_1_LANE_12_MARGINING_LANE_STATUS 0x3fff7bfc391e |
24115 | #define regBIFPLR5_1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
24116 | #define regBIFPLR5_1_LANE_13_MARGINING_LANE_CNTL 0x3fff7bfc391f |
24117 | #define regBIFPLR5_1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
24118 | #define regBIFPLR5_1_LANE_13_MARGINING_LANE_STATUS 0x3fff7bfc391f |
24119 | #define regBIFPLR5_1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
24120 | #define regBIFPLR5_1_LANE_14_MARGINING_LANE_CNTL 0x3fff7bfc3920 |
24121 | #define regBIFPLR5_1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
24122 | #define regBIFPLR5_1_LANE_14_MARGINING_LANE_STATUS 0x3fff7bfc3920 |
24123 | #define regBIFPLR5_1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
24124 | #define regBIFPLR5_1_LANE_15_MARGINING_LANE_CNTL 0x3fff7bfc3921 |
24125 | #define regBIFPLR5_1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
24126 | #define regBIFPLR5_1_LANE_15_MARGINING_LANE_STATUS 0x3fff7bfc3921 |
24127 | #define regBIFPLR5_1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
24128 | #define regBIFPLR5_1_PCIE_CCIX_CAP_LIST 0x3fff7bfc3922 |
24129 | #define regBIFPLR5_1_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
24130 | #define 0x3fff7bfc3923 |
24131 | #define 5 |
24132 | #define 0x3fff7bfc3924 |
24133 | #define 5 |
24134 | #define regBIFPLR5_1_PCIE_CCIX_CAP 0x3fff7bfc3924 |
24135 | #define regBIFPLR5_1_PCIE_CCIX_CAP_BASE_IDX 5 |
24136 | #define regBIFPLR5_1_PCIE_CCIX_ESM_REQD_CAP 0x3fff7bfc3925 |
24137 | #define regBIFPLR5_1_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
24138 | #define regBIFPLR5_1_PCIE_CCIX_ESM_OPTL_CAP 0x3fff7bfc3926 |
24139 | #define regBIFPLR5_1_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
24140 | #define regBIFPLR5_1_PCIE_CCIX_ESM_STATUS 0x3fff7bfc3927 |
24141 | #define regBIFPLR5_1_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
24142 | #define regBIFPLR5_1_PCIE_CCIX_ESM_CNTL 0x3fff7bfc3928 |
24143 | #define regBIFPLR5_1_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
24144 | #define regBIFPLR5_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x3fff7bfc3929 |
24145 | #define regBIFPLR5_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24146 | #define regBIFPLR5_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x3fff7bfc3929 |
24147 | #define regBIFPLR5_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24148 | #define regBIFPLR5_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x3fff7bfc3929 |
24149 | #define regBIFPLR5_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24150 | #define regBIFPLR5_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x3fff7bfc3929 |
24151 | #define regBIFPLR5_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24152 | #define regBIFPLR5_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x3fff7bfc392a |
24153 | #define regBIFPLR5_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24154 | #define regBIFPLR5_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x3fff7bfc392a |
24155 | #define regBIFPLR5_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24156 | #define regBIFPLR5_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x3fff7bfc392a |
24157 | #define regBIFPLR5_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24158 | #define regBIFPLR5_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x3fff7bfc392a |
24159 | #define regBIFPLR5_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24160 | #define regBIFPLR5_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x3fff7bfc392b |
24161 | #define regBIFPLR5_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24162 | #define regBIFPLR5_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x3fff7bfc392b |
24163 | #define regBIFPLR5_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24164 | #define regBIFPLR5_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x3fff7bfc392b |
24165 | #define regBIFPLR5_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24166 | #define regBIFPLR5_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x3fff7bfc392b |
24167 | #define regBIFPLR5_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24168 | #define regBIFPLR5_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x3fff7bfc392c |
24169 | #define regBIFPLR5_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24170 | #define regBIFPLR5_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x3fff7bfc392c |
24171 | #define regBIFPLR5_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24172 | #define regBIFPLR5_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x3fff7bfc392c |
24173 | #define regBIFPLR5_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24174 | #define regBIFPLR5_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x3fff7bfc392c |
24175 | #define regBIFPLR5_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24176 | #define regBIFPLR5_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x3fff7bfc392d |
24177 | #define regBIFPLR5_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24178 | #define regBIFPLR5_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x3fff7bfc392d |
24179 | #define regBIFPLR5_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24180 | #define regBIFPLR5_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x3fff7bfc392d |
24181 | #define regBIFPLR5_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24182 | #define regBIFPLR5_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x3fff7bfc392d |
24183 | #define regBIFPLR5_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24184 | #define regBIFPLR5_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x3fff7bfc392e |
24185 | #define regBIFPLR5_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24186 | #define regBIFPLR5_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x3fff7bfc392e |
24187 | #define regBIFPLR5_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24188 | #define regBIFPLR5_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x3fff7bfc392e |
24189 | #define regBIFPLR5_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24190 | #define regBIFPLR5_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x3fff7bfc392e |
24191 | #define regBIFPLR5_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24192 | #define regBIFPLR5_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x3fff7bfc392f |
24193 | #define regBIFPLR5_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24194 | #define regBIFPLR5_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x3fff7bfc392f |
24195 | #define regBIFPLR5_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24196 | #define regBIFPLR5_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x3fff7bfc392f |
24197 | #define regBIFPLR5_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24198 | #define regBIFPLR5_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x3fff7bfc392f |
24199 | #define regBIFPLR5_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24200 | #define regBIFPLR5_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x3fff7bfc3930 |
24201 | #define regBIFPLR5_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24202 | #define regBIFPLR5_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x3fff7bfc3930 |
24203 | #define regBIFPLR5_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24204 | #define regBIFPLR5_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x3fff7bfc3930 |
24205 | #define regBIFPLR5_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24206 | #define regBIFPLR5_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x3fff7bfc3930 |
24207 | #define regBIFPLR5_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24208 | #define regBIFPLR5_1_PCIE_CCIX_TRANS_CAP 0x3fff7bfc3931 |
24209 | #define regBIFPLR5_1_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
24210 | #define regBIFPLR5_1_PCIE_CCIX_TRANS_CNTL 0x3fff7bfc3932 |
24211 | #define regBIFPLR5_1_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
24212 | |
24213 | |
24214 | // addressBlock: nbio_pcie0_bifplr6_cfgdecp |
24215 | // base address: 0xfffe0000f000 |
24216 | #define regBIFPLR6_1_VENDOR_ID 0x3fff7bfc3c00 |
24217 | #define regBIFPLR6_1_VENDOR_ID_BASE_IDX 5 |
24218 | #define regBIFPLR6_1_DEVICE_ID 0x3fff7bfc3c00 |
24219 | #define regBIFPLR6_1_DEVICE_ID_BASE_IDX 5 |
24220 | #define regBIFPLR6_1_COMMAND 0x3fff7bfc3c01 |
24221 | #define regBIFPLR6_1_COMMAND_BASE_IDX 5 |
24222 | #define regBIFPLR6_1_STATUS 0x3fff7bfc3c01 |
24223 | #define regBIFPLR6_1_STATUS_BASE_IDX 5 |
24224 | #define regBIFPLR6_1_REVISION_ID 0x3fff7bfc3c02 |
24225 | #define regBIFPLR6_1_REVISION_ID_BASE_IDX 5 |
24226 | #define regBIFPLR6_1_PROG_INTERFACE 0x3fff7bfc3c02 |
24227 | #define regBIFPLR6_1_PROG_INTERFACE_BASE_IDX 5 |
24228 | #define regBIFPLR6_1_SUB_CLASS 0x3fff7bfc3c02 |
24229 | #define regBIFPLR6_1_SUB_CLASS_BASE_IDX 5 |
24230 | #define regBIFPLR6_1_BASE_CLASS 0x3fff7bfc3c02 |
24231 | #define regBIFPLR6_1_BASE_CLASS_BASE_IDX 5 |
24232 | #define regBIFPLR6_1_CACHE_LINE 0x3fff7bfc3c03 |
24233 | #define regBIFPLR6_1_CACHE_LINE_BASE_IDX 5 |
24234 | #define regBIFPLR6_1_LATENCY 0x3fff7bfc3c03 |
24235 | #define regBIFPLR6_1_LATENCY_BASE_IDX 5 |
24236 | #define 0x3fff7bfc3c03 |
24237 | #define 5 |
24238 | #define regBIFPLR6_1_BIST 0x3fff7bfc3c03 |
24239 | #define regBIFPLR6_1_BIST_BASE_IDX 5 |
24240 | #define regBIFPLR6_1_SUB_BUS_NUMBER_LATENCY 0x3fff7bfc3c06 |
24241 | #define regBIFPLR6_1_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
24242 | #define regBIFPLR6_1_IO_BASE_LIMIT 0x3fff7bfc3c07 |
24243 | #define regBIFPLR6_1_IO_BASE_LIMIT_BASE_IDX 5 |
24244 | #define regBIFPLR6_1_SECONDARY_STATUS 0x3fff7bfc3c07 |
24245 | #define regBIFPLR6_1_SECONDARY_STATUS_BASE_IDX 5 |
24246 | #define regBIFPLR6_1_MEM_BASE_LIMIT 0x3fff7bfc3c08 |
24247 | #define regBIFPLR6_1_MEM_BASE_LIMIT_BASE_IDX 5 |
24248 | #define regBIFPLR6_1_PREF_BASE_LIMIT 0x3fff7bfc3c09 |
24249 | #define regBIFPLR6_1_PREF_BASE_LIMIT_BASE_IDX 5 |
24250 | #define regBIFPLR6_1_PREF_BASE_UPPER 0x3fff7bfc3c0a |
24251 | #define regBIFPLR6_1_PREF_BASE_UPPER_BASE_IDX 5 |
24252 | #define regBIFPLR6_1_PREF_LIMIT_UPPER 0x3fff7bfc3c0b |
24253 | #define regBIFPLR6_1_PREF_LIMIT_UPPER_BASE_IDX 5 |
24254 | #define regBIFPLR6_1_IO_BASE_LIMIT_HI 0x3fff7bfc3c0c |
24255 | #define regBIFPLR6_1_IO_BASE_LIMIT_HI_BASE_IDX 5 |
24256 | #define regBIFPLR6_1_CAP_PTR 0x3fff7bfc3c0d |
24257 | #define regBIFPLR6_1_CAP_PTR_BASE_IDX 5 |
24258 | #define regBIFPLR6_1_ROM_BASE_ADDR 0x3fff7bfc3c0e |
24259 | #define regBIFPLR6_1_ROM_BASE_ADDR_BASE_IDX 5 |
24260 | #define regBIFPLR6_1_INTERRUPT_LINE 0x3fff7bfc3c0f |
24261 | #define regBIFPLR6_1_INTERRUPT_LINE_BASE_IDX 5 |
24262 | #define regBIFPLR6_1_INTERRUPT_PIN 0x3fff7bfc3c0f |
24263 | #define regBIFPLR6_1_INTERRUPT_PIN_BASE_IDX 5 |
24264 | #define regBIFPLR6_1_IRQ_BRIDGE_CNTL 0x3fff7bfc3c0f |
24265 | #define regBIFPLR6_1_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
24266 | #define regBIFPLR6_1_EXT_BRIDGE_CNTL 0x3fff7bfc3c10 |
24267 | #define regBIFPLR6_1_EXT_BRIDGE_CNTL_BASE_IDX 5 |
24268 | #define regBIFPLR6_1_VENDOR_CAP_LIST 0x3fff7bfc3c12 |
24269 | #define regBIFPLR6_1_VENDOR_CAP_LIST_BASE_IDX 5 |
24270 | #define regBIFPLR6_1_ADAPTER_ID_W 0x3fff7bfc3c13 |
24271 | #define regBIFPLR6_1_ADAPTER_ID_W_BASE_IDX 5 |
24272 | #define regBIFPLR6_1_PMI_CAP_LIST 0x3fff7bfc3c14 |
24273 | #define regBIFPLR6_1_PMI_CAP_LIST_BASE_IDX 5 |
24274 | #define regBIFPLR6_1_PMI_CAP 0x3fff7bfc3c14 |
24275 | #define regBIFPLR6_1_PMI_CAP_BASE_IDX 5 |
24276 | #define regBIFPLR6_1_PMI_STATUS_CNTL 0x3fff7bfc3c15 |
24277 | #define regBIFPLR6_1_PMI_STATUS_CNTL_BASE_IDX 5 |
24278 | #define regBIFPLR6_1_PCIE_CAP_LIST 0x3fff7bfc3c16 |
24279 | #define regBIFPLR6_1_PCIE_CAP_LIST_BASE_IDX 5 |
24280 | #define regBIFPLR6_1_PCIE_CAP 0x3fff7bfc3c16 |
24281 | #define regBIFPLR6_1_PCIE_CAP_BASE_IDX 5 |
24282 | #define regBIFPLR6_1_DEVICE_CAP 0x3fff7bfc3c17 |
24283 | #define regBIFPLR6_1_DEVICE_CAP_BASE_IDX 5 |
24284 | #define regBIFPLR6_1_DEVICE_CNTL 0x3fff7bfc3c18 |
24285 | #define regBIFPLR6_1_DEVICE_CNTL_BASE_IDX 5 |
24286 | #define regBIFPLR6_1_DEVICE_STATUS 0x3fff7bfc3c18 |
24287 | #define regBIFPLR6_1_DEVICE_STATUS_BASE_IDX 5 |
24288 | #define regBIFPLR6_1_LINK_CAP 0x3fff7bfc3c19 |
24289 | #define regBIFPLR6_1_LINK_CAP_BASE_IDX 5 |
24290 | #define regBIFPLR6_1_LINK_CNTL 0x3fff7bfc3c1a |
24291 | #define regBIFPLR6_1_LINK_CNTL_BASE_IDX 5 |
24292 | #define regBIFPLR6_1_LINK_STATUS 0x3fff7bfc3c1a |
24293 | #define regBIFPLR6_1_LINK_STATUS_BASE_IDX 5 |
24294 | #define regBIFPLR6_1_SLOT_CAP 0x3fff7bfc3c1b |
24295 | #define regBIFPLR6_1_SLOT_CAP_BASE_IDX 5 |
24296 | #define regBIFPLR6_1_SLOT_CNTL 0x3fff7bfc3c1c |
24297 | #define regBIFPLR6_1_SLOT_CNTL_BASE_IDX 5 |
24298 | #define regBIFPLR6_1_SLOT_STATUS 0x3fff7bfc3c1c |
24299 | #define regBIFPLR6_1_SLOT_STATUS_BASE_IDX 5 |
24300 | #define regBIFPLR6_1_ROOT_CNTL 0x3fff7bfc3c1d |
24301 | #define regBIFPLR6_1_ROOT_CNTL_BASE_IDX 5 |
24302 | #define regBIFPLR6_1_ROOT_CAP 0x3fff7bfc3c1d |
24303 | #define regBIFPLR6_1_ROOT_CAP_BASE_IDX 5 |
24304 | #define regBIFPLR6_1_ROOT_STATUS 0x3fff7bfc3c1e |
24305 | #define regBIFPLR6_1_ROOT_STATUS_BASE_IDX 5 |
24306 | #define regBIFPLR6_1_DEVICE_CAP2 0x3fff7bfc3c1f |
24307 | #define regBIFPLR6_1_DEVICE_CAP2_BASE_IDX 5 |
24308 | #define regBIFPLR6_1_DEVICE_CNTL2 0x3fff7bfc3c20 |
24309 | #define regBIFPLR6_1_DEVICE_CNTL2_BASE_IDX 5 |
24310 | #define regBIFPLR6_1_DEVICE_STATUS2 0x3fff7bfc3c20 |
24311 | #define regBIFPLR6_1_DEVICE_STATUS2_BASE_IDX 5 |
24312 | #define regBIFPLR6_1_LINK_CAP2 0x3fff7bfc3c21 |
24313 | #define regBIFPLR6_1_LINK_CAP2_BASE_IDX 5 |
24314 | #define regBIFPLR6_1_LINK_CNTL2 0x3fff7bfc3c22 |
24315 | #define regBIFPLR6_1_LINK_CNTL2_BASE_IDX 5 |
24316 | #define regBIFPLR6_1_LINK_STATUS2 0x3fff7bfc3c22 |
24317 | #define regBIFPLR6_1_LINK_STATUS2_BASE_IDX 5 |
24318 | #define regBIFPLR6_1_SLOT_CAP2 0x3fff7bfc3c23 |
24319 | #define regBIFPLR6_1_SLOT_CAP2_BASE_IDX 5 |
24320 | #define regBIFPLR6_1_SLOT_CNTL2 0x3fff7bfc3c24 |
24321 | #define regBIFPLR6_1_SLOT_CNTL2_BASE_IDX 5 |
24322 | #define regBIFPLR6_1_SLOT_STATUS2 0x3fff7bfc3c24 |
24323 | #define regBIFPLR6_1_SLOT_STATUS2_BASE_IDX 5 |
24324 | #define regBIFPLR6_1_MSI_CAP_LIST 0x3fff7bfc3c28 |
24325 | #define regBIFPLR6_1_MSI_CAP_LIST_BASE_IDX 5 |
24326 | #define regBIFPLR6_1_MSI_MSG_CNTL 0x3fff7bfc3c28 |
24327 | #define regBIFPLR6_1_MSI_MSG_CNTL_BASE_IDX 5 |
24328 | #define regBIFPLR6_1_MSI_MSG_ADDR_LO 0x3fff7bfc3c29 |
24329 | #define regBIFPLR6_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
24330 | #define regBIFPLR6_1_MSI_MSG_ADDR_HI 0x3fff7bfc3c2a |
24331 | #define regBIFPLR6_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
24332 | #define regBIFPLR6_1_MSI_MSG_DATA 0x3fff7bfc3c2a |
24333 | #define regBIFPLR6_1_MSI_MSG_DATA_BASE_IDX 5 |
24334 | #define regBIFPLR6_1_MSI_MSG_DATA_64 0x3fff7bfc3c2b |
24335 | #define regBIFPLR6_1_MSI_MSG_DATA_64_BASE_IDX 5 |
24336 | #define regBIFPLR6_1_SSID_CAP_LIST 0x3fff7bfc3c30 |
24337 | #define regBIFPLR6_1_SSID_CAP_LIST_BASE_IDX 5 |
24338 | #define regBIFPLR6_1_SSID_CAP 0x3fff7bfc3c31 |
24339 | #define regBIFPLR6_1_SSID_CAP_BASE_IDX 5 |
24340 | #define regBIFPLR6_1_MSI_MAP_CAP_LIST 0x3fff7bfc3c32 |
24341 | #define regBIFPLR6_1_MSI_MAP_CAP_LIST_BASE_IDX 5 |
24342 | #define regBIFPLR6_1_MSI_MAP_CAP 0x3fff7bfc3c32 |
24343 | #define regBIFPLR6_1_MSI_MAP_CAP_BASE_IDX 5 |
24344 | #define regBIFPLR6_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff7bfc3c40 |
24345 | #define regBIFPLR6_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
24346 | #define regBIFPLR6_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff7bfc3c41 |
24347 | #define regBIFPLR6_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
24348 | #define regBIFPLR6_1_PCIE_VENDOR_SPECIFIC1 0x3fff7bfc3c42 |
24349 | #define regBIFPLR6_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
24350 | #define regBIFPLR6_1_PCIE_VENDOR_SPECIFIC2 0x3fff7bfc3c43 |
24351 | #define regBIFPLR6_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
24352 | #define regBIFPLR6_1_PCIE_VC_ENH_CAP_LIST 0x3fff7bfc3c44 |
24353 | #define regBIFPLR6_1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
24354 | #define regBIFPLR6_1_PCIE_PORT_VC_CAP_REG1 0x3fff7bfc3c45 |
24355 | #define regBIFPLR6_1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
24356 | #define regBIFPLR6_1_PCIE_PORT_VC_CAP_REG2 0x3fff7bfc3c46 |
24357 | #define regBIFPLR6_1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
24358 | #define regBIFPLR6_1_PCIE_PORT_VC_CNTL 0x3fff7bfc3c47 |
24359 | #define regBIFPLR6_1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
24360 | #define regBIFPLR6_1_PCIE_PORT_VC_STATUS 0x3fff7bfc3c47 |
24361 | #define regBIFPLR6_1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
24362 | #define regBIFPLR6_1_PCIE_VC0_RESOURCE_CAP 0x3fff7bfc3c48 |
24363 | #define regBIFPLR6_1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
24364 | #define regBIFPLR6_1_PCIE_VC0_RESOURCE_CNTL 0x3fff7bfc3c49 |
24365 | #define regBIFPLR6_1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
24366 | #define regBIFPLR6_1_PCIE_VC0_RESOURCE_STATUS 0x3fff7bfc3c4a |
24367 | #define regBIFPLR6_1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
24368 | #define regBIFPLR6_1_PCIE_VC1_RESOURCE_CAP 0x3fff7bfc3c4b |
24369 | #define regBIFPLR6_1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
24370 | #define regBIFPLR6_1_PCIE_VC1_RESOURCE_CNTL 0x3fff7bfc3c4c |
24371 | #define regBIFPLR6_1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
24372 | #define regBIFPLR6_1_PCIE_VC1_RESOURCE_STATUS 0x3fff7bfc3c4d |
24373 | #define regBIFPLR6_1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
24374 | #define regBIFPLR6_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x3fff7bfc3c50 |
24375 | #define regBIFPLR6_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
24376 | #define regBIFPLR6_1_PCIE_DEV_SERIAL_NUM_DW1 0x3fff7bfc3c51 |
24377 | #define regBIFPLR6_1_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
24378 | #define regBIFPLR6_1_PCIE_DEV_SERIAL_NUM_DW2 0x3fff7bfc3c52 |
24379 | #define regBIFPLR6_1_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
24380 | #define regBIFPLR6_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff7bfc3c54 |
24381 | #define regBIFPLR6_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
24382 | #define regBIFPLR6_1_PCIE_UNCORR_ERR_STATUS 0x3fff7bfc3c55 |
24383 | #define regBIFPLR6_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
24384 | #define regBIFPLR6_1_PCIE_UNCORR_ERR_MASK 0x3fff7bfc3c56 |
24385 | #define regBIFPLR6_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
24386 | #define regBIFPLR6_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff7bfc3c57 |
24387 | #define regBIFPLR6_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
24388 | #define regBIFPLR6_1_PCIE_CORR_ERR_STATUS 0x3fff7bfc3c58 |
24389 | #define regBIFPLR6_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
24390 | #define regBIFPLR6_1_PCIE_CORR_ERR_MASK 0x3fff7bfc3c59 |
24391 | #define regBIFPLR6_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
24392 | #define regBIFPLR6_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff7bfc3c5a |
24393 | #define regBIFPLR6_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
24394 | #define regBIFPLR6_1_PCIE_HDR_LOG0 0x3fff7bfc3c5b |
24395 | #define regBIFPLR6_1_PCIE_HDR_LOG0_BASE_IDX 5 |
24396 | #define regBIFPLR6_1_PCIE_HDR_LOG1 0x3fff7bfc3c5c |
24397 | #define regBIFPLR6_1_PCIE_HDR_LOG1_BASE_IDX 5 |
24398 | #define regBIFPLR6_1_PCIE_HDR_LOG2 0x3fff7bfc3c5d |
24399 | #define regBIFPLR6_1_PCIE_HDR_LOG2_BASE_IDX 5 |
24400 | #define regBIFPLR6_1_PCIE_HDR_LOG3 0x3fff7bfc3c5e |
24401 | #define regBIFPLR6_1_PCIE_HDR_LOG3_BASE_IDX 5 |
24402 | #define regBIFPLR6_1_PCIE_ROOT_ERR_CMD 0x3fff7bfc3c5f |
24403 | #define regBIFPLR6_1_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
24404 | #define regBIFPLR6_1_PCIE_ROOT_ERR_STATUS 0x3fff7bfc3c60 |
24405 | #define regBIFPLR6_1_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
24406 | #define regBIFPLR6_1_PCIE_ERR_SRC_ID 0x3fff7bfc3c61 |
24407 | #define regBIFPLR6_1_PCIE_ERR_SRC_ID_BASE_IDX 5 |
24408 | #define regBIFPLR6_1_PCIE_TLP_PREFIX_LOG0 0x3fff7bfc3c62 |
24409 | #define regBIFPLR6_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
24410 | #define regBIFPLR6_1_PCIE_TLP_PREFIX_LOG1 0x3fff7bfc3c63 |
24411 | #define regBIFPLR6_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
24412 | #define regBIFPLR6_1_PCIE_TLP_PREFIX_LOG2 0x3fff7bfc3c64 |
24413 | #define regBIFPLR6_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
24414 | #define regBIFPLR6_1_PCIE_TLP_PREFIX_LOG3 0x3fff7bfc3c65 |
24415 | #define regBIFPLR6_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
24416 | #define regBIFPLR6_1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff7bfc3c9c |
24417 | #define regBIFPLR6_1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
24418 | #define regBIFPLR6_1_PCIE_LINK_CNTL3 0x3fff7bfc3c9d |
24419 | #define regBIFPLR6_1_PCIE_LINK_CNTL3_BASE_IDX 5 |
24420 | #define regBIFPLR6_1_PCIE_LANE_ERROR_STATUS 0x3fff7bfc3c9e |
24421 | #define regBIFPLR6_1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
24422 | #define regBIFPLR6_1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff7bfc3c9f |
24423 | #define regBIFPLR6_1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
24424 | #define regBIFPLR6_1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff7bfc3c9f |
24425 | #define regBIFPLR6_1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
24426 | #define regBIFPLR6_1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff7bfc3ca0 |
24427 | #define regBIFPLR6_1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
24428 | #define regBIFPLR6_1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff7bfc3ca0 |
24429 | #define regBIFPLR6_1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
24430 | #define regBIFPLR6_1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff7bfc3ca1 |
24431 | #define regBIFPLR6_1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
24432 | #define regBIFPLR6_1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff7bfc3ca1 |
24433 | #define regBIFPLR6_1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
24434 | #define regBIFPLR6_1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff7bfc3ca2 |
24435 | #define regBIFPLR6_1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
24436 | #define regBIFPLR6_1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff7bfc3ca2 |
24437 | #define regBIFPLR6_1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
24438 | #define regBIFPLR6_1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff7bfc3ca3 |
24439 | #define regBIFPLR6_1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
24440 | #define regBIFPLR6_1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff7bfc3ca3 |
24441 | #define regBIFPLR6_1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
24442 | #define regBIFPLR6_1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff7bfc3ca4 |
24443 | #define regBIFPLR6_1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
24444 | #define regBIFPLR6_1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff7bfc3ca4 |
24445 | #define regBIFPLR6_1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
24446 | #define regBIFPLR6_1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff7bfc3ca5 |
24447 | #define regBIFPLR6_1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
24448 | #define regBIFPLR6_1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff7bfc3ca5 |
24449 | #define regBIFPLR6_1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
24450 | #define regBIFPLR6_1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff7bfc3ca6 |
24451 | #define regBIFPLR6_1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
24452 | #define regBIFPLR6_1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff7bfc3ca6 |
24453 | #define regBIFPLR6_1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
24454 | #define regBIFPLR6_1_PCIE_ACS_ENH_CAP_LIST 0x3fff7bfc3ca8 |
24455 | #define regBIFPLR6_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
24456 | #define regBIFPLR6_1_PCIE_ACS_CAP 0x3fff7bfc3ca9 |
24457 | #define regBIFPLR6_1_PCIE_ACS_CAP_BASE_IDX 5 |
24458 | #define regBIFPLR6_1_PCIE_ACS_CNTL 0x3fff7bfc3ca9 |
24459 | #define regBIFPLR6_1_PCIE_ACS_CNTL_BASE_IDX 5 |
24460 | #define regBIFPLR6_1_PCIE_MC_ENH_CAP_LIST 0x3fff7bfc3cbc |
24461 | #define regBIFPLR6_1_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
24462 | #define regBIFPLR6_1_PCIE_MC_CAP 0x3fff7bfc3cbd |
24463 | #define regBIFPLR6_1_PCIE_MC_CAP_BASE_IDX 5 |
24464 | #define regBIFPLR6_1_PCIE_MC_CNTL 0x3fff7bfc3cbd |
24465 | #define regBIFPLR6_1_PCIE_MC_CNTL_BASE_IDX 5 |
24466 | #define regBIFPLR6_1_PCIE_MC_ADDR0 0x3fff7bfc3cbe |
24467 | #define regBIFPLR6_1_PCIE_MC_ADDR0_BASE_IDX 5 |
24468 | #define regBIFPLR6_1_PCIE_MC_ADDR1 0x3fff7bfc3cbf |
24469 | #define regBIFPLR6_1_PCIE_MC_ADDR1_BASE_IDX 5 |
24470 | #define regBIFPLR6_1_PCIE_MC_RCV0 0x3fff7bfc3cc0 |
24471 | #define regBIFPLR6_1_PCIE_MC_RCV0_BASE_IDX 5 |
24472 | #define regBIFPLR6_1_PCIE_MC_RCV1 0x3fff7bfc3cc1 |
24473 | #define regBIFPLR6_1_PCIE_MC_RCV1_BASE_IDX 5 |
24474 | #define regBIFPLR6_1_PCIE_MC_BLOCK_ALL0 0x3fff7bfc3cc2 |
24475 | #define regBIFPLR6_1_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
24476 | #define regBIFPLR6_1_PCIE_MC_BLOCK_ALL1 0x3fff7bfc3cc3 |
24477 | #define regBIFPLR6_1_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
24478 | #define regBIFPLR6_1_PCIE_MC_BLOCK_UNTRANSLATED_0 0x3fff7bfc3cc4 |
24479 | #define regBIFPLR6_1_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
24480 | #define regBIFPLR6_1_PCIE_MC_BLOCK_UNTRANSLATED_1 0x3fff7bfc3cc5 |
24481 | #define regBIFPLR6_1_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
24482 | #define regBIFPLR6_1_PCIE_MC_OVERLAY_BAR0 0x3fff7bfc3cc6 |
24483 | #define regBIFPLR6_1_PCIE_MC_OVERLAY_BAR0_BASE_IDX 5 |
24484 | #define regBIFPLR6_1_PCIE_MC_OVERLAY_BAR1 0x3fff7bfc3cc7 |
24485 | #define regBIFPLR6_1_PCIE_MC_OVERLAY_BAR1_BASE_IDX 5 |
24486 | #define regBIFPLR6_1_PCIE_L1_PM_SUB_CAP_LIST 0x3fff7bfc3cdc |
24487 | #define regBIFPLR6_1_PCIE_L1_PM_SUB_CAP_LIST_BASE_IDX 5 |
24488 | #define regBIFPLR6_1_PCIE_L1_PM_SUB_CAP 0x3fff7bfc3cdd |
24489 | #define regBIFPLR6_1_PCIE_L1_PM_SUB_CAP_BASE_IDX 5 |
24490 | #define regBIFPLR6_1_PCIE_L1_PM_SUB_CNTL 0x3fff7bfc3cde |
24491 | #define regBIFPLR6_1_PCIE_L1_PM_SUB_CNTL_BASE_IDX 5 |
24492 | #define regBIFPLR6_1_PCIE_L1_PM_SUB_CNTL2 0x3fff7bfc3cdf |
24493 | #define regBIFPLR6_1_PCIE_L1_PM_SUB_CNTL2_BASE_IDX 5 |
24494 | #define regBIFPLR6_1_PCIE_DPC_ENH_CAP_LIST 0x3fff7bfc3ce0 |
24495 | #define regBIFPLR6_1_PCIE_DPC_ENH_CAP_LIST_BASE_IDX 5 |
24496 | #define regBIFPLR6_1_PCIE_DPC_CAP_LIST 0x3fff7bfc3ce1 |
24497 | #define regBIFPLR6_1_PCIE_DPC_CAP_LIST_BASE_IDX 5 |
24498 | #define regBIFPLR6_1_PCIE_DPC_CNTL 0x3fff7bfc3ce1 |
24499 | #define regBIFPLR6_1_PCIE_DPC_CNTL_BASE_IDX 5 |
24500 | #define regBIFPLR6_1_PCIE_DPC_STATUS 0x3fff7bfc3ce2 |
24501 | #define regBIFPLR6_1_PCIE_DPC_STATUS_BASE_IDX 5 |
24502 | #define regBIFPLR6_1_PCIE_DPC_ERROR_SOURCE_ID 0x3fff7bfc3ce2 |
24503 | #define regBIFPLR6_1_PCIE_DPC_ERROR_SOURCE_ID_BASE_IDX 5 |
24504 | #define regBIFPLR6_1_PCIE_RP_PIO_STATUS 0x3fff7bfc3ce3 |
24505 | #define regBIFPLR6_1_PCIE_RP_PIO_STATUS_BASE_IDX 5 |
24506 | #define regBIFPLR6_1_PCIE_RP_PIO_MASK 0x3fff7bfc3ce4 |
24507 | #define regBIFPLR6_1_PCIE_RP_PIO_MASK_BASE_IDX 5 |
24508 | #define regBIFPLR6_1_PCIE_RP_PIO_SEVERITY 0x3fff7bfc3ce5 |
24509 | #define regBIFPLR6_1_PCIE_RP_PIO_SEVERITY_BASE_IDX 5 |
24510 | #define regBIFPLR6_1_PCIE_RP_PIO_SYSERROR 0x3fff7bfc3ce6 |
24511 | #define regBIFPLR6_1_PCIE_RP_PIO_SYSERROR_BASE_IDX 5 |
24512 | #define regBIFPLR6_1_PCIE_RP_PIO_EXCEPTION 0x3fff7bfc3ce7 |
24513 | #define regBIFPLR6_1_PCIE_RP_PIO_EXCEPTION_BASE_IDX 5 |
24514 | #define regBIFPLR6_1_PCIE_RP_PIO_HDR_LOG0 0x3fff7bfc3ce8 |
24515 | #define regBIFPLR6_1_PCIE_RP_PIO_HDR_LOG0_BASE_IDX 5 |
24516 | #define regBIFPLR6_1_PCIE_RP_PIO_HDR_LOG1 0x3fff7bfc3ce9 |
24517 | #define regBIFPLR6_1_PCIE_RP_PIO_HDR_LOG1_BASE_IDX 5 |
24518 | #define regBIFPLR6_1_PCIE_RP_PIO_HDR_LOG2 0x3fff7bfc3cea |
24519 | #define regBIFPLR6_1_PCIE_RP_PIO_HDR_LOG2_BASE_IDX 5 |
24520 | #define regBIFPLR6_1_PCIE_RP_PIO_HDR_LOG3 0x3fff7bfc3ceb |
24521 | #define regBIFPLR6_1_PCIE_RP_PIO_HDR_LOG3_BASE_IDX 5 |
24522 | #define regBIFPLR6_1_PCIE_RP_PIO_PREFIX_LOG0 0x3fff7bfc3ced |
24523 | #define regBIFPLR6_1_PCIE_RP_PIO_PREFIX_LOG0_BASE_IDX 5 |
24524 | #define regBIFPLR6_1_PCIE_RP_PIO_PREFIX_LOG1 0x3fff7bfc3cee |
24525 | #define regBIFPLR6_1_PCIE_RP_PIO_PREFIX_LOG1_BASE_IDX 5 |
24526 | #define regBIFPLR6_1_PCIE_RP_PIO_PREFIX_LOG2 0x3fff7bfc3cef |
24527 | #define regBIFPLR6_1_PCIE_RP_PIO_PREFIX_LOG2_BASE_IDX 5 |
24528 | #define regBIFPLR6_1_PCIE_RP_PIO_PREFIX_LOG3 0x3fff7bfc3cf0 |
24529 | #define regBIFPLR6_1_PCIE_RP_PIO_PREFIX_LOG3_BASE_IDX 5 |
24530 | #define regBIFPLR6_1_PCIE_ESM_CAP_LIST 0x3fff7bfc3cf1 |
24531 | #define regBIFPLR6_1_PCIE_ESM_CAP_LIST_BASE_IDX 5 |
24532 | #define 0x3fff7bfc3cf2 |
24533 | #define 5 |
24534 | #define 0x3fff7bfc3cf3 |
24535 | #define 5 |
24536 | #define regBIFPLR6_1_PCIE_ESM_STATUS 0x3fff7bfc3cf3 |
24537 | #define regBIFPLR6_1_PCIE_ESM_STATUS_BASE_IDX 5 |
24538 | #define regBIFPLR6_1_PCIE_ESM_CTRL 0x3fff7bfc3cf4 |
24539 | #define regBIFPLR6_1_PCIE_ESM_CTRL_BASE_IDX 5 |
24540 | #define regBIFPLR6_1_PCIE_ESM_CAP_1 0x3fff7bfc3cf5 |
24541 | #define regBIFPLR6_1_PCIE_ESM_CAP_1_BASE_IDX 5 |
24542 | #define regBIFPLR6_1_PCIE_ESM_CAP_2 0x3fff7bfc3cf6 |
24543 | #define regBIFPLR6_1_PCIE_ESM_CAP_2_BASE_IDX 5 |
24544 | #define regBIFPLR6_1_PCIE_ESM_CAP_3 0x3fff7bfc3cf7 |
24545 | #define regBIFPLR6_1_PCIE_ESM_CAP_3_BASE_IDX 5 |
24546 | #define regBIFPLR6_1_PCIE_ESM_CAP_4 0x3fff7bfc3cf8 |
24547 | #define regBIFPLR6_1_PCIE_ESM_CAP_4_BASE_IDX 5 |
24548 | #define regBIFPLR6_1_PCIE_ESM_CAP_5 0x3fff7bfc3cf9 |
24549 | #define regBIFPLR6_1_PCIE_ESM_CAP_5_BASE_IDX 5 |
24550 | #define regBIFPLR6_1_PCIE_ESM_CAP_6 0x3fff7bfc3cfa |
24551 | #define regBIFPLR6_1_PCIE_ESM_CAP_6_BASE_IDX 5 |
24552 | #define regBIFPLR6_1_PCIE_ESM_CAP_7 0x3fff7bfc3cfb |
24553 | #define regBIFPLR6_1_PCIE_ESM_CAP_7_BASE_IDX 5 |
24554 | #define regBIFPLR6_1_PCIE_DLF_ENH_CAP_LIST 0x3fff7bfc3d00 |
24555 | #define regBIFPLR6_1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
24556 | #define regBIFPLR6_1_DATA_LINK_FEATURE_CAP 0x3fff7bfc3d01 |
24557 | #define regBIFPLR6_1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
24558 | #define regBIFPLR6_1_DATA_LINK_FEATURE_STATUS 0x3fff7bfc3d02 |
24559 | #define regBIFPLR6_1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
24560 | #define regBIFPLR6_1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff7bfc3d04 |
24561 | #define regBIFPLR6_1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
24562 | #define regBIFPLR6_1_LINK_CAP_16GT 0x3fff7bfc3d05 |
24563 | #define regBIFPLR6_1_LINK_CAP_16GT_BASE_IDX 5 |
24564 | #define regBIFPLR6_1_LINK_CNTL_16GT 0x3fff7bfc3d06 |
24565 | #define regBIFPLR6_1_LINK_CNTL_16GT_BASE_IDX 5 |
24566 | #define regBIFPLR6_1_LINK_STATUS_16GT 0x3fff7bfc3d07 |
24567 | #define regBIFPLR6_1_LINK_STATUS_16GT_BASE_IDX 5 |
24568 | #define regBIFPLR6_1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc3d08 |
24569 | #define regBIFPLR6_1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
24570 | #define regBIFPLR6_1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc3d09 |
24571 | #define regBIFPLR6_1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
24572 | #define regBIFPLR6_1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfc3d0a |
24573 | #define regBIFPLR6_1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
24574 | #define regBIFPLR6_1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0c |
24575 | #define regBIFPLR6_1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24576 | #define regBIFPLR6_1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0c |
24577 | #define regBIFPLR6_1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24578 | #define regBIFPLR6_1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0c |
24579 | #define regBIFPLR6_1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24580 | #define regBIFPLR6_1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0c |
24581 | #define regBIFPLR6_1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24582 | #define regBIFPLR6_1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0d |
24583 | #define regBIFPLR6_1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24584 | #define regBIFPLR6_1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0d |
24585 | #define regBIFPLR6_1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24586 | #define regBIFPLR6_1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0d |
24587 | #define regBIFPLR6_1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24588 | #define regBIFPLR6_1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0d |
24589 | #define regBIFPLR6_1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24590 | #define regBIFPLR6_1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0e |
24591 | #define regBIFPLR6_1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24592 | #define regBIFPLR6_1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0e |
24593 | #define regBIFPLR6_1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24594 | #define regBIFPLR6_1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0e |
24595 | #define regBIFPLR6_1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24596 | #define regBIFPLR6_1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0e |
24597 | #define regBIFPLR6_1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24598 | #define regBIFPLR6_1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0f |
24599 | #define regBIFPLR6_1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24600 | #define regBIFPLR6_1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0f |
24601 | #define regBIFPLR6_1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24602 | #define regBIFPLR6_1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0f |
24603 | #define regBIFPLR6_1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24604 | #define regBIFPLR6_1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff7bfc3d0f |
24605 | #define regBIFPLR6_1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
24606 | #define regBIFPLR6_1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff7bfc3d10 |
24607 | #define regBIFPLR6_1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
24608 | #define regBIFPLR6_1_MARGINING_PORT_CAP 0x3fff7bfc3d11 |
24609 | #define regBIFPLR6_1_MARGINING_PORT_CAP_BASE_IDX 5 |
24610 | #define regBIFPLR6_1_MARGINING_PORT_STATUS 0x3fff7bfc3d11 |
24611 | #define regBIFPLR6_1_MARGINING_PORT_STATUS_BASE_IDX 5 |
24612 | #define regBIFPLR6_1_LANE_0_MARGINING_LANE_CNTL 0x3fff7bfc3d12 |
24613 | #define regBIFPLR6_1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
24614 | #define regBIFPLR6_1_LANE_0_MARGINING_LANE_STATUS 0x3fff7bfc3d12 |
24615 | #define regBIFPLR6_1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
24616 | #define regBIFPLR6_1_LANE_1_MARGINING_LANE_CNTL 0x3fff7bfc3d13 |
24617 | #define regBIFPLR6_1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
24618 | #define regBIFPLR6_1_LANE_1_MARGINING_LANE_STATUS 0x3fff7bfc3d13 |
24619 | #define regBIFPLR6_1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
24620 | #define regBIFPLR6_1_LANE_2_MARGINING_LANE_CNTL 0x3fff7bfc3d14 |
24621 | #define regBIFPLR6_1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
24622 | #define regBIFPLR6_1_LANE_2_MARGINING_LANE_STATUS 0x3fff7bfc3d14 |
24623 | #define regBIFPLR6_1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
24624 | #define regBIFPLR6_1_LANE_3_MARGINING_LANE_CNTL 0x3fff7bfc3d15 |
24625 | #define regBIFPLR6_1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
24626 | #define regBIFPLR6_1_LANE_3_MARGINING_LANE_STATUS 0x3fff7bfc3d15 |
24627 | #define regBIFPLR6_1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
24628 | #define regBIFPLR6_1_LANE_4_MARGINING_LANE_CNTL 0x3fff7bfc3d16 |
24629 | #define regBIFPLR6_1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
24630 | #define regBIFPLR6_1_LANE_4_MARGINING_LANE_STATUS 0x3fff7bfc3d16 |
24631 | #define regBIFPLR6_1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
24632 | #define regBIFPLR6_1_LANE_5_MARGINING_LANE_CNTL 0x3fff7bfc3d17 |
24633 | #define regBIFPLR6_1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
24634 | #define regBIFPLR6_1_LANE_5_MARGINING_LANE_STATUS 0x3fff7bfc3d17 |
24635 | #define regBIFPLR6_1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
24636 | #define regBIFPLR6_1_LANE_6_MARGINING_LANE_CNTL 0x3fff7bfc3d18 |
24637 | #define regBIFPLR6_1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
24638 | #define regBIFPLR6_1_LANE_6_MARGINING_LANE_STATUS 0x3fff7bfc3d18 |
24639 | #define regBIFPLR6_1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
24640 | #define regBIFPLR6_1_LANE_7_MARGINING_LANE_CNTL 0x3fff7bfc3d19 |
24641 | #define regBIFPLR6_1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
24642 | #define regBIFPLR6_1_LANE_7_MARGINING_LANE_STATUS 0x3fff7bfc3d19 |
24643 | #define regBIFPLR6_1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
24644 | #define regBIFPLR6_1_LANE_8_MARGINING_LANE_CNTL 0x3fff7bfc3d1a |
24645 | #define regBIFPLR6_1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
24646 | #define regBIFPLR6_1_LANE_8_MARGINING_LANE_STATUS 0x3fff7bfc3d1a |
24647 | #define regBIFPLR6_1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
24648 | #define regBIFPLR6_1_LANE_9_MARGINING_LANE_CNTL 0x3fff7bfc3d1b |
24649 | #define regBIFPLR6_1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
24650 | #define regBIFPLR6_1_LANE_9_MARGINING_LANE_STATUS 0x3fff7bfc3d1b |
24651 | #define regBIFPLR6_1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
24652 | #define regBIFPLR6_1_LANE_10_MARGINING_LANE_CNTL 0x3fff7bfc3d1c |
24653 | #define regBIFPLR6_1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
24654 | #define regBIFPLR6_1_LANE_10_MARGINING_LANE_STATUS 0x3fff7bfc3d1c |
24655 | #define regBIFPLR6_1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
24656 | #define regBIFPLR6_1_LANE_11_MARGINING_LANE_CNTL 0x3fff7bfc3d1d |
24657 | #define regBIFPLR6_1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
24658 | #define regBIFPLR6_1_LANE_11_MARGINING_LANE_STATUS 0x3fff7bfc3d1d |
24659 | #define regBIFPLR6_1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
24660 | #define regBIFPLR6_1_LANE_12_MARGINING_LANE_CNTL 0x3fff7bfc3d1e |
24661 | #define regBIFPLR6_1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
24662 | #define regBIFPLR6_1_LANE_12_MARGINING_LANE_STATUS 0x3fff7bfc3d1e |
24663 | #define regBIFPLR6_1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
24664 | #define regBIFPLR6_1_LANE_13_MARGINING_LANE_CNTL 0x3fff7bfc3d1f |
24665 | #define regBIFPLR6_1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
24666 | #define regBIFPLR6_1_LANE_13_MARGINING_LANE_STATUS 0x3fff7bfc3d1f |
24667 | #define regBIFPLR6_1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
24668 | #define regBIFPLR6_1_LANE_14_MARGINING_LANE_CNTL 0x3fff7bfc3d20 |
24669 | #define regBIFPLR6_1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
24670 | #define regBIFPLR6_1_LANE_14_MARGINING_LANE_STATUS 0x3fff7bfc3d20 |
24671 | #define regBIFPLR6_1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
24672 | #define regBIFPLR6_1_LANE_15_MARGINING_LANE_CNTL 0x3fff7bfc3d21 |
24673 | #define regBIFPLR6_1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
24674 | #define regBIFPLR6_1_LANE_15_MARGINING_LANE_STATUS 0x3fff7bfc3d21 |
24675 | #define regBIFPLR6_1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
24676 | #define regBIFPLR6_1_PCIE_CCIX_CAP_LIST 0x3fff7bfc3d22 |
24677 | #define regBIFPLR6_1_PCIE_CCIX_CAP_LIST_BASE_IDX 5 |
24678 | #define 0x3fff7bfc3d23 |
24679 | #define 5 |
24680 | #define 0x3fff7bfc3d24 |
24681 | #define 5 |
24682 | #define regBIFPLR6_1_PCIE_CCIX_CAP 0x3fff7bfc3d24 |
24683 | #define regBIFPLR6_1_PCIE_CCIX_CAP_BASE_IDX 5 |
24684 | #define regBIFPLR6_1_PCIE_CCIX_ESM_REQD_CAP 0x3fff7bfc3d25 |
24685 | #define regBIFPLR6_1_PCIE_CCIX_ESM_REQD_CAP_BASE_IDX 5 |
24686 | #define regBIFPLR6_1_PCIE_CCIX_ESM_OPTL_CAP 0x3fff7bfc3d26 |
24687 | #define regBIFPLR6_1_PCIE_CCIX_ESM_OPTL_CAP_BASE_IDX 5 |
24688 | #define regBIFPLR6_1_PCIE_CCIX_ESM_STATUS 0x3fff7bfc3d27 |
24689 | #define regBIFPLR6_1_PCIE_CCIX_ESM_STATUS_BASE_IDX 5 |
24690 | #define regBIFPLR6_1_PCIE_CCIX_ESM_CNTL 0x3fff7bfc3d28 |
24691 | #define regBIFPLR6_1_PCIE_CCIX_ESM_CNTL_BASE_IDX 5 |
24692 | #define regBIFPLR6_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d29 |
24693 | #define regBIFPLR6_1_ESM_LANE_0_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24694 | #define regBIFPLR6_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d29 |
24695 | #define regBIFPLR6_1_ESM_LANE_1_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24696 | #define regBIFPLR6_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d29 |
24697 | #define regBIFPLR6_1_ESM_LANE_2_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24698 | #define regBIFPLR6_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d29 |
24699 | #define regBIFPLR6_1_ESM_LANE_3_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24700 | #define regBIFPLR6_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d2a |
24701 | #define regBIFPLR6_1_ESM_LANE_4_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24702 | #define regBIFPLR6_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d2a |
24703 | #define regBIFPLR6_1_ESM_LANE_5_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24704 | #define regBIFPLR6_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d2a |
24705 | #define regBIFPLR6_1_ESM_LANE_6_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24706 | #define regBIFPLR6_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d2a |
24707 | #define regBIFPLR6_1_ESM_LANE_7_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24708 | #define regBIFPLR6_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d2b |
24709 | #define regBIFPLR6_1_ESM_LANE_8_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24710 | #define regBIFPLR6_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d2b |
24711 | #define regBIFPLR6_1_ESM_LANE_9_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24712 | #define regBIFPLR6_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d2b |
24713 | #define regBIFPLR6_1_ESM_LANE_10_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24714 | #define regBIFPLR6_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d2b |
24715 | #define regBIFPLR6_1_ESM_LANE_11_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24716 | #define regBIFPLR6_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d2c |
24717 | #define regBIFPLR6_1_ESM_LANE_12_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24718 | #define regBIFPLR6_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d2c |
24719 | #define regBIFPLR6_1_ESM_LANE_13_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24720 | #define regBIFPLR6_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d2c |
24721 | #define regBIFPLR6_1_ESM_LANE_14_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24722 | #define regBIFPLR6_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT 0x3fff7bfc3d2c |
24723 | #define regBIFPLR6_1_ESM_LANE_15_EQUALIZATION_CNTL_20GT_BASE_IDX 5 |
24724 | #define regBIFPLR6_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d2d |
24725 | #define regBIFPLR6_1_ESM_LANE_0_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24726 | #define regBIFPLR6_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d2d |
24727 | #define regBIFPLR6_1_ESM_LANE_1_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24728 | #define regBIFPLR6_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d2d |
24729 | #define regBIFPLR6_1_ESM_LANE_2_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24730 | #define regBIFPLR6_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d2d |
24731 | #define regBIFPLR6_1_ESM_LANE_3_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24732 | #define regBIFPLR6_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d2e |
24733 | #define regBIFPLR6_1_ESM_LANE_4_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24734 | #define regBIFPLR6_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d2e |
24735 | #define regBIFPLR6_1_ESM_LANE_5_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24736 | #define regBIFPLR6_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d2e |
24737 | #define regBIFPLR6_1_ESM_LANE_6_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24738 | #define regBIFPLR6_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d2e |
24739 | #define regBIFPLR6_1_ESM_LANE_7_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24740 | #define regBIFPLR6_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d2f |
24741 | #define regBIFPLR6_1_ESM_LANE_8_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24742 | #define regBIFPLR6_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d2f |
24743 | #define regBIFPLR6_1_ESM_LANE_9_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24744 | #define regBIFPLR6_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d2f |
24745 | #define regBIFPLR6_1_ESM_LANE_10_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24746 | #define regBIFPLR6_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d2f |
24747 | #define regBIFPLR6_1_ESM_LANE_11_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24748 | #define regBIFPLR6_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d30 |
24749 | #define regBIFPLR6_1_ESM_LANE_12_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24750 | #define regBIFPLR6_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d30 |
24751 | #define regBIFPLR6_1_ESM_LANE_13_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24752 | #define regBIFPLR6_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d30 |
24753 | #define regBIFPLR6_1_ESM_LANE_14_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24754 | #define regBIFPLR6_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT 0x3fff7bfc3d30 |
24755 | #define regBIFPLR6_1_ESM_LANE_15_EQUALIZATION_CNTL_25GT_BASE_IDX 5 |
24756 | #define regBIFPLR6_1_PCIE_CCIX_TRANS_CAP 0x3fff7bfc3d31 |
24757 | #define regBIFPLR6_1_PCIE_CCIX_TRANS_CAP_BASE_IDX 5 |
24758 | #define regBIFPLR6_1_PCIE_CCIX_TRANS_CNTL 0x3fff7bfc3d32 |
24759 | #define regBIFPLR6_1_PCIE_CCIX_TRANS_CNTL_BASE_IDX 5 |
24760 | |
24761 | |
24762 | // addressBlock: nbio_nbif0_bif_cfg_dev0_rc_bifcfgdecp |
24763 | // base address: 0xfffe00041000 |
24764 | #define regBIF_CFG_DEV0_RC1_VENDOR_ID 0x3fff7bfd0400 |
24765 | #define regBIF_CFG_DEV0_RC1_VENDOR_ID_BASE_IDX 5 |
24766 | #define regBIF_CFG_DEV0_RC1_DEVICE_ID 0x3fff7bfd0400 |
24767 | #define regBIF_CFG_DEV0_RC1_DEVICE_ID_BASE_IDX 5 |
24768 | #define regBIF_CFG_DEV0_RC1_COMMAND 0x3fff7bfd0401 |
24769 | #define regBIF_CFG_DEV0_RC1_COMMAND_BASE_IDX 5 |
24770 | #define regBIF_CFG_DEV0_RC1_STATUS 0x3fff7bfd0401 |
24771 | #define regBIF_CFG_DEV0_RC1_STATUS_BASE_IDX 5 |
24772 | #define regBIF_CFG_DEV0_RC1_REVISION_ID 0x3fff7bfd0402 |
24773 | #define regBIF_CFG_DEV0_RC1_REVISION_ID_BASE_IDX 5 |
24774 | #define regBIF_CFG_DEV0_RC1_PROG_INTERFACE 0x3fff7bfd0402 |
24775 | #define regBIF_CFG_DEV0_RC1_PROG_INTERFACE_BASE_IDX 5 |
24776 | #define regBIF_CFG_DEV0_RC1_SUB_CLASS 0x3fff7bfd0402 |
24777 | #define regBIF_CFG_DEV0_RC1_SUB_CLASS_BASE_IDX 5 |
24778 | #define regBIF_CFG_DEV0_RC1_BASE_CLASS 0x3fff7bfd0402 |
24779 | #define regBIF_CFG_DEV0_RC1_BASE_CLASS_BASE_IDX 5 |
24780 | #define regBIF_CFG_DEV0_RC1_CACHE_LINE 0x3fff7bfd0403 |
24781 | #define regBIF_CFG_DEV0_RC1_CACHE_LINE_BASE_IDX 5 |
24782 | #define regBIF_CFG_DEV0_RC1_LATENCY 0x3fff7bfd0403 |
24783 | #define regBIF_CFG_DEV0_RC1_LATENCY_BASE_IDX 5 |
24784 | #define 0x3fff7bfd0403 |
24785 | #define 5 |
24786 | #define regBIF_CFG_DEV0_RC1_BIST 0x3fff7bfd0403 |
24787 | #define regBIF_CFG_DEV0_RC1_BIST_BASE_IDX 5 |
24788 | #define regBIF_CFG_DEV0_RC1_BASE_ADDR_1 0x3fff7bfd0404 |
24789 | #define regBIF_CFG_DEV0_RC1_BASE_ADDR_1_BASE_IDX 5 |
24790 | #define regBIF_CFG_DEV0_RC1_BASE_ADDR_2 0x3fff7bfd0405 |
24791 | #define regBIF_CFG_DEV0_RC1_BASE_ADDR_2_BASE_IDX 5 |
24792 | #define regBIF_CFG_DEV0_RC1_SUB_BUS_NUMBER_LATENCY 0x3fff7bfd0406 |
24793 | #define regBIF_CFG_DEV0_RC1_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
24794 | #define regBIF_CFG_DEV0_RC1_IO_BASE_LIMIT 0x3fff7bfd0407 |
24795 | #define regBIF_CFG_DEV0_RC1_IO_BASE_LIMIT_BASE_IDX 5 |
24796 | #define regBIF_CFG_DEV0_RC1_SECONDARY_STATUS 0x3fff7bfd0407 |
24797 | #define regBIF_CFG_DEV0_RC1_SECONDARY_STATUS_BASE_IDX 5 |
24798 | #define regBIF_CFG_DEV0_RC1_MEM_BASE_LIMIT 0x3fff7bfd0408 |
24799 | #define regBIF_CFG_DEV0_RC1_MEM_BASE_LIMIT_BASE_IDX 5 |
24800 | #define regBIF_CFG_DEV0_RC1_PREF_BASE_LIMIT 0x3fff7bfd0409 |
24801 | #define regBIF_CFG_DEV0_RC1_PREF_BASE_LIMIT_BASE_IDX 5 |
24802 | #define regBIF_CFG_DEV0_RC1_PREF_BASE_UPPER 0x3fff7bfd040a |
24803 | #define regBIF_CFG_DEV0_RC1_PREF_BASE_UPPER_BASE_IDX 5 |
24804 | #define regBIF_CFG_DEV0_RC1_PREF_LIMIT_UPPER 0x3fff7bfd040b |
24805 | #define regBIF_CFG_DEV0_RC1_PREF_LIMIT_UPPER_BASE_IDX 5 |
24806 | #define regBIF_CFG_DEV0_RC1_IO_BASE_LIMIT_HI 0x3fff7bfd040c |
24807 | #define regBIF_CFG_DEV0_RC1_IO_BASE_LIMIT_HI_BASE_IDX 5 |
24808 | #define regBIF_CFG_DEV0_RC1_CAP_PTR 0x3fff7bfd040d |
24809 | #define regBIF_CFG_DEV0_RC1_CAP_PTR_BASE_IDX 5 |
24810 | #define regBIF_CFG_DEV0_RC1_ROM_BASE_ADDR 0x3fff7bfd040e |
24811 | #define regBIF_CFG_DEV0_RC1_ROM_BASE_ADDR_BASE_IDX 5 |
24812 | #define regBIF_CFG_DEV0_RC1_INTERRUPT_LINE 0x3fff7bfd040f |
24813 | #define regBIF_CFG_DEV0_RC1_INTERRUPT_LINE_BASE_IDX 5 |
24814 | #define regBIF_CFG_DEV0_RC1_INTERRUPT_PIN 0x3fff7bfd040f |
24815 | #define regBIF_CFG_DEV0_RC1_INTERRUPT_PIN_BASE_IDX 5 |
24816 | #define regBIF_CFG_DEV0_RC1_IRQ_BRIDGE_CNTL 0x3fff7bfd040f |
24817 | #define regBIF_CFG_DEV0_RC1_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
24818 | #define regBIF_CFG_DEV0_RC1_EXT_BRIDGE_CNTL 0x3fff7bfd0410 |
24819 | #define regBIF_CFG_DEV0_RC1_EXT_BRIDGE_CNTL_BASE_IDX 5 |
24820 | #define regBIF_CFG_DEV0_RC1_PMI_CAP_LIST 0x3fff7bfd0414 |
24821 | #define regBIF_CFG_DEV0_RC1_PMI_CAP_LIST_BASE_IDX 5 |
24822 | #define regBIF_CFG_DEV0_RC1_PMI_CAP 0x3fff7bfd0414 |
24823 | #define regBIF_CFG_DEV0_RC1_PMI_CAP_BASE_IDX 5 |
24824 | #define regBIF_CFG_DEV0_RC1_PMI_STATUS_CNTL 0x3fff7bfd0415 |
24825 | #define regBIF_CFG_DEV0_RC1_PMI_STATUS_CNTL_BASE_IDX 5 |
24826 | #define regBIF_CFG_DEV0_RC1_PCIE_CAP_LIST 0x3fff7bfd0416 |
24827 | #define regBIF_CFG_DEV0_RC1_PCIE_CAP_LIST_BASE_IDX 5 |
24828 | #define regBIF_CFG_DEV0_RC1_PCIE_CAP 0x3fff7bfd0416 |
24829 | #define regBIF_CFG_DEV0_RC1_PCIE_CAP_BASE_IDX 5 |
24830 | #define regBIF_CFG_DEV0_RC1_DEVICE_CAP 0x3fff7bfd0417 |
24831 | #define regBIF_CFG_DEV0_RC1_DEVICE_CAP_BASE_IDX 5 |
24832 | #define regBIF_CFG_DEV0_RC1_DEVICE_CNTL 0x3fff7bfd0418 |
24833 | #define regBIF_CFG_DEV0_RC1_DEVICE_CNTL_BASE_IDX 5 |
24834 | #define regBIF_CFG_DEV0_RC1_DEVICE_STATUS 0x3fff7bfd0418 |
24835 | #define regBIF_CFG_DEV0_RC1_DEVICE_STATUS_BASE_IDX 5 |
24836 | #define regBIF_CFG_DEV0_RC1_LINK_CAP 0x3fff7bfd0419 |
24837 | #define regBIF_CFG_DEV0_RC1_LINK_CAP_BASE_IDX 5 |
24838 | #define regBIF_CFG_DEV0_RC1_LINK_CNTL 0x3fff7bfd041a |
24839 | #define regBIF_CFG_DEV0_RC1_LINK_CNTL_BASE_IDX 5 |
24840 | #define regBIF_CFG_DEV0_RC1_LINK_STATUS 0x3fff7bfd041a |
24841 | #define regBIF_CFG_DEV0_RC1_LINK_STATUS_BASE_IDX 5 |
24842 | #define regBIF_CFG_DEV0_RC1_SLOT_CAP 0x3fff7bfd041b |
24843 | #define regBIF_CFG_DEV0_RC1_SLOT_CAP_BASE_IDX 5 |
24844 | #define regBIF_CFG_DEV0_RC1_SLOT_CNTL 0x3fff7bfd041c |
24845 | #define regBIF_CFG_DEV0_RC1_SLOT_CNTL_BASE_IDX 5 |
24846 | #define regBIF_CFG_DEV0_RC1_SLOT_STATUS 0x3fff7bfd041c |
24847 | #define regBIF_CFG_DEV0_RC1_SLOT_STATUS_BASE_IDX 5 |
24848 | #define regBIF_CFG_DEV0_RC1_ROOT_CNTL 0x3fff7bfd041d |
24849 | #define regBIF_CFG_DEV0_RC1_ROOT_CNTL_BASE_IDX 5 |
24850 | #define regBIF_CFG_DEV0_RC1_ROOT_CAP 0x3fff7bfd041d |
24851 | #define regBIF_CFG_DEV0_RC1_ROOT_CAP_BASE_IDX 5 |
24852 | #define regBIF_CFG_DEV0_RC1_ROOT_STATUS 0x3fff7bfd041e |
24853 | #define regBIF_CFG_DEV0_RC1_ROOT_STATUS_BASE_IDX 5 |
24854 | #define regBIF_CFG_DEV0_RC1_DEVICE_CAP2 0x3fff7bfd041f |
24855 | #define regBIF_CFG_DEV0_RC1_DEVICE_CAP2_BASE_IDX 5 |
24856 | #define regBIF_CFG_DEV0_RC1_DEVICE_CNTL2 0x3fff7bfd0420 |
24857 | #define regBIF_CFG_DEV0_RC1_DEVICE_CNTL2_BASE_IDX 5 |
24858 | #define regBIF_CFG_DEV0_RC1_DEVICE_STATUS2 0x3fff7bfd0420 |
24859 | #define regBIF_CFG_DEV0_RC1_DEVICE_STATUS2_BASE_IDX 5 |
24860 | #define regBIF_CFG_DEV0_RC1_LINK_CAP2 0x3fff7bfd0421 |
24861 | #define regBIF_CFG_DEV0_RC1_LINK_CAP2_BASE_IDX 5 |
24862 | #define regBIF_CFG_DEV0_RC1_LINK_CNTL2 0x3fff7bfd0422 |
24863 | #define regBIF_CFG_DEV0_RC1_LINK_CNTL2_BASE_IDX 5 |
24864 | #define regBIF_CFG_DEV0_RC1_LINK_STATUS2 0x3fff7bfd0422 |
24865 | #define regBIF_CFG_DEV0_RC1_LINK_STATUS2_BASE_IDX 5 |
24866 | #define regBIF_CFG_DEV0_RC1_SLOT_CAP2 0x3fff7bfd0423 |
24867 | #define regBIF_CFG_DEV0_RC1_SLOT_CAP2_BASE_IDX 5 |
24868 | #define regBIF_CFG_DEV0_RC1_SLOT_CNTL2 0x3fff7bfd0424 |
24869 | #define regBIF_CFG_DEV0_RC1_SLOT_CNTL2_BASE_IDX 5 |
24870 | #define regBIF_CFG_DEV0_RC1_SLOT_STATUS2 0x3fff7bfd0424 |
24871 | #define regBIF_CFG_DEV0_RC1_SLOT_STATUS2_BASE_IDX 5 |
24872 | #define regBIF_CFG_DEV0_RC1_MSI_CAP_LIST 0x3fff7bfd0428 |
24873 | #define regBIF_CFG_DEV0_RC1_MSI_CAP_LIST_BASE_IDX 5 |
24874 | #define regBIF_CFG_DEV0_RC1_MSI_MSG_CNTL 0x3fff7bfd0428 |
24875 | #define regBIF_CFG_DEV0_RC1_MSI_MSG_CNTL_BASE_IDX 5 |
24876 | #define regBIF_CFG_DEV0_RC1_MSI_MSG_ADDR_LO 0x3fff7bfd0429 |
24877 | #define regBIF_CFG_DEV0_RC1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
24878 | #define regBIF_CFG_DEV0_RC1_MSI_MSG_ADDR_HI 0x3fff7bfd042a |
24879 | #define regBIF_CFG_DEV0_RC1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
24880 | #define regBIF_CFG_DEV0_RC1_MSI_MSG_DATA 0x3fff7bfd042a |
24881 | #define regBIF_CFG_DEV0_RC1_MSI_MSG_DATA_BASE_IDX 5 |
24882 | #define regBIF_CFG_DEV0_RC1_MSI_EXT_MSG_DATA 0x3fff7bfd042a |
24883 | #define regBIF_CFG_DEV0_RC1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
24884 | #define regBIF_CFG_DEV0_RC1_MSI_MSG_DATA_64 0x3fff7bfd042b |
24885 | #define regBIF_CFG_DEV0_RC1_MSI_MSG_DATA_64_BASE_IDX 5 |
24886 | #define regBIF_CFG_DEV0_RC1_MSI_EXT_MSG_DATA_64 0x3fff7bfd042b |
24887 | #define regBIF_CFG_DEV0_RC1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
24888 | #define regBIF_CFG_DEV0_RC1_SSID_CAP_LIST 0x3fff7bfd0430 |
24889 | #define regBIF_CFG_DEV0_RC1_SSID_CAP_LIST_BASE_IDX 5 |
24890 | #define regBIF_CFG_DEV0_RC1_SSID_CAP 0x3fff7bfd0431 |
24891 | #define regBIF_CFG_DEV0_RC1_SSID_CAP_BASE_IDX 5 |
24892 | #define regBIF_CFG_DEV0_RC1_MSI_MAP_CAP_LIST 0x3fff7bfd0432 |
24893 | #define regBIF_CFG_DEV0_RC1_MSI_MAP_CAP_LIST_BASE_IDX 5 |
24894 | #define regBIF_CFG_DEV0_RC1_MSI_MAP_CAP 0x3fff7bfd0432 |
24895 | #define regBIF_CFG_DEV0_RC1_MSI_MAP_CAP_BASE_IDX 5 |
24896 | #define regBIF_CFG_DEV0_RC1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff7bfd0440 |
24897 | #define regBIF_CFG_DEV0_RC1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
24898 | #define regBIF_CFG_DEV0_RC1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff7bfd0441 |
24899 | #define regBIF_CFG_DEV0_RC1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
24900 | #define regBIF_CFG_DEV0_RC1_PCIE_VENDOR_SPECIFIC1 0x3fff7bfd0442 |
24901 | #define regBIF_CFG_DEV0_RC1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
24902 | #define regBIF_CFG_DEV0_RC1_PCIE_VENDOR_SPECIFIC2 0x3fff7bfd0443 |
24903 | #define regBIF_CFG_DEV0_RC1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
24904 | #define regBIF_CFG_DEV0_RC1_PCIE_VC_ENH_CAP_LIST 0x3fff7bfd0444 |
24905 | #define regBIF_CFG_DEV0_RC1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
24906 | #define regBIF_CFG_DEV0_RC1_PCIE_PORT_VC_CAP_REG1 0x3fff7bfd0445 |
24907 | #define regBIF_CFG_DEV0_RC1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
24908 | #define regBIF_CFG_DEV0_RC1_PCIE_PORT_VC_CAP_REG2 0x3fff7bfd0446 |
24909 | #define regBIF_CFG_DEV0_RC1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
24910 | #define regBIF_CFG_DEV0_RC1_PCIE_PORT_VC_CNTL 0x3fff7bfd0447 |
24911 | #define regBIF_CFG_DEV0_RC1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
24912 | #define regBIF_CFG_DEV0_RC1_PCIE_PORT_VC_STATUS 0x3fff7bfd0447 |
24913 | #define regBIF_CFG_DEV0_RC1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
24914 | #define regBIF_CFG_DEV0_RC1_PCIE_VC0_RESOURCE_CAP 0x3fff7bfd0448 |
24915 | #define regBIF_CFG_DEV0_RC1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
24916 | #define regBIF_CFG_DEV0_RC1_PCIE_VC0_RESOURCE_CNTL 0x3fff7bfd0449 |
24917 | #define regBIF_CFG_DEV0_RC1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
24918 | #define regBIF_CFG_DEV0_RC1_PCIE_VC0_RESOURCE_STATUS 0x3fff7bfd044a |
24919 | #define regBIF_CFG_DEV0_RC1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
24920 | #define regBIF_CFG_DEV0_RC1_PCIE_VC1_RESOURCE_CAP 0x3fff7bfd044b |
24921 | #define regBIF_CFG_DEV0_RC1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
24922 | #define regBIF_CFG_DEV0_RC1_PCIE_VC1_RESOURCE_CNTL 0x3fff7bfd044c |
24923 | #define regBIF_CFG_DEV0_RC1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
24924 | #define regBIF_CFG_DEV0_RC1_PCIE_VC1_RESOURCE_STATUS 0x3fff7bfd044d |
24925 | #define regBIF_CFG_DEV0_RC1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
24926 | #define regBIF_CFG_DEV0_RC1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x3fff7bfd0450 |
24927 | #define regBIF_CFG_DEV0_RC1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
24928 | #define regBIF_CFG_DEV0_RC1_PCIE_DEV_SERIAL_NUM_DW1 0x3fff7bfd0451 |
24929 | #define regBIF_CFG_DEV0_RC1_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
24930 | #define regBIF_CFG_DEV0_RC1_PCIE_DEV_SERIAL_NUM_DW2 0x3fff7bfd0452 |
24931 | #define regBIF_CFG_DEV0_RC1_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
24932 | #define regBIF_CFG_DEV0_RC1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff7bfd0454 |
24933 | #define regBIF_CFG_DEV0_RC1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
24934 | #define regBIF_CFG_DEV0_RC1_PCIE_UNCORR_ERR_STATUS 0x3fff7bfd0455 |
24935 | #define regBIF_CFG_DEV0_RC1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
24936 | #define regBIF_CFG_DEV0_RC1_PCIE_UNCORR_ERR_MASK 0x3fff7bfd0456 |
24937 | #define regBIF_CFG_DEV0_RC1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
24938 | #define regBIF_CFG_DEV0_RC1_PCIE_UNCORR_ERR_SEVERITY 0x3fff7bfd0457 |
24939 | #define regBIF_CFG_DEV0_RC1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
24940 | #define regBIF_CFG_DEV0_RC1_PCIE_CORR_ERR_STATUS 0x3fff7bfd0458 |
24941 | #define regBIF_CFG_DEV0_RC1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
24942 | #define regBIF_CFG_DEV0_RC1_PCIE_CORR_ERR_MASK 0x3fff7bfd0459 |
24943 | #define regBIF_CFG_DEV0_RC1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
24944 | #define regBIF_CFG_DEV0_RC1_PCIE_ADV_ERR_CAP_CNTL 0x3fff7bfd045a |
24945 | #define regBIF_CFG_DEV0_RC1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
24946 | #define regBIF_CFG_DEV0_RC1_PCIE_HDR_LOG0 0x3fff7bfd045b |
24947 | #define regBIF_CFG_DEV0_RC1_PCIE_HDR_LOG0_BASE_IDX 5 |
24948 | #define regBIF_CFG_DEV0_RC1_PCIE_HDR_LOG1 0x3fff7bfd045c |
24949 | #define regBIF_CFG_DEV0_RC1_PCIE_HDR_LOG1_BASE_IDX 5 |
24950 | #define regBIF_CFG_DEV0_RC1_PCIE_HDR_LOG2 0x3fff7bfd045d |
24951 | #define regBIF_CFG_DEV0_RC1_PCIE_HDR_LOG2_BASE_IDX 5 |
24952 | #define regBIF_CFG_DEV0_RC1_PCIE_HDR_LOG3 0x3fff7bfd045e |
24953 | #define regBIF_CFG_DEV0_RC1_PCIE_HDR_LOG3_BASE_IDX 5 |
24954 | #define regBIF_CFG_DEV0_RC1_PCIE_ROOT_ERR_CMD 0x3fff7bfd045f |
24955 | #define regBIF_CFG_DEV0_RC1_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
24956 | #define regBIF_CFG_DEV0_RC1_PCIE_ROOT_ERR_STATUS 0x3fff7bfd0460 |
24957 | #define regBIF_CFG_DEV0_RC1_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
24958 | #define regBIF_CFG_DEV0_RC1_PCIE_ERR_SRC_ID 0x3fff7bfd0461 |
24959 | #define regBIF_CFG_DEV0_RC1_PCIE_ERR_SRC_ID_BASE_IDX 5 |
24960 | #define regBIF_CFG_DEV0_RC1_PCIE_TLP_PREFIX_LOG0 0x3fff7bfd0462 |
24961 | #define regBIF_CFG_DEV0_RC1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
24962 | #define regBIF_CFG_DEV0_RC1_PCIE_TLP_PREFIX_LOG1 0x3fff7bfd0463 |
24963 | #define regBIF_CFG_DEV0_RC1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
24964 | #define regBIF_CFG_DEV0_RC1_PCIE_TLP_PREFIX_LOG2 0x3fff7bfd0464 |
24965 | #define regBIF_CFG_DEV0_RC1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
24966 | #define regBIF_CFG_DEV0_RC1_PCIE_TLP_PREFIX_LOG3 0x3fff7bfd0465 |
24967 | #define regBIF_CFG_DEV0_RC1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
24968 | #define regBIF_CFG_DEV0_RC1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff7bfd049c |
24969 | #define regBIF_CFG_DEV0_RC1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
24970 | #define regBIF_CFG_DEV0_RC1_PCIE_LINK_CNTL3 0x3fff7bfd049d |
24971 | #define regBIF_CFG_DEV0_RC1_PCIE_LINK_CNTL3_BASE_IDX 5 |
24972 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_ERROR_STATUS 0x3fff7bfd049e |
24973 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
24974 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff7bfd049f |
24975 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
24976 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff7bfd049f |
24977 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
24978 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff7bfd04a0 |
24979 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
24980 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff7bfd04a0 |
24981 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
24982 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff7bfd04a1 |
24983 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
24984 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff7bfd04a1 |
24985 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
24986 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff7bfd04a2 |
24987 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
24988 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff7bfd04a2 |
24989 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
24990 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff7bfd04a3 |
24991 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
24992 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff7bfd04a3 |
24993 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
24994 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff7bfd04a4 |
24995 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
24996 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff7bfd04a4 |
24997 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
24998 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff7bfd04a5 |
24999 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
25000 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff7bfd04a5 |
25001 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
25002 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff7bfd04a6 |
25003 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
25004 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff7bfd04a6 |
25005 | #define regBIF_CFG_DEV0_RC1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
25006 | #define regBIF_CFG_DEV0_RC1_PCIE_ACS_ENH_CAP_LIST 0x3fff7bfd04a8 |
25007 | #define regBIF_CFG_DEV0_RC1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
25008 | #define regBIF_CFG_DEV0_RC1_PCIE_ACS_CAP 0x3fff7bfd04a9 |
25009 | #define regBIF_CFG_DEV0_RC1_PCIE_ACS_CAP_BASE_IDX 5 |
25010 | #define regBIF_CFG_DEV0_RC1_PCIE_ACS_CNTL 0x3fff7bfd04a9 |
25011 | #define regBIF_CFG_DEV0_RC1_PCIE_ACS_CNTL_BASE_IDX 5 |
25012 | #define regBIF_CFG_DEV0_RC1_PCIE_DLF_ENH_CAP_LIST 0x3fff7bfd0500 |
25013 | #define regBIF_CFG_DEV0_RC1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
25014 | #define regBIF_CFG_DEV0_RC1_DATA_LINK_FEATURE_CAP 0x3fff7bfd0501 |
25015 | #define regBIF_CFG_DEV0_RC1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
25016 | #define regBIF_CFG_DEV0_RC1_DATA_LINK_FEATURE_STATUS 0x3fff7bfd0502 |
25017 | #define regBIF_CFG_DEV0_RC1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
25018 | #define regBIF_CFG_DEV0_RC1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff7bfd0504 |
25019 | #define regBIF_CFG_DEV0_RC1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
25020 | #define regBIF_CFG_DEV0_RC1_LINK_CAP_16GT 0x3fff7bfd0505 |
25021 | #define regBIF_CFG_DEV0_RC1_LINK_CAP_16GT_BASE_IDX 5 |
25022 | #define regBIF_CFG_DEV0_RC1_LINK_CNTL_16GT 0x3fff7bfd0506 |
25023 | #define regBIF_CFG_DEV0_RC1_LINK_CNTL_16GT_BASE_IDX 5 |
25024 | #define regBIF_CFG_DEV0_RC1_LINK_STATUS_16GT 0x3fff7bfd0507 |
25025 | #define regBIF_CFG_DEV0_RC1_LINK_STATUS_16GT_BASE_IDX 5 |
25026 | #define regBIF_CFG_DEV0_RC1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfd0508 |
25027 | #define regBIF_CFG_DEV0_RC1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
25028 | #define regBIF_CFG_DEV0_RC1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfd0509 |
25029 | #define regBIF_CFG_DEV0_RC1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
25030 | #define regBIF_CFG_DEV0_RC1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfd050a |
25031 | #define regBIF_CFG_DEV0_RC1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
25032 | #define regBIF_CFG_DEV0_RC1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff7bfd050c |
25033 | #define regBIF_CFG_DEV0_RC1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25034 | #define regBIF_CFG_DEV0_RC1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff7bfd050c |
25035 | #define regBIF_CFG_DEV0_RC1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25036 | #define regBIF_CFG_DEV0_RC1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff7bfd050c |
25037 | #define regBIF_CFG_DEV0_RC1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25038 | #define regBIF_CFG_DEV0_RC1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff7bfd050c |
25039 | #define regBIF_CFG_DEV0_RC1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25040 | #define regBIF_CFG_DEV0_RC1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff7bfd050d |
25041 | #define regBIF_CFG_DEV0_RC1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25042 | #define regBIF_CFG_DEV0_RC1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff7bfd050d |
25043 | #define regBIF_CFG_DEV0_RC1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25044 | #define regBIF_CFG_DEV0_RC1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff7bfd050d |
25045 | #define regBIF_CFG_DEV0_RC1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25046 | #define regBIF_CFG_DEV0_RC1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff7bfd050d |
25047 | #define regBIF_CFG_DEV0_RC1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25048 | #define regBIF_CFG_DEV0_RC1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff7bfd050e |
25049 | #define regBIF_CFG_DEV0_RC1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25050 | #define regBIF_CFG_DEV0_RC1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff7bfd050e |
25051 | #define regBIF_CFG_DEV0_RC1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25052 | #define regBIF_CFG_DEV0_RC1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff7bfd050e |
25053 | #define regBIF_CFG_DEV0_RC1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25054 | #define regBIF_CFG_DEV0_RC1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff7bfd050e |
25055 | #define regBIF_CFG_DEV0_RC1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25056 | #define regBIF_CFG_DEV0_RC1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff7bfd050f |
25057 | #define regBIF_CFG_DEV0_RC1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25058 | #define regBIF_CFG_DEV0_RC1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff7bfd050f |
25059 | #define regBIF_CFG_DEV0_RC1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25060 | #define regBIF_CFG_DEV0_RC1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff7bfd050f |
25061 | #define regBIF_CFG_DEV0_RC1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25062 | #define regBIF_CFG_DEV0_RC1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff7bfd050f |
25063 | #define regBIF_CFG_DEV0_RC1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25064 | #define regBIF_CFG_DEV0_RC1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff7bfd0510 |
25065 | #define regBIF_CFG_DEV0_RC1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
25066 | #define regBIF_CFG_DEV0_RC1_MARGINING_PORT_CAP 0x3fff7bfd0511 |
25067 | #define regBIF_CFG_DEV0_RC1_MARGINING_PORT_CAP_BASE_IDX 5 |
25068 | #define regBIF_CFG_DEV0_RC1_MARGINING_PORT_STATUS 0x3fff7bfd0511 |
25069 | #define regBIF_CFG_DEV0_RC1_MARGINING_PORT_STATUS_BASE_IDX 5 |
25070 | #define regBIF_CFG_DEV0_RC1_LANE_0_MARGINING_LANE_CNTL 0x3fff7bfd0512 |
25071 | #define regBIF_CFG_DEV0_RC1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
25072 | #define regBIF_CFG_DEV0_RC1_LANE_0_MARGINING_LANE_STATUS 0x3fff7bfd0512 |
25073 | #define regBIF_CFG_DEV0_RC1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
25074 | #define regBIF_CFG_DEV0_RC1_LANE_1_MARGINING_LANE_CNTL 0x3fff7bfd0513 |
25075 | #define regBIF_CFG_DEV0_RC1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
25076 | #define regBIF_CFG_DEV0_RC1_LANE_1_MARGINING_LANE_STATUS 0x3fff7bfd0513 |
25077 | #define regBIF_CFG_DEV0_RC1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
25078 | #define regBIF_CFG_DEV0_RC1_LANE_2_MARGINING_LANE_CNTL 0x3fff7bfd0514 |
25079 | #define regBIF_CFG_DEV0_RC1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
25080 | #define regBIF_CFG_DEV0_RC1_LANE_2_MARGINING_LANE_STATUS 0x3fff7bfd0514 |
25081 | #define regBIF_CFG_DEV0_RC1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
25082 | #define regBIF_CFG_DEV0_RC1_LANE_3_MARGINING_LANE_CNTL 0x3fff7bfd0515 |
25083 | #define regBIF_CFG_DEV0_RC1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
25084 | #define regBIF_CFG_DEV0_RC1_LANE_3_MARGINING_LANE_STATUS 0x3fff7bfd0515 |
25085 | #define regBIF_CFG_DEV0_RC1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
25086 | #define regBIF_CFG_DEV0_RC1_LANE_4_MARGINING_LANE_CNTL 0x3fff7bfd0516 |
25087 | #define regBIF_CFG_DEV0_RC1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
25088 | #define regBIF_CFG_DEV0_RC1_LANE_4_MARGINING_LANE_STATUS 0x3fff7bfd0516 |
25089 | #define regBIF_CFG_DEV0_RC1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
25090 | #define regBIF_CFG_DEV0_RC1_LANE_5_MARGINING_LANE_CNTL 0x3fff7bfd0517 |
25091 | #define regBIF_CFG_DEV0_RC1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
25092 | #define regBIF_CFG_DEV0_RC1_LANE_5_MARGINING_LANE_STATUS 0x3fff7bfd0517 |
25093 | #define regBIF_CFG_DEV0_RC1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
25094 | #define regBIF_CFG_DEV0_RC1_LANE_6_MARGINING_LANE_CNTL 0x3fff7bfd0518 |
25095 | #define regBIF_CFG_DEV0_RC1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
25096 | #define regBIF_CFG_DEV0_RC1_LANE_6_MARGINING_LANE_STATUS 0x3fff7bfd0518 |
25097 | #define regBIF_CFG_DEV0_RC1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
25098 | #define regBIF_CFG_DEV0_RC1_LANE_7_MARGINING_LANE_CNTL 0x3fff7bfd0519 |
25099 | #define regBIF_CFG_DEV0_RC1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
25100 | #define regBIF_CFG_DEV0_RC1_LANE_7_MARGINING_LANE_STATUS 0x3fff7bfd0519 |
25101 | #define regBIF_CFG_DEV0_RC1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
25102 | #define regBIF_CFG_DEV0_RC1_LANE_8_MARGINING_LANE_CNTL 0x3fff7bfd051a |
25103 | #define regBIF_CFG_DEV0_RC1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
25104 | #define regBIF_CFG_DEV0_RC1_LANE_8_MARGINING_LANE_STATUS 0x3fff7bfd051a |
25105 | #define regBIF_CFG_DEV0_RC1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
25106 | #define regBIF_CFG_DEV0_RC1_LANE_9_MARGINING_LANE_CNTL 0x3fff7bfd051b |
25107 | #define regBIF_CFG_DEV0_RC1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
25108 | #define regBIF_CFG_DEV0_RC1_LANE_9_MARGINING_LANE_STATUS 0x3fff7bfd051b |
25109 | #define regBIF_CFG_DEV0_RC1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
25110 | #define regBIF_CFG_DEV0_RC1_LANE_10_MARGINING_LANE_CNTL 0x3fff7bfd051c |
25111 | #define regBIF_CFG_DEV0_RC1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
25112 | #define regBIF_CFG_DEV0_RC1_LANE_10_MARGINING_LANE_STATUS 0x3fff7bfd051c |
25113 | #define regBIF_CFG_DEV0_RC1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
25114 | #define regBIF_CFG_DEV0_RC1_LANE_11_MARGINING_LANE_CNTL 0x3fff7bfd051d |
25115 | #define regBIF_CFG_DEV0_RC1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
25116 | #define regBIF_CFG_DEV0_RC1_LANE_11_MARGINING_LANE_STATUS 0x3fff7bfd051d |
25117 | #define regBIF_CFG_DEV0_RC1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
25118 | #define regBIF_CFG_DEV0_RC1_LANE_12_MARGINING_LANE_CNTL 0x3fff7bfd051e |
25119 | #define regBIF_CFG_DEV0_RC1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
25120 | #define regBIF_CFG_DEV0_RC1_LANE_12_MARGINING_LANE_STATUS 0x3fff7bfd051e |
25121 | #define regBIF_CFG_DEV0_RC1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
25122 | #define regBIF_CFG_DEV0_RC1_LANE_13_MARGINING_LANE_CNTL 0x3fff7bfd051f |
25123 | #define regBIF_CFG_DEV0_RC1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
25124 | #define regBIF_CFG_DEV0_RC1_LANE_13_MARGINING_LANE_STATUS 0x3fff7bfd051f |
25125 | #define regBIF_CFG_DEV0_RC1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
25126 | #define regBIF_CFG_DEV0_RC1_LANE_14_MARGINING_LANE_CNTL 0x3fff7bfd0520 |
25127 | #define regBIF_CFG_DEV0_RC1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
25128 | #define regBIF_CFG_DEV0_RC1_LANE_14_MARGINING_LANE_STATUS 0x3fff7bfd0520 |
25129 | #define regBIF_CFG_DEV0_RC1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
25130 | #define regBIF_CFG_DEV0_RC1_LANE_15_MARGINING_LANE_CNTL 0x3fff7bfd0521 |
25131 | #define regBIF_CFG_DEV0_RC1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
25132 | #define regBIF_CFG_DEV0_RC1_LANE_15_MARGINING_LANE_STATUS 0x3fff7bfd0521 |
25133 | #define regBIF_CFG_DEV0_RC1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
25134 | |
25135 | |
25136 | // addressBlock: nbio_nbif0_bif_cfg_dev1_rc_bifcfgdecp |
25137 | // base address: 0xfffe00042000 |
25138 | #define regBIF_CFG_DEV1_RC1_VENDOR_ID 0x3fff7bfd0800 |
25139 | #define regBIF_CFG_DEV1_RC1_VENDOR_ID_BASE_IDX 5 |
25140 | #define regBIF_CFG_DEV1_RC1_DEVICE_ID 0x3fff7bfd0800 |
25141 | #define regBIF_CFG_DEV1_RC1_DEVICE_ID_BASE_IDX 5 |
25142 | #define regBIF_CFG_DEV1_RC1_COMMAND 0x3fff7bfd0801 |
25143 | #define regBIF_CFG_DEV1_RC1_COMMAND_BASE_IDX 5 |
25144 | #define regBIF_CFG_DEV1_RC1_STATUS 0x3fff7bfd0801 |
25145 | #define regBIF_CFG_DEV1_RC1_STATUS_BASE_IDX 5 |
25146 | #define regBIF_CFG_DEV1_RC1_REVISION_ID 0x3fff7bfd0802 |
25147 | #define regBIF_CFG_DEV1_RC1_REVISION_ID_BASE_IDX 5 |
25148 | #define regBIF_CFG_DEV1_RC1_PROG_INTERFACE 0x3fff7bfd0802 |
25149 | #define regBIF_CFG_DEV1_RC1_PROG_INTERFACE_BASE_IDX 5 |
25150 | #define regBIF_CFG_DEV1_RC1_SUB_CLASS 0x3fff7bfd0802 |
25151 | #define regBIF_CFG_DEV1_RC1_SUB_CLASS_BASE_IDX 5 |
25152 | #define regBIF_CFG_DEV1_RC1_BASE_CLASS 0x3fff7bfd0802 |
25153 | #define regBIF_CFG_DEV1_RC1_BASE_CLASS_BASE_IDX 5 |
25154 | #define regBIF_CFG_DEV1_RC1_CACHE_LINE 0x3fff7bfd0803 |
25155 | #define regBIF_CFG_DEV1_RC1_CACHE_LINE_BASE_IDX 5 |
25156 | #define regBIF_CFG_DEV1_RC1_LATENCY 0x3fff7bfd0803 |
25157 | #define regBIF_CFG_DEV1_RC1_LATENCY_BASE_IDX 5 |
25158 | #define 0x3fff7bfd0803 |
25159 | #define 5 |
25160 | #define regBIF_CFG_DEV1_RC1_BIST 0x3fff7bfd0803 |
25161 | #define regBIF_CFG_DEV1_RC1_BIST_BASE_IDX 5 |
25162 | #define regBIF_CFG_DEV1_RC1_BASE_ADDR_1 0x3fff7bfd0804 |
25163 | #define regBIF_CFG_DEV1_RC1_BASE_ADDR_1_BASE_IDX 5 |
25164 | #define regBIF_CFG_DEV1_RC1_BASE_ADDR_2 0x3fff7bfd0805 |
25165 | #define regBIF_CFG_DEV1_RC1_BASE_ADDR_2_BASE_IDX 5 |
25166 | #define regBIF_CFG_DEV1_RC1_SUB_BUS_NUMBER_LATENCY 0x3fff7bfd0806 |
25167 | #define regBIF_CFG_DEV1_RC1_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
25168 | #define regBIF_CFG_DEV1_RC1_IO_BASE_LIMIT 0x3fff7bfd0807 |
25169 | #define regBIF_CFG_DEV1_RC1_IO_BASE_LIMIT_BASE_IDX 5 |
25170 | #define regBIF_CFG_DEV1_RC1_SECONDARY_STATUS 0x3fff7bfd0807 |
25171 | #define regBIF_CFG_DEV1_RC1_SECONDARY_STATUS_BASE_IDX 5 |
25172 | #define regBIF_CFG_DEV1_RC1_MEM_BASE_LIMIT 0x3fff7bfd0808 |
25173 | #define regBIF_CFG_DEV1_RC1_MEM_BASE_LIMIT_BASE_IDX 5 |
25174 | #define regBIF_CFG_DEV1_RC1_PREF_BASE_LIMIT 0x3fff7bfd0809 |
25175 | #define regBIF_CFG_DEV1_RC1_PREF_BASE_LIMIT_BASE_IDX 5 |
25176 | #define regBIF_CFG_DEV1_RC1_PREF_BASE_UPPER 0x3fff7bfd080a |
25177 | #define regBIF_CFG_DEV1_RC1_PREF_BASE_UPPER_BASE_IDX 5 |
25178 | #define regBIF_CFG_DEV1_RC1_PREF_LIMIT_UPPER 0x3fff7bfd080b |
25179 | #define regBIF_CFG_DEV1_RC1_PREF_LIMIT_UPPER_BASE_IDX 5 |
25180 | #define regBIF_CFG_DEV1_RC1_IO_BASE_LIMIT_HI 0x3fff7bfd080c |
25181 | #define regBIF_CFG_DEV1_RC1_IO_BASE_LIMIT_HI_BASE_IDX 5 |
25182 | #define regBIF_CFG_DEV1_RC1_CAP_PTR 0x3fff7bfd080d |
25183 | #define regBIF_CFG_DEV1_RC1_CAP_PTR_BASE_IDX 5 |
25184 | #define regBIF_CFG_DEV1_RC1_ROM_BASE_ADDR 0x3fff7bfd080e |
25185 | #define regBIF_CFG_DEV1_RC1_ROM_BASE_ADDR_BASE_IDX 5 |
25186 | #define regBIF_CFG_DEV1_RC1_INTERRUPT_LINE 0x3fff7bfd080f |
25187 | #define regBIF_CFG_DEV1_RC1_INTERRUPT_LINE_BASE_IDX 5 |
25188 | #define regBIF_CFG_DEV1_RC1_INTERRUPT_PIN 0x3fff7bfd080f |
25189 | #define regBIF_CFG_DEV1_RC1_INTERRUPT_PIN_BASE_IDX 5 |
25190 | #define regBIF_CFG_DEV1_RC1_IRQ_BRIDGE_CNTL 0x3fff7bfd080f |
25191 | #define regBIF_CFG_DEV1_RC1_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
25192 | #define regBIF_CFG_DEV1_RC1_EXT_BRIDGE_CNTL 0x3fff7bfd0810 |
25193 | #define regBIF_CFG_DEV1_RC1_EXT_BRIDGE_CNTL_BASE_IDX 5 |
25194 | #define regBIF_CFG_DEV1_RC1_PMI_CAP_LIST 0x3fff7bfd0814 |
25195 | #define regBIF_CFG_DEV1_RC1_PMI_CAP_LIST_BASE_IDX 5 |
25196 | #define regBIF_CFG_DEV1_RC1_PMI_CAP 0x3fff7bfd0814 |
25197 | #define regBIF_CFG_DEV1_RC1_PMI_CAP_BASE_IDX 5 |
25198 | #define regBIF_CFG_DEV1_RC1_PMI_STATUS_CNTL 0x3fff7bfd0815 |
25199 | #define regBIF_CFG_DEV1_RC1_PMI_STATUS_CNTL_BASE_IDX 5 |
25200 | #define regBIF_CFG_DEV1_RC1_PCIE_CAP_LIST 0x3fff7bfd0816 |
25201 | #define regBIF_CFG_DEV1_RC1_PCIE_CAP_LIST_BASE_IDX 5 |
25202 | #define regBIF_CFG_DEV1_RC1_PCIE_CAP 0x3fff7bfd0816 |
25203 | #define regBIF_CFG_DEV1_RC1_PCIE_CAP_BASE_IDX 5 |
25204 | #define regBIF_CFG_DEV1_RC1_DEVICE_CAP 0x3fff7bfd0817 |
25205 | #define regBIF_CFG_DEV1_RC1_DEVICE_CAP_BASE_IDX 5 |
25206 | #define regBIF_CFG_DEV1_RC1_DEVICE_CNTL 0x3fff7bfd0818 |
25207 | #define regBIF_CFG_DEV1_RC1_DEVICE_CNTL_BASE_IDX 5 |
25208 | #define regBIF_CFG_DEV1_RC1_DEVICE_STATUS 0x3fff7bfd0818 |
25209 | #define regBIF_CFG_DEV1_RC1_DEVICE_STATUS_BASE_IDX 5 |
25210 | #define regBIF_CFG_DEV1_RC1_LINK_CAP 0x3fff7bfd0819 |
25211 | #define regBIF_CFG_DEV1_RC1_LINK_CAP_BASE_IDX 5 |
25212 | #define regBIF_CFG_DEV1_RC1_LINK_CNTL 0x3fff7bfd081a |
25213 | #define regBIF_CFG_DEV1_RC1_LINK_CNTL_BASE_IDX 5 |
25214 | #define regBIF_CFG_DEV1_RC1_LINK_STATUS 0x3fff7bfd081a |
25215 | #define regBIF_CFG_DEV1_RC1_LINK_STATUS_BASE_IDX 5 |
25216 | #define regBIF_CFG_DEV1_RC1_SLOT_CAP 0x3fff7bfd081b |
25217 | #define regBIF_CFG_DEV1_RC1_SLOT_CAP_BASE_IDX 5 |
25218 | #define regBIF_CFG_DEV1_RC1_SLOT_CNTL 0x3fff7bfd081c |
25219 | #define regBIF_CFG_DEV1_RC1_SLOT_CNTL_BASE_IDX 5 |
25220 | #define regBIF_CFG_DEV1_RC1_SLOT_STATUS 0x3fff7bfd081c |
25221 | #define regBIF_CFG_DEV1_RC1_SLOT_STATUS_BASE_IDX 5 |
25222 | #define regBIF_CFG_DEV1_RC1_ROOT_CNTL 0x3fff7bfd081d |
25223 | #define regBIF_CFG_DEV1_RC1_ROOT_CNTL_BASE_IDX 5 |
25224 | #define regBIF_CFG_DEV1_RC1_ROOT_CAP 0x3fff7bfd081d |
25225 | #define regBIF_CFG_DEV1_RC1_ROOT_CAP_BASE_IDX 5 |
25226 | #define regBIF_CFG_DEV1_RC1_ROOT_STATUS 0x3fff7bfd081e |
25227 | #define regBIF_CFG_DEV1_RC1_ROOT_STATUS_BASE_IDX 5 |
25228 | #define regBIF_CFG_DEV1_RC1_DEVICE_CAP2 0x3fff7bfd081f |
25229 | #define regBIF_CFG_DEV1_RC1_DEVICE_CAP2_BASE_IDX 5 |
25230 | #define regBIF_CFG_DEV1_RC1_DEVICE_CNTL2 0x3fff7bfd0820 |
25231 | #define regBIF_CFG_DEV1_RC1_DEVICE_CNTL2_BASE_IDX 5 |
25232 | #define regBIF_CFG_DEV1_RC1_DEVICE_STATUS2 0x3fff7bfd0820 |
25233 | #define regBIF_CFG_DEV1_RC1_DEVICE_STATUS2_BASE_IDX 5 |
25234 | #define regBIF_CFG_DEV1_RC1_LINK_CAP2 0x3fff7bfd0821 |
25235 | #define regBIF_CFG_DEV1_RC1_LINK_CAP2_BASE_IDX 5 |
25236 | #define regBIF_CFG_DEV1_RC1_LINK_CNTL2 0x3fff7bfd0822 |
25237 | #define regBIF_CFG_DEV1_RC1_LINK_CNTL2_BASE_IDX 5 |
25238 | #define regBIF_CFG_DEV1_RC1_LINK_STATUS2 0x3fff7bfd0822 |
25239 | #define regBIF_CFG_DEV1_RC1_LINK_STATUS2_BASE_IDX 5 |
25240 | #define regBIF_CFG_DEV1_RC1_SLOT_CAP2 0x3fff7bfd0823 |
25241 | #define regBIF_CFG_DEV1_RC1_SLOT_CAP2_BASE_IDX 5 |
25242 | #define regBIF_CFG_DEV1_RC1_SLOT_CNTL2 0x3fff7bfd0824 |
25243 | #define regBIF_CFG_DEV1_RC1_SLOT_CNTL2_BASE_IDX 5 |
25244 | #define regBIF_CFG_DEV1_RC1_SLOT_STATUS2 0x3fff7bfd0824 |
25245 | #define regBIF_CFG_DEV1_RC1_SLOT_STATUS2_BASE_IDX 5 |
25246 | #define regBIF_CFG_DEV1_RC1_MSI_CAP_LIST 0x3fff7bfd0828 |
25247 | #define regBIF_CFG_DEV1_RC1_MSI_CAP_LIST_BASE_IDX 5 |
25248 | #define regBIF_CFG_DEV1_RC1_MSI_MSG_CNTL 0x3fff7bfd0828 |
25249 | #define regBIF_CFG_DEV1_RC1_MSI_MSG_CNTL_BASE_IDX 5 |
25250 | #define regBIF_CFG_DEV1_RC1_MSI_MSG_ADDR_LO 0x3fff7bfd0829 |
25251 | #define regBIF_CFG_DEV1_RC1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
25252 | #define regBIF_CFG_DEV1_RC1_MSI_MSG_ADDR_HI 0x3fff7bfd082a |
25253 | #define regBIF_CFG_DEV1_RC1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
25254 | #define regBIF_CFG_DEV1_RC1_MSI_MSG_DATA 0x3fff7bfd082a |
25255 | #define regBIF_CFG_DEV1_RC1_MSI_MSG_DATA_BASE_IDX 5 |
25256 | #define regBIF_CFG_DEV1_RC1_MSI_EXT_MSG_DATA 0x3fff7bfd082a |
25257 | #define regBIF_CFG_DEV1_RC1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
25258 | #define regBIF_CFG_DEV1_RC1_MSI_MSG_DATA_64 0x3fff7bfd082b |
25259 | #define regBIF_CFG_DEV1_RC1_MSI_MSG_DATA_64_BASE_IDX 5 |
25260 | #define regBIF_CFG_DEV1_RC1_MSI_EXT_MSG_DATA_64 0x3fff7bfd082b |
25261 | #define regBIF_CFG_DEV1_RC1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
25262 | #define regBIF_CFG_DEV1_RC1_SSID_CAP_LIST 0x3fff7bfd0830 |
25263 | #define regBIF_CFG_DEV1_RC1_SSID_CAP_LIST_BASE_IDX 5 |
25264 | #define regBIF_CFG_DEV1_RC1_SSID_CAP 0x3fff7bfd0831 |
25265 | #define regBIF_CFG_DEV1_RC1_SSID_CAP_BASE_IDX 5 |
25266 | #define regBIF_CFG_DEV1_RC1_MSI_MAP_CAP_LIST 0x3fff7bfd0832 |
25267 | #define regBIF_CFG_DEV1_RC1_MSI_MAP_CAP_LIST_BASE_IDX 5 |
25268 | #define regBIF_CFG_DEV1_RC1_MSI_MAP_CAP 0x3fff7bfd0832 |
25269 | #define regBIF_CFG_DEV1_RC1_MSI_MAP_CAP_BASE_IDX 5 |
25270 | #define regBIF_CFG_DEV1_RC1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff7bfd0840 |
25271 | #define regBIF_CFG_DEV1_RC1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
25272 | #define regBIF_CFG_DEV1_RC1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff7bfd0841 |
25273 | #define regBIF_CFG_DEV1_RC1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
25274 | #define regBIF_CFG_DEV1_RC1_PCIE_VENDOR_SPECIFIC1 0x3fff7bfd0842 |
25275 | #define regBIF_CFG_DEV1_RC1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
25276 | #define regBIF_CFG_DEV1_RC1_PCIE_VENDOR_SPECIFIC2 0x3fff7bfd0843 |
25277 | #define regBIF_CFG_DEV1_RC1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
25278 | #define regBIF_CFG_DEV1_RC1_PCIE_VC_ENH_CAP_LIST 0x3fff7bfd0844 |
25279 | #define regBIF_CFG_DEV1_RC1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
25280 | #define regBIF_CFG_DEV1_RC1_PCIE_PORT_VC_CAP_REG1 0x3fff7bfd0845 |
25281 | #define regBIF_CFG_DEV1_RC1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
25282 | #define regBIF_CFG_DEV1_RC1_PCIE_PORT_VC_CAP_REG2 0x3fff7bfd0846 |
25283 | #define regBIF_CFG_DEV1_RC1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
25284 | #define regBIF_CFG_DEV1_RC1_PCIE_PORT_VC_CNTL 0x3fff7bfd0847 |
25285 | #define regBIF_CFG_DEV1_RC1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
25286 | #define regBIF_CFG_DEV1_RC1_PCIE_PORT_VC_STATUS 0x3fff7bfd0847 |
25287 | #define regBIF_CFG_DEV1_RC1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
25288 | #define regBIF_CFG_DEV1_RC1_PCIE_VC0_RESOURCE_CAP 0x3fff7bfd0848 |
25289 | #define regBIF_CFG_DEV1_RC1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
25290 | #define regBIF_CFG_DEV1_RC1_PCIE_VC0_RESOURCE_CNTL 0x3fff7bfd0849 |
25291 | #define regBIF_CFG_DEV1_RC1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
25292 | #define regBIF_CFG_DEV1_RC1_PCIE_VC0_RESOURCE_STATUS 0x3fff7bfd084a |
25293 | #define regBIF_CFG_DEV1_RC1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
25294 | #define regBIF_CFG_DEV1_RC1_PCIE_VC1_RESOURCE_CAP 0x3fff7bfd084b |
25295 | #define regBIF_CFG_DEV1_RC1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
25296 | #define regBIF_CFG_DEV1_RC1_PCIE_VC1_RESOURCE_CNTL 0x3fff7bfd084c |
25297 | #define regBIF_CFG_DEV1_RC1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
25298 | #define regBIF_CFG_DEV1_RC1_PCIE_VC1_RESOURCE_STATUS 0x3fff7bfd084d |
25299 | #define regBIF_CFG_DEV1_RC1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
25300 | #define regBIF_CFG_DEV1_RC1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x3fff7bfd0850 |
25301 | #define regBIF_CFG_DEV1_RC1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
25302 | #define regBIF_CFG_DEV1_RC1_PCIE_DEV_SERIAL_NUM_DW1 0x3fff7bfd0851 |
25303 | #define regBIF_CFG_DEV1_RC1_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
25304 | #define regBIF_CFG_DEV1_RC1_PCIE_DEV_SERIAL_NUM_DW2 0x3fff7bfd0852 |
25305 | #define regBIF_CFG_DEV1_RC1_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
25306 | #define regBIF_CFG_DEV1_RC1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff7bfd0854 |
25307 | #define regBIF_CFG_DEV1_RC1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
25308 | #define regBIF_CFG_DEV1_RC1_PCIE_UNCORR_ERR_STATUS 0x3fff7bfd0855 |
25309 | #define regBIF_CFG_DEV1_RC1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
25310 | #define regBIF_CFG_DEV1_RC1_PCIE_UNCORR_ERR_MASK 0x3fff7bfd0856 |
25311 | #define regBIF_CFG_DEV1_RC1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
25312 | #define regBIF_CFG_DEV1_RC1_PCIE_UNCORR_ERR_SEVERITY 0x3fff7bfd0857 |
25313 | #define regBIF_CFG_DEV1_RC1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
25314 | #define regBIF_CFG_DEV1_RC1_PCIE_CORR_ERR_STATUS 0x3fff7bfd0858 |
25315 | #define regBIF_CFG_DEV1_RC1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
25316 | #define regBIF_CFG_DEV1_RC1_PCIE_CORR_ERR_MASK 0x3fff7bfd0859 |
25317 | #define regBIF_CFG_DEV1_RC1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
25318 | #define regBIF_CFG_DEV1_RC1_PCIE_ADV_ERR_CAP_CNTL 0x3fff7bfd085a |
25319 | #define regBIF_CFG_DEV1_RC1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
25320 | #define regBIF_CFG_DEV1_RC1_PCIE_HDR_LOG0 0x3fff7bfd085b |
25321 | #define regBIF_CFG_DEV1_RC1_PCIE_HDR_LOG0_BASE_IDX 5 |
25322 | #define regBIF_CFG_DEV1_RC1_PCIE_HDR_LOG1 0x3fff7bfd085c |
25323 | #define regBIF_CFG_DEV1_RC1_PCIE_HDR_LOG1_BASE_IDX 5 |
25324 | #define regBIF_CFG_DEV1_RC1_PCIE_HDR_LOG2 0x3fff7bfd085d |
25325 | #define regBIF_CFG_DEV1_RC1_PCIE_HDR_LOG2_BASE_IDX 5 |
25326 | #define regBIF_CFG_DEV1_RC1_PCIE_HDR_LOG3 0x3fff7bfd085e |
25327 | #define regBIF_CFG_DEV1_RC1_PCIE_HDR_LOG3_BASE_IDX 5 |
25328 | #define regBIF_CFG_DEV1_RC1_PCIE_ROOT_ERR_CMD 0x3fff7bfd085f |
25329 | #define regBIF_CFG_DEV1_RC1_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
25330 | #define regBIF_CFG_DEV1_RC1_PCIE_ROOT_ERR_STATUS 0x3fff7bfd0860 |
25331 | #define regBIF_CFG_DEV1_RC1_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
25332 | #define regBIF_CFG_DEV1_RC1_PCIE_ERR_SRC_ID 0x3fff7bfd0861 |
25333 | #define regBIF_CFG_DEV1_RC1_PCIE_ERR_SRC_ID_BASE_IDX 5 |
25334 | #define regBIF_CFG_DEV1_RC1_PCIE_TLP_PREFIX_LOG0 0x3fff7bfd0862 |
25335 | #define regBIF_CFG_DEV1_RC1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
25336 | #define regBIF_CFG_DEV1_RC1_PCIE_TLP_PREFIX_LOG1 0x3fff7bfd0863 |
25337 | #define regBIF_CFG_DEV1_RC1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
25338 | #define regBIF_CFG_DEV1_RC1_PCIE_TLP_PREFIX_LOG2 0x3fff7bfd0864 |
25339 | #define regBIF_CFG_DEV1_RC1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
25340 | #define regBIF_CFG_DEV1_RC1_PCIE_TLP_PREFIX_LOG3 0x3fff7bfd0865 |
25341 | #define regBIF_CFG_DEV1_RC1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
25342 | #define regBIF_CFG_DEV1_RC1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff7bfd089c |
25343 | #define regBIF_CFG_DEV1_RC1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
25344 | #define regBIF_CFG_DEV1_RC1_PCIE_LINK_CNTL3 0x3fff7bfd089d |
25345 | #define regBIF_CFG_DEV1_RC1_PCIE_LINK_CNTL3_BASE_IDX 5 |
25346 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_ERROR_STATUS 0x3fff7bfd089e |
25347 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
25348 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff7bfd089f |
25349 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
25350 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff7bfd089f |
25351 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
25352 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff7bfd08a0 |
25353 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
25354 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff7bfd08a0 |
25355 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
25356 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff7bfd08a1 |
25357 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
25358 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff7bfd08a1 |
25359 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
25360 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff7bfd08a2 |
25361 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
25362 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff7bfd08a2 |
25363 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
25364 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff7bfd08a3 |
25365 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
25366 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff7bfd08a3 |
25367 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
25368 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff7bfd08a4 |
25369 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
25370 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff7bfd08a4 |
25371 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
25372 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff7bfd08a5 |
25373 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
25374 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff7bfd08a5 |
25375 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
25376 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff7bfd08a6 |
25377 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
25378 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff7bfd08a6 |
25379 | #define regBIF_CFG_DEV1_RC1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
25380 | #define regBIF_CFG_DEV1_RC1_PCIE_ACS_ENH_CAP_LIST 0x3fff7bfd08a8 |
25381 | #define regBIF_CFG_DEV1_RC1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
25382 | #define regBIF_CFG_DEV1_RC1_PCIE_ACS_CAP 0x3fff7bfd08a9 |
25383 | #define regBIF_CFG_DEV1_RC1_PCIE_ACS_CAP_BASE_IDX 5 |
25384 | #define regBIF_CFG_DEV1_RC1_PCIE_ACS_CNTL 0x3fff7bfd08a9 |
25385 | #define regBIF_CFG_DEV1_RC1_PCIE_ACS_CNTL_BASE_IDX 5 |
25386 | #define regBIF_CFG_DEV1_RC1_PCIE_DLF_ENH_CAP_LIST 0x3fff7bfd0900 |
25387 | #define regBIF_CFG_DEV1_RC1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
25388 | #define regBIF_CFG_DEV1_RC1_DATA_LINK_FEATURE_CAP 0x3fff7bfd0901 |
25389 | #define regBIF_CFG_DEV1_RC1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
25390 | #define regBIF_CFG_DEV1_RC1_DATA_LINK_FEATURE_STATUS 0x3fff7bfd0902 |
25391 | #define regBIF_CFG_DEV1_RC1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
25392 | #define regBIF_CFG_DEV1_RC1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff7bfd0904 |
25393 | #define regBIF_CFG_DEV1_RC1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
25394 | #define regBIF_CFG_DEV1_RC1_LINK_CAP_16GT 0x3fff7bfd0905 |
25395 | #define regBIF_CFG_DEV1_RC1_LINK_CAP_16GT_BASE_IDX 5 |
25396 | #define regBIF_CFG_DEV1_RC1_LINK_CNTL_16GT 0x3fff7bfd0906 |
25397 | #define regBIF_CFG_DEV1_RC1_LINK_CNTL_16GT_BASE_IDX 5 |
25398 | #define regBIF_CFG_DEV1_RC1_LINK_STATUS_16GT 0x3fff7bfd0907 |
25399 | #define regBIF_CFG_DEV1_RC1_LINK_STATUS_16GT_BASE_IDX 5 |
25400 | #define regBIF_CFG_DEV1_RC1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfd0908 |
25401 | #define regBIF_CFG_DEV1_RC1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
25402 | #define regBIF_CFG_DEV1_RC1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfd0909 |
25403 | #define regBIF_CFG_DEV1_RC1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
25404 | #define regBIF_CFG_DEV1_RC1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfd090a |
25405 | #define regBIF_CFG_DEV1_RC1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
25406 | #define regBIF_CFG_DEV1_RC1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff7bfd090c |
25407 | #define regBIF_CFG_DEV1_RC1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25408 | #define regBIF_CFG_DEV1_RC1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff7bfd090c |
25409 | #define regBIF_CFG_DEV1_RC1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25410 | #define regBIF_CFG_DEV1_RC1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff7bfd090c |
25411 | #define regBIF_CFG_DEV1_RC1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25412 | #define regBIF_CFG_DEV1_RC1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff7bfd090c |
25413 | #define regBIF_CFG_DEV1_RC1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25414 | #define regBIF_CFG_DEV1_RC1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff7bfd090d |
25415 | #define regBIF_CFG_DEV1_RC1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25416 | #define regBIF_CFG_DEV1_RC1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff7bfd090d |
25417 | #define regBIF_CFG_DEV1_RC1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25418 | #define regBIF_CFG_DEV1_RC1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff7bfd090d |
25419 | #define regBIF_CFG_DEV1_RC1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25420 | #define regBIF_CFG_DEV1_RC1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff7bfd090d |
25421 | #define regBIF_CFG_DEV1_RC1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25422 | #define regBIF_CFG_DEV1_RC1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff7bfd090e |
25423 | #define regBIF_CFG_DEV1_RC1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25424 | #define regBIF_CFG_DEV1_RC1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff7bfd090e |
25425 | #define regBIF_CFG_DEV1_RC1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25426 | #define regBIF_CFG_DEV1_RC1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff7bfd090e |
25427 | #define regBIF_CFG_DEV1_RC1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25428 | #define regBIF_CFG_DEV1_RC1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff7bfd090e |
25429 | #define regBIF_CFG_DEV1_RC1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25430 | #define regBIF_CFG_DEV1_RC1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff7bfd090f |
25431 | #define regBIF_CFG_DEV1_RC1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25432 | #define regBIF_CFG_DEV1_RC1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff7bfd090f |
25433 | #define regBIF_CFG_DEV1_RC1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25434 | #define regBIF_CFG_DEV1_RC1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff7bfd090f |
25435 | #define regBIF_CFG_DEV1_RC1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25436 | #define regBIF_CFG_DEV1_RC1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff7bfd090f |
25437 | #define regBIF_CFG_DEV1_RC1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25438 | #define regBIF_CFG_DEV1_RC1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff7bfd0910 |
25439 | #define regBIF_CFG_DEV1_RC1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
25440 | #define regBIF_CFG_DEV1_RC1_MARGINING_PORT_CAP 0x3fff7bfd0911 |
25441 | #define regBIF_CFG_DEV1_RC1_MARGINING_PORT_CAP_BASE_IDX 5 |
25442 | #define regBIF_CFG_DEV1_RC1_MARGINING_PORT_STATUS 0x3fff7bfd0911 |
25443 | #define regBIF_CFG_DEV1_RC1_MARGINING_PORT_STATUS_BASE_IDX 5 |
25444 | #define regBIF_CFG_DEV1_RC1_LANE_0_MARGINING_LANE_CNTL 0x3fff7bfd0912 |
25445 | #define regBIF_CFG_DEV1_RC1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
25446 | #define regBIF_CFG_DEV1_RC1_LANE_0_MARGINING_LANE_STATUS 0x3fff7bfd0912 |
25447 | #define regBIF_CFG_DEV1_RC1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
25448 | #define regBIF_CFG_DEV1_RC1_LANE_1_MARGINING_LANE_CNTL 0x3fff7bfd0913 |
25449 | #define regBIF_CFG_DEV1_RC1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
25450 | #define regBIF_CFG_DEV1_RC1_LANE_1_MARGINING_LANE_STATUS 0x3fff7bfd0913 |
25451 | #define regBIF_CFG_DEV1_RC1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
25452 | #define regBIF_CFG_DEV1_RC1_LANE_2_MARGINING_LANE_CNTL 0x3fff7bfd0914 |
25453 | #define regBIF_CFG_DEV1_RC1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
25454 | #define regBIF_CFG_DEV1_RC1_LANE_2_MARGINING_LANE_STATUS 0x3fff7bfd0914 |
25455 | #define regBIF_CFG_DEV1_RC1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
25456 | #define regBIF_CFG_DEV1_RC1_LANE_3_MARGINING_LANE_CNTL 0x3fff7bfd0915 |
25457 | #define regBIF_CFG_DEV1_RC1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
25458 | #define regBIF_CFG_DEV1_RC1_LANE_3_MARGINING_LANE_STATUS 0x3fff7bfd0915 |
25459 | #define regBIF_CFG_DEV1_RC1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
25460 | #define regBIF_CFG_DEV1_RC1_LANE_4_MARGINING_LANE_CNTL 0x3fff7bfd0916 |
25461 | #define regBIF_CFG_DEV1_RC1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
25462 | #define regBIF_CFG_DEV1_RC1_LANE_4_MARGINING_LANE_STATUS 0x3fff7bfd0916 |
25463 | #define regBIF_CFG_DEV1_RC1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
25464 | #define regBIF_CFG_DEV1_RC1_LANE_5_MARGINING_LANE_CNTL 0x3fff7bfd0917 |
25465 | #define regBIF_CFG_DEV1_RC1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
25466 | #define regBIF_CFG_DEV1_RC1_LANE_5_MARGINING_LANE_STATUS 0x3fff7bfd0917 |
25467 | #define regBIF_CFG_DEV1_RC1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
25468 | #define regBIF_CFG_DEV1_RC1_LANE_6_MARGINING_LANE_CNTL 0x3fff7bfd0918 |
25469 | #define regBIF_CFG_DEV1_RC1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
25470 | #define regBIF_CFG_DEV1_RC1_LANE_6_MARGINING_LANE_STATUS 0x3fff7bfd0918 |
25471 | #define regBIF_CFG_DEV1_RC1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
25472 | #define regBIF_CFG_DEV1_RC1_LANE_7_MARGINING_LANE_CNTL 0x3fff7bfd0919 |
25473 | #define regBIF_CFG_DEV1_RC1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
25474 | #define regBIF_CFG_DEV1_RC1_LANE_7_MARGINING_LANE_STATUS 0x3fff7bfd0919 |
25475 | #define regBIF_CFG_DEV1_RC1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
25476 | #define regBIF_CFG_DEV1_RC1_LANE_8_MARGINING_LANE_CNTL 0x3fff7bfd091a |
25477 | #define regBIF_CFG_DEV1_RC1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
25478 | #define regBIF_CFG_DEV1_RC1_LANE_8_MARGINING_LANE_STATUS 0x3fff7bfd091a |
25479 | #define regBIF_CFG_DEV1_RC1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
25480 | #define regBIF_CFG_DEV1_RC1_LANE_9_MARGINING_LANE_CNTL 0x3fff7bfd091b |
25481 | #define regBIF_CFG_DEV1_RC1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
25482 | #define regBIF_CFG_DEV1_RC1_LANE_9_MARGINING_LANE_STATUS 0x3fff7bfd091b |
25483 | #define regBIF_CFG_DEV1_RC1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
25484 | #define regBIF_CFG_DEV1_RC1_LANE_10_MARGINING_LANE_CNTL 0x3fff7bfd091c |
25485 | #define regBIF_CFG_DEV1_RC1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
25486 | #define regBIF_CFG_DEV1_RC1_LANE_10_MARGINING_LANE_STATUS 0x3fff7bfd091c |
25487 | #define regBIF_CFG_DEV1_RC1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
25488 | #define regBIF_CFG_DEV1_RC1_LANE_11_MARGINING_LANE_CNTL 0x3fff7bfd091d |
25489 | #define regBIF_CFG_DEV1_RC1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
25490 | #define regBIF_CFG_DEV1_RC1_LANE_11_MARGINING_LANE_STATUS 0x3fff7bfd091d |
25491 | #define regBIF_CFG_DEV1_RC1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
25492 | #define regBIF_CFG_DEV1_RC1_LANE_12_MARGINING_LANE_CNTL 0x3fff7bfd091e |
25493 | #define regBIF_CFG_DEV1_RC1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
25494 | #define regBIF_CFG_DEV1_RC1_LANE_12_MARGINING_LANE_STATUS 0x3fff7bfd091e |
25495 | #define regBIF_CFG_DEV1_RC1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
25496 | #define regBIF_CFG_DEV1_RC1_LANE_13_MARGINING_LANE_CNTL 0x3fff7bfd091f |
25497 | #define regBIF_CFG_DEV1_RC1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
25498 | #define regBIF_CFG_DEV1_RC1_LANE_13_MARGINING_LANE_STATUS 0x3fff7bfd091f |
25499 | #define regBIF_CFG_DEV1_RC1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
25500 | #define regBIF_CFG_DEV1_RC1_LANE_14_MARGINING_LANE_CNTL 0x3fff7bfd0920 |
25501 | #define regBIF_CFG_DEV1_RC1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
25502 | #define regBIF_CFG_DEV1_RC1_LANE_14_MARGINING_LANE_STATUS 0x3fff7bfd0920 |
25503 | #define regBIF_CFG_DEV1_RC1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
25504 | #define regBIF_CFG_DEV1_RC1_LANE_15_MARGINING_LANE_CNTL 0x3fff7bfd0921 |
25505 | #define regBIF_CFG_DEV1_RC1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
25506 | #define regBIF_CFG_DEV1_RC1_LANE_15_MARGINING_LANE_STATUS 0x3fff7bfd0921 |
25507 | #define regBIF_CFG_DEV1_RC1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
25508 | |
25509 | |
25510 | // addressBlock: nbio_nbif0_bif_cfg_dev2_rc_bifcfgdecp |
25511 | // base address: 0xfffe00043000 |
25512 | #define regBIF_CFG_DEV2_RC1_VENDOR_ID 0x3fff7bfd0c00 |
25513 | #define regBIF_CFG_DEV2_RC1_VENDOR_ID_BASE_IDX 5 |
25514 | #define regBIF_CFG_DEV2_RC1_DEVICE_ID 0x3fff7bfd0c00 |
25515 | #define regBIF_CFG_DEV2_RC1_DEVICE_ID_BASE_IDX 5 |
25516 | #define regBIF_CFG_DEV2_RC1_COMMAND 0x3fff7bfd0c01 |
25517 | #define regBIF_CFG_DEV2_RC1_COMMAND_BASE_IDX 5 |
25518 | #define regBIF_CFG_DEV2_RC1_STATUS 0x3fff7bfd0c01 |
25519 | #define regBIF_CFG_DEV2_RC1_STATUS_BASE_IDX 5 |
25520 | #define regBIF_CFG_DEV2_RC1_REVISION_ID 0x3fff7bfd0c02 |
25521 | #define regBIF_CFG_DEV2_RC1_REVISION_ID_BASE_IDX 5 |
25522 | #define regBIF_CFG_DEV2_RC1_PROG_INTERFACE 0x3fff7bfd0c02 |
25523 | #define regBIF_CFG_DEV2_RC1_PROG_INTERFACE_BASE_IDX 5 |
25524 | #define regBIF_CFG_DEV2_RC1_SUB_CLASS 0x3fff7bfd0c02 |
25525 | #define regBIF_CFG_DEV2_RC1_SUB_CLASS_BASE_IDX 5 |
25526 | #define regBIF_CFG_DEV2_RC1_BASE_CLASS 0x3fff7bfd0c02 |
25527 | #define regBIF_CFG_DEV2_RC1_BASE_CLASS_BASE_IDX 5 |
25528 | #define regBIF_CFG_DEV2_RC1_CACHE_LINE 0x3fff7bfd0c03 |
25529 | #define regBIF_CFG_DEV2_RC1_CACHE_LINE_BASE_IDX 5 |
25530 | #define regBIF_CFG_DEV2_RC1_LATENCY 0x3fff7bfd0c03 |
25531 | #define regBIF_CFG_DEV2_RC1_LATENCY_BASE_IDX 5 |
25532 | #define 0x3fff7bfd0c03 |
25533 | #define 5 |
25534 | #define regBIF_CFG_DEV2_RC1_BIST 0x3fff7bfd0c03 |
25535 | #define regBIF_CFG_DEV2_RC1_BIST_BASE_IDX 5 |
25536 | #define regBIF_CFG_DEV2_RC1_BASE_ADDR_1 0x3fff7bfd0c04 |
25537 | #define regBIF_CFG_DEV2_RC1_BASE_ADDR_1_BASE_IDX 5 |
25538 | #define regBIF_CFG_DEV2_RC1_BASE_ADDR_2 0x3fff7bfd0c05 |
25539 | #define regBIF_CFG_DEV2_RC1_BASE_ADDR_2_BASE_IDX 5 |
25540 | #define regBIF_CFG_DEV2_RC1_SUB_BUS_NUMBER_LATENCY 0x3fff7bfd0c06 |
25541 | #define regBIF_CFG_DEV2_RC1_SUB_BUS_NUMBER_LATENCY_BASE_IDX 5 |
25542 | #define regBIF_CFG_DEV2_RC1_IO_BASE_LIMIT 0x3fff7bfd0c07 |
25543 | #define regBIF_CFG_DEV2_RC1_IO_BASE_LIMIT_BASE_IDX 5 |
25544 | #define regBIF_CFG_DEV2_RC1_SECONDARY_STATUS 0x3fff7bfd0c07 |
25545 | #define regBIF_CFG_DEV2_RC1_SECONDARY_STATUS_BASE_IDX 5 |
25546 | #define regBIF_CFG_DEV2_RC1_MEM_BASE_LIMIT 0x3fff7bfd0c08 |
25547 | #define regBIF_CFG_DEV2_RC1_MEM_BASE_LIMIT_BASE_IDX 5 |
25548 | #define regBIF_CFG_DEV2_RC1_PREF_BASE_LIMIT 0x3fff7bfd0c09 |
25549 | #define regBIF_CFG_DEV2_RC1_PREF_BASE_LIMIT_BASE_IDX 5 |
25550 | #define regBIF_CFG_DEV2_RC1_PREF_BASE_UPPER 0x3fff7bfd0c0a |
25551 | #define regBIF_CFG_DEV2_RC1_PREF_BASE_UPPER_BASE_IDX 5 |
25552 | #define regBIF_CFG_DEV2_RC1_PREF_LIMIT_UPPER 0x3fff7bfd0c0b |
25553 | #define regBIF_CFG_DEV2_RC1_PREF_LIMIT_UPPER_BASE_IDX 5 |
25554 | #define regBIF_CFG_DEV2_RC1_IO_BASE_LIMIT_HI 0x3fff7bfd0c0c |
25555 | #define regBIF_CFG_DEV2_RC1_IO_BASE_LIMIT_HI_BASE_IDX 5 |
25556 | #define regBIF_CFG_DEV2_RC1_CAP_PTR 0x3fff7bfd0c0d |
25557 | #define regBIF_CFG_DEV2_RC1_CAP_PTR_BASE_IDX 5 |
25558 | #define regBIF_CFG_DEV2_RC1_ROM_BASE_ADDR 0x3fff7bfd0c0e |
25559 | #define regBIF_CFG_DEV2_RC1_ROM_BASE_ADDR_BASE_IDX 5 |
25560 | #define regBIF_CFG_DEV2_RC1_INTERRUPT_LINE 0x3fff7bfd0c0f |
25561 | #define regBIF_CFG_DEV2_RC1_INTERRUPT_LINE_BASE_IDX 5 |
25562 | #define regBIF_CFG_DEV2_RC1_INTERRUPT_PIN 0x3fff7bfd0c0f |
25563 | #define regBIF_CFG_DEV2_RC1_INTERRUPT_PIN_BASE_IDX 5 |
25564 | #define regBIF_CFG_DEV2_RC1_IRQ_BRIDGE_CNTL 0x3fff7bfd0c0f |
25565 | #define regBIF_CFG_DEV2_RC1_IRQ_BRIDGE_CNTL_BASE_IDX 5 |
25566 | #define regBIF_CFG_DEV2_RC1_EXT_BRIDGE_CNTL 0x3fff7bfd0c10 |
25567 | #define regBIF_CFG_DEV2_RC1_EXT_BRIDGE_CNTL_BASE_IDX 5 |
25568 | #define regBIF_CFG_DEV2_RC1_PMI_CAP_LIST 0x3fff7bfd0c14 |
25569 | #define regBIF_CFG_DEV2_RC1_PMI_CAP_LIST_BASE_IDX 5 |
25570 | #define regBIF_CFG_DEV2_RC1_PMI_CAP 0x3fff7bfd0c14 |
25571 | #define regBIF_CFG_DEV2_RC1_PMI_CAP_BASE_IDX 5 |
25572 | #define regBIF_CFG_DEV2_RC1_PMI_STATUS_CNTL 0x3fff7bfd0c15 |
25573 | #define regBIF_CFG_DEV2_RC1_PMI_STATUS_CNTL_BASE_IDX 5 |
25574 | #define regBIF_CFG_DEV2_RC1_PCIE_CAP_LIST 0x3fff7bfd0c16 |
25575 | #define regBIF_CFG_DEV2_RC1_PCIE_CAP_LIST_BASE_IDX 5 |
25576 | #define regBIF_CFG_DEV2_RC1_PCIE_CAP 0x3fff7bfd0c16 |
25577 | #define regBIF_CFG_DEV2_RC1_PCIE_CAP_BASE_IDX 5 |
25578 | #define regBIF_CFG_DEV2_RC1_DEVICE_CAP 0x3fff7bfd0c17 |
25579 | #define regBIF_CFG_DEV2_RC1_DEVICE_CAP_BASE_IDX 5 |
25580 | #define regBIF_CFG_DEV2_RC1_DEVICE_CNTL 0x3fff7bfd0c18 |
25581 | #define regBIF_CFG_DEV2_RC1_DEVICE_CNTL_BASE_IDX 5 |
25582 | #define regBIF_CFG_DEV2_RC1_DEVICE_STATUS 0x3fff7bfd0c18 |
25583 | #define regBIF_CFG_DEV2_RC1_DEVICE_STATUS_BASE_IDX 5 |
25584 | #define regBIF_CFG_DEV2_RC1_LINK_CAP 0x3fff7bfd0c19 |
25585 | #define regBIF_CFG_DEV2_RC1_LINK_CAP_BASE_IDX 5 |
25586 | #define regBIF_CFG_DEV2_RC1_LINK_CNTL 0x3fff7bfd0c1a |
25587 | #define regBIF_CFG_DEV2_RC1_LINK_CNTL_BASE_IDX 5 |
25588 | #define regBIF_CFG_DEV2_RC1_LINK_STATUS 0x3fff7bfd0c1a |
25589 | #define regBIF_CFG_DEV2_RC1_LINK_STATUS_BASE_IDX 5 |
25590 | #define regBIF_CFG_DEV2_RC1_SLOT_CAP 0x3fff7bfd0c1b |
25591 | #define regBIF_CFG_DEV2_RC1_SLOT_CAP_BASE_IDX 5 |
25592 | #define regBIF_CFG_DEV2_RC1_SLOT_CNTL 0x3fff7bfd0c1c |
25593 | #define regBIF_CFG_DEV2_RC1_SLOT_CNTL_BASE_IDX 5 |
25594 | #define regBIF_CFG_DEV2_RC1_SLOT_STATUS 0x3fff7bfd0c1c |
25595 | #define regBIF_CFG_DEV2_RC1_SLOT_STATUS_BASE_IDX 5 |
25596 | #define regBIF_CFG_DEV2_RC1_ROOT_CNTL 0x3fff7bfd0c1d |
25597 | #define regBIF_CFG_DEV2_RC1_ROOT_CNTL_BASE_IDX 5 |
25598 | #define regBIF_CFG_DEV2_RC1_ROOT_CAP 0x3fff7bfd0c1d |
25599 | #define regBIF_CFG_DEV2_RC1_ROOT_CAP_BASE_IDX 5 |
25600 | #define regBIF_CFG_DEV2_RC1_ROOT_STATUS 0x3fff7bfd0c1e |
25601 | #define regBIF_CFG_DEV2_RC1_ROOT_STATUS_BASE_IDX 5 |
25602 | #define regBIF_CFG_DEV2_RC1_DEVICE_CAP2 0x3fff7bfd0c1f |
25603 | #define regBIF_CFG_DEV2_RC1_DEVICE_CAP2_BASE_IDX 5 |
25604 | #define regBIF_CFG_DEV2_RC1_DEVICE_CNTL2 0x3fff7bfd0c20 |
25605 | #define regBIF_CFG_DEV2_RC1_DEVICE_CNTL2_BASE_IDX 5 |
25606 | #define regBIF_CFG_DEV2_RC1_DEVICE_STATUS2 0x3fff7bfd0c20 |
25607 | #define regBIF_CFG_DEV2_RC1_DEVICE_STATUS2_BASE_IDX 5 |
25608 | #define regBIF_CFG_DEV2_RC1_LINK_CAP2 0x3fff7bfd0c21 |
25609 | #define regBIF_CFG_DEV2_RC1_LINK_CAP2_BASE_IDX 5 |
25610 | #define regBIF_CFG_DEV2_RC1_LINK_CNTL2 0x3fff7bfd0c22 |
25611 | #define regBIF_CFG_DEV2_RC1_LINK_CNTL2_BASE_IDX 5 |
25612 | #define regBIF_CFG_DEV2_RC1_LINK_STATUS2 0x3fff7bfd0c22 |
25613 | #define regBIF_CFG_DEV2_RC1_LINK_STATUS2_BASE_IDX 5 |
25614 | #define regBIF_CFG_DEV2_RC1_SLOT_CAP2 0x3fff7bfd0c23 |
25615 | #define regBIF_CFG_DEV2_RC1_SLOT_CAP2_BASE_IDX 5 |
25616 | #define regBIF_CFG_DEV2_RC1_SLOT_CNTL2 0x3fff7bfd0c24 |
25617 | #define regBIF_CFG_DEV2_RC1_SLOT_CNTL2_BASE_IDX 5 |
25618 | #define regBIF_CFG_DEV2_RC1_SLOT_STATUS2 0x3fff7bfd0c24 |
25619 | #define regBIF_CFG_DEV2_RC1_SLOT_STATUS2_BASE_IDX 5 |
25620 | #define regBIF_CFG_DEV2_RC1_MSI_CAP_LIST 0x3fff7bfd0c28 |
25621 | #define regBIF_CFG_DEV2_RC1_MSI_CAP_LIST_BASE_IDX 5 |
25622 | #define regBIF_CFG_DEV2_RC1_MSI_MSG_CNTL 0x3fff7bfd0c28 |
25623 | #define regBIF_CFG_DEV2_RC1_MSI_MSG_CNTL_BASE_IDX 5 |
25624 | #define regBIF_CFG_DEV2_RC1_MSI_MSG_ADDR_LO 0x3fff7bfd0c29 |
25625 | #define regBIF_CFG_DEV2_RC1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
25626 | #define regBIF_CFG_DEV2_RC1_MSI_MSG_ADDR_HI 0x3fff7bfd0c2a |
25627 | #define regBIF_CFG_DEV2_RC1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
25628 | #define regBIF_CFG_DEV2_RC1_MSI_MSG_DATA 0x3fff7bfd0c2a |
25629 | #define regBIF_CFG_DEV2_RC1_MSI_MSG_DATA_BASE_IDX 5 |
25630 | #define regBIF_CFG_DEV2_RC1_MSI_EXT_MSG_DATA 0x3fff7bfd0c2a |
25631 | #define regBIF_CFG_DEV2_RC1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
25632 | #define regBIF_CFG_DEV2_RC1_MSI_MSG_DATA_64 0x3fff7bfd0c2b |
25633 | #define regBIF_CFG_DEV2_RC1_MSI_MSG_DATA_64_BASE_IDX 5 |
25634 | #define regBIF_CFG_DEV2_RC1_MSI_EXT_MSG_DATA_64 0x3fff7bfd0c2b |
25635 | #define regBIF_CFG_DEV2_RC1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
25636 | #define regBIF_CFG_DEV2_RC1_SSID_CAP_LIST 0x3fff7bfd0c30 |
25637 | #define regBIF_CFG_DEV2_RC1_SSID_CAP_LIST_BASE_IDX 5 |
25638 | #define regBIF_CFG_DEV2_RC1_SSID_CAP 0x3fff7bfd0c31 |
25639 | #define regBIF_CFG_DEV2_RC1_SSID_CAP_BASE_IDX 5 |
25640 | #define regBIF_CFG_DEV2_RC1_MSI_MAP_CAP_LIST 0x3fff7bfd0c32 |
25641 | #define regBIF_CFG_DEV2_RC1_MSI_MAP_CAP_LIST_BASE_IDX 5 |
25642 | #define regBIF_CFG_DEV2_RC1_MSI_MAP_CAP 0x3fff7bfd0c32 |
25643 | #define regBIF_CFG_DEV2_RC1_MSI_MAP_CAP_BASE_IDX 5 |
25644 | #define regBIF_CFG_DEV2_RC1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff7bfd0c40 |
25645 | #define regBIF_CFG_DEV2_RC1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
25646 | #define regBIF_CFG_DEV2_RC1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff7bfd0c41 |
25647 | #define regBIF_CFG_DEV2_RC1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
25648 | #define regBIF_CFG_DEV2_RC1_PCIE_VENDOR_SPECIFIC1 0x3fff7bfd0c42 |
25649 | #define regBIF_CFG_DEV2_RC1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
25650 | #define regBIF_CFG_DEV2_RC1_PCIE_VENDOR_SPECIFIC2 0x3fff7bfd0c43 |
25651 | #define regBIF_CFG_DEV2_RC1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
25652 | #define regBIF_CFG_DEV2_RC1_PCIE_VC_ENH_CAP_LIST 0x3fff7bfd0c44 |
25653 | #define regBIF_CFG_DEV2_RC1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
25654 | #define regBIF_CFG_DEV2_RC1_PCIE_PORT_VC_CAP_REG1 0x3fff7bfd0c45 |
25655 | #define regBIF_CFG_DEV2_RC1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
25656 | #define regBIF_CFG_DEV2_RC1_PCIE_PORT_VC_CAP_REG2 0x3fff7bfd0c46 |
25657 | #define regBIF_CFG_DEV2_RC1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
25658 | #define regBIF_CFG_DEV2_RC1_PCIE_PORT_VC_CNTL 0x3fff7bfd0c47 |
25659 | #define regBIF_CFG_DEV2_RC1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
25660 | #define regBIF_CFG_DEV2_RC1_PCIE_PORT_VC_STATUS 0x3fff7bfd0c47 |
25661 | #define regBIF_CFG_DEV2_RC1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
25662 | #define regBIF_CFG_DEV2_RC1_PCIE_VC0_RESOURCE_CAP 0x3fff7bfd0c48 |
25663 | #define regBIF_CFG_DEV2_RC1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
25664 | #define regBIF_CFG_DEV2_RC1_PCIE_VC0_RESOURCE_CNTL 0x3fff7bfd0c49 |
25665 | #define regBIF_CFG_DEV2_RC1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
25666 | #define regBIF_CFG_DEV2_RC1_PCIE_VC0_RESOURCE_STATUS 0x3fff7bfd0c4a |
25667 | #define regBIF_CFG_DEV2_RC1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
25668 | #define regBIF_CFG_DEV2_RC1_PCIE_VC1_RESOURCE_CAP 0x3fff7bfd0c4b |
25669 | #define regBIF_CFG_DEV2_RC1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
25670 | #define regBIF_CFG_DEV2_RC1_PCIE_VC1_RESOURCE_CNTL 0x3fff7bfd0c4c |
25671 | #define regBIF_CFG_DEV2_RC1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
25672 | #define regBIF_CFG_DEV2_RC1_PCIE_VC1_RESOURCE_STATUS 0x3fff7bfd0c4d |
25673 | #define regBIF_CFG_DEV2_RC1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
25674 | #define regBIF_CFG_DEV2_RC1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x3fff7bfd0c50 |
25675 | #define regBIF_CFG_DEV2_RC1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
25676 | #define regBIF_CFG_DEV2_RC1_PCIE_DEV_SERIAL_NUM_DW1 0x3fff7bfd0c51 |
25677 | #define regBIF_CFG_DEV2_RC1_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
25678 | #define regBIF_CFG_DEV2_RC1_PCIE_DEV_SERIAL_NUM_DW2 0x3fff7bfd0c52 |
25679 | #define regBIF_CFG_DEV2_RC1_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
25680 | #define regBIF_CFG_DEV2_RC1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff7bfd0c54 |
25681 | #define regBIF_CFG_DEV2_RC1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
25682 | #define regBIF_CFG_DEV2_RC1_PCIE_UNCORR_ERR_STATUS 0x3fff7bfd0c55 |
25683 | #define regBIF_CFG_DEV2_RC1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
25684 | #define regBIF_CFG_DEV2_RC1_PCIE_UNCORR_ERR_MASK 0x3fff7bfd0c56 |
25685 | #define regBIF_CFG_DEV2_RC1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
25686 | #define regBIF_CFG_DEV2_RC1_PCIE_UNCORR_ERR_SEVERITY 0x3fff7bfd0c57 |
25687 | #define regBIF_CFG_DEV2_RC1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
25688 | #define regBIF_CFG_DEV2_RC1_PCIE_CORR_ERR_STATUS 0x3fff7bfd0c58 |
25689 | #define regBIF_CFG_DEV2_RC1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
25690 | #define regBIF_CFG_DEV2_RC1_PCIE_CORR_ERR_MASK 0x3fff7bfd0c59 |
25691 | #define regBIF_CFG_DEV2_RC1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
25692 | #define regBIF_CFG_DEV2_RC1_PCIE_ADV_ERR_CAP_CNTL 0x3fff7bfd0c5a |
25693 | #define regBIF_CFG_DEV2_RC1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
25694 | #define regBIF_CFG_DEV2_RC1_PCIE_HDR_LOG0 0x3fff7bfd0c5b |
25695 | #define regBIF_CFG_DEV2_RC1_PCIE_HDR_LOG0_BASE_IDX 5 |
25696 | #define regBIF_CFG_DEV2_RC1_PCIE_HDR_LOG1 0x3fff7bfd0c5c |
25697 | #define regBIF_CFG_DEV2_RC1_PCIE_HDR_LOG1_BASE_IDX 5 |
25698 | #define regBIF_CFG_DEV2_RC1_PCIE_HDR_LOG2 0x3fff7bfd0c5d |
25699 | #define regBIF_CFG_DEV2_RC1_PCIE_HDR_LOG2_BASE_IDX 5 |
25700 | #define regBIF_CFG_DEV2_RC1_PCIE_HDR_LOG3 0x3fff7bfd0c5e |
25701 | #define regBIF_CFG_DEV2_RC1_PCIE_HDR_LOG3_BASE_IDX 5 |
25702 | #define regBIF_CFG_DEV2_RC1_PCIE_ROOT_ERR_CMD 0x3fff7bfd0c5f |
25703 | #define regBIF_CFG_DEV2_RC1_PCIE_ROOT_ERR_CMD_BASE_IDX 5 |
25704 | #define regBIF_CFG_DEV2_RC1_PCIE_ROOT_ERR_STATUS 0x3fff7bfd0c60 |
25705 | #define regBIF_CFG_DEV2_RC1_PCIE_ROOT_ERR_STATUS_BASE_IDX 5 |
25706 | #define regBIF_CFG_DEV2_RC1_PCIE_ERR_SRC_ID 0x3fff7bfd0c61 |
25707 | #define regBIF_CFG_DEV2_RC1_PCIE_ERR_SRC_ID_BASE_IDX 5 |
25708 | #define regBIF_CFG_DEV2_RC1_PCIE_TLP_PREFIX_LOG0 0x3fff7bfd0c62 |
25709 | #define regBIF_CFG_DEV2_RC1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
25710 | #define regBIF_CFG_DEV2_RC1_PCIE_TLP_PREFIX_LOG1 0x3fff7bfd0c63 |
25711 | #define regBIF_CFG_DEV2_RC1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
25712 | #define regBIF_CFG_DEV2_RC1_PCIE_TLP_PREFIX_LOG2 0x3fff7bfd0c64 |
25713 | #define regBIF_CFG_DEV2_RC1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
25714 | #define regBIF_CFG_DEV2_RC1_PCIE_TLP_PREFIX_LOG3 0x3fff7bfd0c65 |
25715 | #define regBIF_CFG_DEV2_RC1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
25716 | #define regBIF_CFG_DEV2_RC1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff7bfd0c9c |
25717 | #define regBIF_CFG_DEV2_RC1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
25718 | #define regBIF_CFG_DEV2_RC1_PCIE_LINK_CNTL3 0x3fff7bfd0c9d |
25719 | #define regBIF_CFG_DEV2_RC1_PCIE_LINK_CNTL3_BASE_IDX 5 |
25720 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_ERROR_STATUS 0x3fff7bfd0c9e |
25721 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
25722 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff7bfd0c9f |
25723 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
25724 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff7bfd0c9f |
25725 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
25726 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff7bfd0ca0 |
25727 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
25728 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff7bfd0ca0 |
25729 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
25730 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff7bfd0ca1 |
25731 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
25732 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff7bfd0ca1 |
25733 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
25734 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff7bfd0ca2 |
25735 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
25736 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff7bfd0ca2 |
25737 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
25738 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff7bfd0ca3 |
25739 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
25740 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff7bfd0ca3 |
25741 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
25742 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff7bfd0ca4 |
25743 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
25744 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff7bfd0ca4 |
25745 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
25746 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff7bfd0ca5 |
25747 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
25748 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff7bfd0ca5 |
25749 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
25750 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff7bfd0ca6 |
25751 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
25752 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff7bfd0ca6 |
25753 | #define regBIF_CFG_DEV2_RC1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
25754 | #define regBIF_CFG_DEV2_RC1_PCIE_ACS_ENH_CAP_LIST 0x3fff7bfd0ca8 |
25755 | #define regBIF_CFG_DEV2_RC1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
25756 | #define regBIF_CFG_DEV2_RC1_PCIE_ACS_CAP 0x3fff7bfd0ca9 |
25757 | #define regBIF_CFG_DEV2_RC1_PCIE_ACS_CAP_BASE_IDX 5 |
25758 | #define regBIF_CFG_DEV2_RC1_PCIE_ACS_CNTL 0x3fff7bfd0ca9 |
25759 | #define regBIF_CFG_DEV2_RC1_PCIE_ACS_CNTL_BASE_IDX 5 |
25760 | #define regBIF_CFG_DEV2_RC1_PCIE_DLF_ENH_CAP_LIST 0x3fff7bfd0d00 |
25761 | #define regBIF_CFG_DEV2_RC1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
25762 | #define regBIF_CFG_DEV2_RC1_DATA_LINK_FEATURE_CAP 0x3fff7bfd0d01 |
25763 | #define regBIF_CFG_DEV2_RC1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
25764 | #define regBIF_CFG_DEV2_RC1_DATA_LINK_FEATURE_STATUS 0x3fff7bfd0d02 |
25765 | #define regBIF_CFG_DEV2_RC1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
25766 | #define regBIF_CFG_DEV2_RC1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff7bfd0d04 |
25767 | #define regBIF_CFG_DEV2_RC1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
25768 | #define regBIF_CFG_DEV2_RC1_LINK_CAP_16GT 0x3fff7bfd0d05 |
25769 | #define regBIF_CFG_DEV2_RC1_LINK_CAP_16GT_BASE_IDX 5 |
25770 | #define regBIF_CFG_DEV2_RC1_LINK_CNTL_16GT 0x3fff7bfd0d06 |
25771 | #define regBIF_CFG_DEV2_RC1_LINK_CNTL_16GT_BASE_IDX 5 |
25772 | #define regBIF_CFG_DEV2_RC1_LINK_STATUS_16GT 0x3fff7bfd0d07 |
25773 | #define regBIF_CFG_DEV2_RC1_LINK_STATUS_16GT_BASE_IDX 5 |
25774 | #define regBIF_CFG_DEV2_RC1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfd0d08 |
25775 | #define regBIF_CFG_DEV2_RC1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
25776 | #define regBIF_CFG_DEV2_RC1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfd0d09 |
25777 | #define regBIF_CFG_DEV2_RC1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
25778 | #define regBIF_CFG_DEV2_RC1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff7bfd0d0a |
25779 | #define regBIF_CFG_DEV2_RC1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
25780 | #define regBIF_CFG_DEV2_RC1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0c |
25781 | #define regBIF_CFG_DEV2_RC1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25782 | #define regBIF_CFG_DEV2_RC1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0c |
25783 | #define regBIF_CFG_DEV2_RC1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25784 | #define regBIF_CFG_DEV2_RC1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0c |
25785 | #define regBIF_CFG_DEV2_RC1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25786 | #define regBIF_CFG_DEV2_RC1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0c |
25787 | #define regBIF_CFG_DEV2_RC1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25788 | #define regBIF_CFG_DEV2_RC1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0d |
25789 | #define regBIF_CFG_DEV2_RC1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25790 | #define regBIF_CFG_DEV2_RC1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0d |
25791 | #define regBIF_CFG_DEV2_RC1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25792 | #define regBIF_CFG_DEV2_RC1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0d |
25793 | #define regBIF_CFG_DEV2_RC1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25794 | #define regBIF_CFG_DEV2_RC1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0d |
25795 | #define regBIF_CFG_DEV2_RC1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25796 | #define regBIF_CFG_DEV2_RC1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0e |
25797 | #define regBIF_CFG_DEV2_RC1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25798 | #define regBIF_CFG_DEV2_RC1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0e |
25799 | #define regBIF_CFG_DEV2_RC1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25800 | #define regBIF_CFG_DEV2_RC1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0e |
25801 | #define regBIF_CFG_DEV2_RC1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25802 | #define regBIF_CFG_DEV2_RC1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0e |
25803 | #define regBIF_CFG_DEV2_RC1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25804 | #define regBIF_CFG_DEV2_RC1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0f |
25805 | #define regBIF_CFG_DEV2_RC1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25806 | #define regBIF_CFG_DEV2_RC1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0f |
25807 | #define regBIF_CFG_DEV2_RC1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25808 | #define regBIF_CFG_DEV2_RC1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0f |
25809 | #define regBIF_CFG_DEV2_RC1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25810 | #define regBIF_CFG_DEV2_RC1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff7bfd0d0f |
25811 | #define regBIF_CFG_DEV2_RC1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
25812 | #define regBIF_CFG_DEV2_RC1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff7bfd0d10 |
25813 | #define regBIF_CFG_DEV2_RC1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
25814 | #define regBIF_CFG_DEV2_RC1_MARGINING_PORT_CAP 0x3fff7bfd0d11 |
25815 | #define regBIF_CFG_DEV2_RC1_MARGINING_PORT_CAP_BASE_IDX 5 |
25816 | #define regBIF_CFG_DEV2_RC1_MARGINING_PORT_STATUS 0x3fff7bfd0d11 |
25817 | #define regBIF_CFG_DEV2_RC1_MARGINING_PORT_STATUS_BASE_IDX 5 |
25818 | #define regBIF_CFG_DEV2_RC1_LANE_0_MARGINING_LANE_CNTL 0x3fff7bfd0d12 |
25819 | #define regBIF_CFG_DEV2_RC1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
25820 | #define regBIF_CFG_DEV2_RC1_LANE_0_MARGINING_LANE_STATUS 0x3fff7bfd0d12 |
25821 | #define regBIF_CFG_DEV2_RC1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
25822 | #define regBIF_CFG_DEV2_RC1_LANE_1_MARGINING_LANE_CNTL 0x3fff7bfd0d13 |
25823 | #define regBIF_CFG_DEV2_RC1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
25824 | #define regBIF_CFG_DEV2_RC1_LANE_1_MARGINING_LANE_STATUS 0x3fff7bfd0d13 |
25825 | #define regBIF_CFG_DEV2_RC1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
25826 | #define regBIF_CFG_DEV2_RC1_LANE_2_MARGINING_LANE_CNTL 0x3fff7bfd0d14 |
25827 | #define regBIF_CFG_DEV2_RC1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
25828 | #define regBIF_CFG_DEV2_RC1_LANE_2_MARGINING_LANE_STATUS 0x3fff7bfd0d14 |
25829 | #define regBIF_CFG_DEV2_RC1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
25830 | #define regBIF_CFG_DEV2_RC1_LANE_3_MARGINING_LANE_CNTL 0x3fff7bfd0d15 |
25831 | #define regBIF_CFG_DEV2_RC1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
25832 | #define regBIF_CFG_DEV2_RC1_LANE_3_MARGINING_LANE_STATUS 0x3fff7bfd0d15 |
25833 | #define regBIF_CFG_DEV2_RC1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
25834 | #define regBIF_CFG_DEV2_RC1_LANE_4_MARGINING_LANE_CNTL 0x3fff7bfd0d16 |
25835 | #define regBIF_CFG_DEV2_RC1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
25836 | #define regBIF_CFG_DEV2_RC1_LANE_4_MARGINING_LANE_STATUS 0x3fff7bfd0d16 |
25837 | #define regBIF_CFG_DEV2_RC1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
25838 | #define regBIF_CFG_DEV2_RC1_LANE_5_MARGINING_LANE_CNTL 0x3fff7bfd0d17 |
25839 | #define regBIF_CFG_DEV2_RC1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
25840 | #define regBIF_CFG_DEV2_RC1_LANE_5_MARGINING_LANE_STATUS 0x3fff7bfd0d17 |
25841 | #define regBIF_CFG_DEV2_RC1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
25842 | #define regBIF_CFG_DEV2_RC1_LANE_6_MARGINING_LANE_CNTL 0x3fff7bfd0d18 |
25843 | #define regBIF_CFG_DEV2_RC1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
25844 | #define regBIF_CFG_DEV2_RC1_LANE_6_MARGINING_LANE_STATUS 0x3fff7bfd0d18 |
25845 | #define regBIF_CFG_DEV2_RC1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
25846 | #define regBIF_CFG_DEV2_RC1_LANE_7_MARGINING_LANE_CNTL 0x3fff7bfd0d19 |
25847 | #define regBIF_CFG_DEV2_RC1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
25848 | #define regBIF_CFG_DEV2_RC1_LANE_7_MARGINING_LANE_STATUS 0x3fff7bfd0d19 |
25849 | #define regBIF_CFG_DEV2_RC1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
25850 | #define regBIF_CFG_DEV2_RC1_LANE_8_MARGINING_LANE_CNTL 0x3fff7bfd0d1a |
25851 | #define regBIF_CFG_DEV2_RC1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
25852 | #define regBIF_CFG_DEV2_RC1_LANE_8_MARGINING_LANE_STATUS 0x3fff7bfd0d1a |
25853 | #define regBIF_CFG_DEV2_RC1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
25854 | #define regBIF_CFG_DEV2_RC1_LANE_9_MARGINING_LANE_CNTL 0x3fff7bfd0d1b |
25855 | #define regBIF_CFG_DEV2_RC1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
25856 | #define regBIF_CFG_DEV2_RC1_LANE_9_MARGINING_LANE_STATUS 0x3fff7bfd0d1b |
25857 | #define regBIF_CFG_DEV2_RC1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
25858 | #define regBIF_CFG_DEV2_RC1_LANE_10_MARGINING_LANE_CNTL 0x3fff7bfd0d1c |
25859 | #define regBIF_CFG_DEV2_RC1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
25860 | #define regBIF_CFG_DEV2_RC1_LANE_10_MARGINING_LANE_STATUS 0x3fff7bfd0d1c |
25861 | #define regBIF_CFG_DEV2_RC1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
25862 | #define regBIF_CFG_DEV2_RC1_LANE_11_MARGINING_LANE_CNTL 0x3fff7bfd0d1d |
25863 | #define regBIF_CFG_DEV2_RC1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
25864 | #define regBIF_CFG_DEV2_RC1_LANE_11_MARGINING_LANE_STATUS 0x3fff7bfd0d1d |
25865 | #define regBIF_CFG_DEV2_RC1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
25866 | #define regBIF_CFG_DEV2_RC1_LANE_12_MARGINING_LANE_CNTL 0x3fff7bfd0d1e |
25867 | #define regBIF_CFG_DEV2_RC1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
25868 | #define regBIF_CFG_DEV2_RC1_LANE_12_MARGINING_LANE_STATUS 0x3fff7bfd0d1e |
25869 | #define regBIF_CFG_DEV2_RC1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
25870 | #define regBIF_CFG_DEV2_RC1_LANE_13_MARGINING_LANE_CNTL 0x3fff7bfd0d1f |
25871 | #define regBIF_CFG_DEV2_RC1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
25872 | #define regBIF_CFG_DEV2_RC1_LANE_13_MARGINING_LANE_STATUS 0x3fff7bfd0d1f |
25873 | #define regBIF_CFG_DEV2_RC1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
25874 | #define regBIF_CFG_DEV2_RC1_LANE_14_MARGINING_LANE_CNTL 0x3fff7bfd0d20 |
25875 | #define regBIF_CFG_DEV2_RC1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
25876 | #define regBIF_CFG_DEV2_RC1_LANE_14_MARGINING_LANE_STATUS 0x3fff7bfd0d20 |
25877 | #define regBIF_CFG_DEV2_RC1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
25878 | #define regBIF_CFG_DEV2_RC1_LANE_15_MARGINING_LANE_CNTL 0x3fff7bfd0d21 |
25879 | #define regBIF_CFG_DEV2_RC1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
25880 | #define regBIF_CFG_DEV2_RC1_LANE_15_MARGINING_LANE_STATUS 0x3fff7bfd0d21 |
25881 | #define regBIF_CFG_DEV2_RC1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
25882 | |
25883 | |
25884 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf0_bifcfgdecp |
25885 | // base address: 0xfffe12100000 |
25886 | #define regBIF_CFG_DEV0_EPF0_1_VENDOR_ID 0x3fff80800000 |
25887 | #define regBIF_CFG_DEV0_EPF0_1_VENDOR_ID_BASE_IDX 5 |
25888 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_ID 0x3fff80800000 |
25889 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_ID_BASE_IDX 5 |
25890 | #define regBIF_CFG_DEV0_EPF0_1_COMMAND 0x3fff80800001 |
25891 | #define regBIF_CFG_DEV0_EPF0_1_COMMAND_BASE_IDX 5 |
25892 | #define regBIF_CFG_DEV0_EPF0_1_STATUS 0x3fff80800001 |
25893 | #define regBIF_CFG_DEV0_EPF0_1_STATUS_BASE_IDX 5 |
25894 | #define regBIF_CFG_DEV0_EPF0_1_REVISION_ID 0x3fff80800002 |
25895 | #define regBIF_CFG_DEV0_EPF0_1_REVISION_ID_BASE_IDX 5 |
25896 | #define regBIF_CFG_DEV0_EPF0_1_PROG_INTERFACE 0x3fff80800002 |
25897 | #define regBIF_CFG_DEV0_EPF0_1_PROG_INTERFACE_BASE_IDX 5 |
25898 | #define regBIF_CFG_DEV0_EPF0_1_SUB_CLASS 0x3fff80800002 |
25899 | #define regBIF_CFG_DEV0_EPF0_1_SUB_CLASS_BASE_IDX 5 |
25900 | #define regBIF_CFG_DEV0_EPF0_1_BASE_CLASS 0x3fff80800002 |
25901 | #define regBIF_CFG_DEV0_EPF0_1_BASE_CLASS_BASE_IDX 5 |
25902 | #define regBIF_CFG_DEV0_EPF0_1_CACHE_LINE 0x3fff80800003 |
25903 | #define regBIF_CFG_DEV0_EPF0_1_CACHE_LINE_BASE_IDX 5 |
25904 | #define regBIF_CFG_DEV0_EPF0_1_LATENCY 0x3fff80800003 |
25905 | #define regBIF_CFG_DEV0_EPF0_1_LATENCY_BASE_IDX 5 |
25906 | #define 0x3fff80800003 |
25907 | #define 5 |
25908 | #define regBIF_CFG_DEV0_EPF0_1_BIST 0x3fff80800003 |
25909 | #define regBIF_CFG_DEV0_EPF0_1_BIST_BASE_IDX 5 |
25910 | #define regBIF_CFG_DEV0_EPF0_1_BASE_ADDR_1 0x3fff80800004 |
25911 | #define regBIF_CFG_DEV0_EPF0_1_BASE_ADDR_1_BASE_IDX 5 |
25912 | #define regBIF_CFG_DEV0_EPF0_1_BASE_ADDR_2 0x3fff80800005 |
25913 | #define regBIF_CFG_DEV0_EPF0_1_BASE_ADDR_2_BASE_IDX 5 |
25914 | #define regBIF_CFG_DEV0_EPF0_1_BASE_ADDR_3 0x3fff80800006 |
25915 | #define regBIF_CFG_DEV0_EPF0_1_BASE_ADDR_3_BASE_IDX 5 |
25916 | #define regBIF_CFG_DEV0_EPF0_1_BASE_ADDR_4 0x3fff80800007 |
25917 | #define regBIF_CFG_DEV0_EPF0_1_BASE_ADDR_4_BASE_IDX 5 |
25918 | #define regBIF_CFG_DEV0_EPF0_1_BASE_ADDR_5 0x3fff80800008 |
25919 | #define regBIF_CFG_DEV0_EPF0_1_BASE_ADDR_5_BASE_IDX 5 |
25920 | #define regBIF_CFG_DEV0_EPF0_1_BASE_ADDR_6 0x3fff80800009 |
25921 | #define regBIF_CFG_DEV0_EPF0_1_BASE_ADDR_6_BASE_IDX 5 |
25922 | #define regBIF_CFG_DEV0_EPF0_1_CARDBUS_CIS_PTR 0x3fff8080000a |
25923 | #define regBIF_CFG_DEV0_EPF0_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
25924 | #define regBIF_CFG_DEV0_EPF0_1_ADAPTER_ID 0x3fff8080000b |
25925 | #define regBIF_CFG_DEV0_EPF0_1_ADAPTER_ID_BASE_IDX 5 |
25926 | #define regBIF_CFG_DEV0_EPF0_1_ROM_BASE_ADDR 0x3fff8080000c |
25927 | #define regBIF_CFG_DEV0_EPF0_1_ROM_BASE_ADDR_BASE_IDX 5 |
25928 | #define regBIF_CFG_DEV0_EPF0_1_CAP_PTR 0x3fff8080000d |
25929 | #define regBIF_CFG_DEV0_EPF0_1_CAP_PTR_BASE_IDX 5 |
25930 | #define regBIF_CFG_DEV0_EPF0_1_INTERRUPT_LINE 0x3fff8080000f |
25931 | #define regBIF_CFG_DEV0_EPF0_1_INTERRUPT_LINE_BASE_IDX 5 |
25932 | #define regBIF_CFG_DEV0_EPF0_1_INTERRUPT_PIN 0x3fff8080000f |
25933 | #define regBIF_CFG_DEV0_EPF0_1_INTERRUPT_PIN_BASE_IDX 5 |
25934 | #define regBIF_CFG_DEV0_EPF0_1_MIN_GRANT 0x3fff8080000f |
25935 | #define regBIF_CFG_DEV0_EPF0_1_MIN_GRANT_BASE_IDX 5 |
25936 | #define regBIF_CFG_DEV0_EPF0_1_MAX_LATENCY 0x3fff8080000f |
25937 | #define regBIF_CFG_DEV0_EPF0_1_MAX_LATENCY_BASE_IDX 5 |
25938 | #define regBIF_CFG_DEV0_EPF0_1_VENDOR_CAP_LIST 0x3fff80800012 |
25939 | #define regBIF_CFG_DEV0_EPF0_1_VENDOR_CAP_LIST_BASE_IDX 5 |
25940 | #define regBIF_CFG_DEV0_EPF0_1_ADAPTER_ID_W 0x3fff80800013 |
25941 | #define regBIF_CFG_DEV0_EPF0_1_ADAPTER_ID_W_BASE_IDX 5 |
25942 | #define regBIF_CFG_DEV0_EPF0_1_PMI_CAP_LIST 0x3fff80800014 |
25943 | #define regBIF_CFG_DEV0_EPF0_1_PMI_CAP_LIST_BASE_IDX 5 |
25944 | #define regBIF_CFG_DEV0_EPF0_1_PMI_CAP 0x3fff80800014 |
25945 | #define regBIF_CFG_DEV0_EPF0_1_PMI_CAP_BASE_IDX 5 |
25946 | #define regBIF_CFG_DEV0_EPF0_1_PMI_STATUS_CNTL 0x3fff80800015 |
25947 | #define regBIF_CFG_DEV0_EPF0_1_PMI_STATUS_CNTL_BASE_IDX 5 |
25948 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_CAP_LIST 0x3fff80800019 |
25949 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_CAP_LIST_BASE_IDX 5 |
25950 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_CAP 0x3fff80800019 |
25951 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_CAP_BASE_IDX 5 |
25952 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_CAP 0x3fff8080001a |
25953 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_CAP_BASE_IDX 5 |
25954 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_CNTL 0x3fff8080001b |
25955 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_CNTL_BASE_IDX 5 |
25956 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_STATUS 0x3fff8080001b |
25957 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_STATUS_BASE_IDX 5 |
25958 | #define regBIF_CFG_DEV0_EPF0_1_LINK_CAP 0x3fff8080001c |
25959 | #define regBIF_CFG_DEV0_EPF0_1_LINK_CAP_BASE_IDX 5 |
25960 | #define regBIF_CFG_DEV0_EPF0_1_LINK_CNTL 0x3fff8080001d |
25961 | #define regBIF_CFG_DEV0_EPF0_1_LINK_CNTL_BASE_IDX 5 |
25962 | #define regBIF_CFG_DEV0_EPF0_1_LINK_STATUS 0x3fff8080001d |
25963 | #define regBIF_CFG_DEV0_EPF0_1_LINK_STATUS_BASE_IDX 5 |
25964 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_CAP2 0x3fff80800022 |
25965 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_CAP2_BASE_IDX 5 |
25966 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_CNTL2 0x3fff80800023 |
25967 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_CNTL2_BASE_IDX 5 |
25968 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_STATUS2 0x3fff80800023 |
25969 | #define regBIF_CFG_DEV0_EPF0_1_DEVICE_STATUS2_BASE_IDX 5 |
25970 | #define regBIF_CFG_DEV0_EPF0_1_LINK_CAP2 0x3fff80800024 |
25971 | #define regBIF_CFG_DEV0_EPF0_1_LINK_CAP2_BASE_IDX 5 |
25972 | #define regBIF_CFG_DEV0_EPF0_1_LINK_CNTL2 0x3fff80800025 |
25973 | #define regBIF_CFG_DEV0_EPF0_1_LINK_CNTL2_BASE_IDX 5 |
25974 | #define regBIF_CFG_DEV0_EPF0_1_LINK_STATUS2 0x3fff80800025 |
25975 | #define regBIF_CFG_DEV0_EPF0_1_LINK_STATUS2_BASE_IDX 5 |
25976 | #define regBIF_CFG_DEV0_EPF0_1_MSI_CAP_LIST 0x3fff80800028 |
25977 | #define regBIF_CFG_DEV0_EPF0_1_MSI_CAP_LIST_BASE_IDX 5 |
25978 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MSG_CNTL 0x3fff80800028 |
25979 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MSG_CNTL_BASE_IDX 5 |
25980 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MSG_ADDR_LO 0x3fff80800029 |
25981 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
25982 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MSG_ADDR_HI 0x3fff8080002a |
25983 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
25984 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MSG_DATA 0x3fff8080002a |
25985 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MSG_DATA_BASE_IDX 5 |
25986 | #define regBIF_CFG_DEV0_EPF0_1_MSI_EXT_MSG_DATA 0x3fff8080002a |
25987 | #define regBIF_CFG_DEV0_EPF0_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
25988 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MASK 0x3fff8080002b |
25989 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MASK_BASE_IDX 5 |
25990 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MSG_DATA_64 0x3fff8080002b |
25991 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MSG_DATA_64_BASE_IDX 5 |
25992 | #define regBIF_CFG_DEV0_EPF0_1_MSI_EXT_MSG_DATA_64 0x3fff8080002b |
25993 | #define regBIF_CFG_DEV0_EPF0_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
25994 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MASK_64 0x3fff8080002c |
25995 | #define regBIF_CFG_DEV0_EPF0_1_MSI_MASK_64_BASE_IDX 5 |
25996 | #define regBIF_CFG_DEV0_EPF0_1_MSI_PENDING 0x3fff8080002c |
25997 | #define regBIF_CFG_DEV0_EPF0_1_MSI_PENDING_BASE_IDX 5 |
25998 | #define regBIF_CFG_DEV0_EPF0_1_MSI_PENDING_64 0x3fff8080002d |
25999 | #define regBIF_CFG_DEV0_EPF0_1_MSI_PENDING_64_BASE_IDX 5 |
26000 | #define regBIF_CFG_DEV0_EPF0_1_MSIX_CAP_LIST 0x3fff80800030 |
26001 | #define regBIF_CFG_DEV0_EPF0_1_MSIX_CAP_LIST_BASE_IDX 5 |
26002 | #define regBIF_CFG_DEV0_EPF0_1_MSIX_MSG_CNTL 0x3fff80800030 |
26003 | #define regBIF_CFG_DEV0_EPF0_1_MSIX_MSG_CNTL_BASE_IDX 5 |
26004 | #define regBIF_CFG_DEV0_EPF0_1_MSIX_TABLE 0x3fff80800031 |
26005 | #define regBIF_CFG_DEV0_EPF0_1_MSIX_TABLE_BASE_IDX 5 |
26006 | #define regBIF_CFG_DEV0_EPF0_1_MSIX_PBA 0x3fff80800032 |
26007 | #define regBIF_CFG_DEV0_EPF0_1_MSIX_PBA_BASE_IDX 5 |
26008 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80800040 |
26009 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
26010 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80800041 |
26011 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
26012 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC1 0x3fff80800042 |
26013 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
26014 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC2 0x3fff80800043 |
26015 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
26016 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC_ENH_CAP_LIST 0x3fff80800044 |
26017 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
26018 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PORT_VC_CAP_REG1 0x3fff80800045 |
26019 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
26020 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PORT_VC_CAP_REG2 0x3fff80800046 |
26021 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
26022 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PORT_VC_CNTL 0x3fff80800047 |
26023 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
26024 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PORT_VC_STATUS 0x3fff80800047 |
26025 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
26026 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC0_RESOURCE_CAP 0x3fff80800048 |
26027 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
26028 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC0_RESOURCE_CNTL 0x3fff80800049 |
26029 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
26030 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC0_RESOURCE_STATUS 0x3fff8080004a |
26031 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
26032 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC1_RESOURCE_CAP 0x3fff8080004b |
26033 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
26034 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC1_RESOURCE_CNTL 0x3fff8080004c |
26035 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
26036 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC1_RESOURCE_STATUS 0x3fff8080004d |
26037 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
26038 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x3fff80800050 |
26039 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
26040 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DEV_SERIAL_NUM_DW1 0x3fff80800051 |
26041 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
26042 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DEV_SERIAL_NUM_DW2 0x3fff80800052 |
26043 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
26044 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80800054 |
26045 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
26046 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_UNCORR_ERR_STATUS 0x3fff80800055 |
26047 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
26048 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_UNCORR_ERR_MASK 0x3fff80800056 |
26049 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
26050 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80800057 |
26051 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
26052 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_CORR_ERR_STATUS 0x3fff80800058 |
26053 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
26054 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_CORR_ERR_MASK 0x3fff80800059 |
26055 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
26056 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff8080005a |
26057 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
26058 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_HDR_LOG0 0x3fff8080005b |
26059 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_HDR_LOG0_BASE_IDX 5 |
26060 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_HDR_LOG1 0x3fff8080005c |
26061 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_HDR_LOG1_BASE_IDX 5 |
26062 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_HDR_LOG2 0x3fff8080005d |
26063 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_HDR_LOG2_BASE_IDX 5 |
26064 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_HDR_LOG3 0x3fff8080005e |
26065 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_HDR_LOG3_BASE_IDX 5 |
26066 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TLP_PREFIX_LOG0 0x3fff80800062 |
26067 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
26068 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TLP_PREFIX_LOG1 0x3fff80800063 |
26069 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
26070 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TLP_PREFIX_LOG2 0x3fff80800064 |
26071 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
26072 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TLP_PREFIX_LOG3 0x3fff80800065 |
26073 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
26074 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80800080 |
26075 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
26076 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR1_CAP 0x3fff80800081 |
26077 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR1_CAP_BASE_IDX 5 |
26078 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR1_CNTL 0x3fff80800082 |
26079 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
26080 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR2_CAP 0x3fff80800083 |
26081 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR2_CAP_BASE_IDX 5 |
26082 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR2_CNTL 0x3fff80800084 |
26083 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
26084 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR3_CAP 0x3fff80800085 |
26085 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR3_CAP_BASE_IDX 5 |
26086 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR3_CNTL 0x3fff80800086 |
26087 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
26088 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR4_CAP 0x3fff80800087 |
26089 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR4_CAP_BASE_IDX 5 |
26090 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR4_CNTL 0x3fff80800088 |
26091 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
26092 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR5_CAP 0x3fff80800089 |
26093 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR5_CAP_BASE_IDX 5 |
26094 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR5_CNTL 0x3fff8080008a |
26095 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
26096 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR6_CAP 0x3fff8080008b |
26097 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR6_CAP_BASE_IDX 5 |
26098 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR6_CNTL 0x3fff8080008c |
26099 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
26100 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80800090 |
26101 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
26102 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80800091 |
26103 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
26104 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PWR_BUDGET_DATA 0x3fff80800092 |
26105 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
26106 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PWR_BUDGET_CAP 0x3fff80800093 |
26107 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
26108 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80800094 |
26109 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
26110 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_CAP 0x3fff80800095 |
26111 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_CAP_BASE_IDX 5 |
26112 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80800096 |
26113 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
26114 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_STATUS 0x3fff80800097 |
26115 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_STATUS_BASE_IDX 5 |
26116 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_CNTL 0x3fff80800097 |
26117 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_CNTL_BASE_IDX 5 |
26118 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80800098 |
26119 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
26120 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80800098 |
26121 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
26122 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80800098 |
26123 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
26124 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80800098 |
26125 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
26126 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80800099 |
26127 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
26128 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80800099 |
26129 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
26130 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80800099 |
26131 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
26132 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80800099 |
26133 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
26134 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff8080009c |
26135 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
26136 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LINK_CNTL3 0x3fff8080009d |
26137 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LINK_CNTL3_BASE_IDX 5 |
26138 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_ERROR_STATUS 0x3fff8080009e |
26139 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
26140 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff8080009f |
26141 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
26142 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff8080009f |
26143 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
26144 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff808000a0 |
26145 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
26146 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff808000a0 |
26147 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
26148 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff808000a1 |
26149 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
26150 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff808000a1 |
26151 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
26152 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff808000a2 |
26153 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
26154 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff808000a2 |
26155 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
26156 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff808000a3 |
26157 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
26158 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff808000a3 |
26159 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
26160 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff808000a4 |
26161 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
26162 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff808000a4 |
26163 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
26164 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff808000a5 |
26165 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
26166 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff808000a5 |
26167 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
26168 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff808000a6 |
26169 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
26170 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff808000a6 |
26171 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
26172 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ACS_ENH_CAP_LIST 0x3fff808000a8 |
26173 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
26174 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ACS_CAP 0x3fff808000a9 |
26175 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ACS_CAP_BASE_IDX 5 |
26176 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ACS_CNTL 0x3fff808000a9 |
26177 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ACS_CNTL_BASE_IDX 5 |
26178 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ATS_ENH_CAP_LIST 0x3fff808000ac |
26179 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ATS_ENH_CAP_LIST_BASE_IDX 5 |
26180 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ATS_CAP 0x3fff808000ad |
26181 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ATS_CAP_BASE_IDX 5 |
26182 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ATS_CNTL 0x3fff808000ad |
26183 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ATS_CNTL_BASE_IDX 5 |
26184 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PAGE_REQ_ENH_CAP_LIST 0x3fff808000b0 |
26185 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PAGE_REQ_ENH_CAP_LIST_BASE_IDX 5 |
26186 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PAGE_REQ_CNTL 0x3fff808000b1 |
26187 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PAGE_REQ_CNTL_BASE_IDX 5 |
26188 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PAGE_REQ_STATUS 0x3fff808000b1 |
26189 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PAGE_REQ_STATUS_BASE_IDX 5 |
26190 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_OUTSTAND_PAGE_REQ_CAPACITY 0x3fff808000b2 |
26191 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_OUTSTAND_PAGE_REQ_CAPACITY_BASE_IDX 5 |
26192 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_OUTSTAND_PAGE_REQ_ALLOC 0x3fff808000b3 |
26193 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_OUTSTAND_PAGE_REQ_ALLOC_BASE_IDX 5 |
26194 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PASID_ENH_CAP_LIST 0x3fff808000b4 |
26195 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
26196 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PASID_CAP 0x3fff808000b5 |
26197 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PASID_CAP_BASE_IDX 5 |
26198 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PASID_CNTL 0x3fff808000b5 |
26199 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PASID_CNTL_BASE_IDX 5 |
26200 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_ENH_CAP_LIST 0x3fff808000bc |
26201 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
26202 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_CAP 0x3fff808000bd |
26203 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_CAP_BASE_IDX 5 |
26204 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_CNTL 0x3fff808000bd |
26205 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_CNTL_BASE_IDX 5 |
26206 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_ADDR0 0x3fff808000be |
26207 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_ADDR0_BASE_IDX 5 |
26208 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_ADDR1 0x3fff808000bf |
26209 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_ADDR1_BASE_IDX 5 |
26210 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_RCV0 0x3fff808000c0 |
26211 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_RCV0_BASE_IDX 5 |
26212 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_RCV1 0x3fff808000c1 |
26213 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_RCV1_BASE_IDX 5 |
26214 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_BLOCK_ALL0 0x3fff808000c2 |
26215 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
26216 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_BLOCK_ALL1 0x3fff808000c3 |
26217 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
26218 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_BLOCK_UNTRANSLATED_0 0x3fff808000c4 |
26219 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
26220 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_BLOCK_UNTRANSLATED_1 0x3fff808000c5 |
26221 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
26222 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LTR_ENH_CAP_LIST 0x3fff808000c8 |
26223 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LTR_ENH_CAP_LIST_BASE_IDX 5 |
26224 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LTR_CAP 0x3fff808000c9 |
26225 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_LTR_CAP_BASE_IDX 5 |
26226 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ARI_ENH_CAP_LIST 0x3fff808000ca |
26227 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
26228 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ARI_CAP 0x3fff808000cb |
26229 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ARI_CAP_BASE_IDX 5 |
26230 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ARI_CNTL 0x3fff808000cb |
26231 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_ARI_CNTL_BASE_IDX 5 |
26232 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_ENH_CAP_LIST 0x3fff808000cc |
26233 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_ENH_CAP_LIST_BASE_IDX 5 |
26234 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_CAP 0x3fff808000cd |
26235 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_CAP_BASE_IDX 5 |
26236 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_CONTROL 0x3fff808000ce |
26237 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_CONTROL_BASE_IDX 5 |
26238 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_STATUS 0x3fff808000ce |
26239 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_STATUS_BASE_IDX 5 |
26240 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_INITIAL_VFS 0x3fff808000cf |
26241 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_INITIAL_VFS_BASE_IDX 5 |
26242 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_TOTAL_VFS 0x3fff808000cf |
26243 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_TOTAL_VFS_BASE_IDX 5 |
26244 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_NUM_VFS 0x3fff808000d0 |
26245 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_NUM_VFS_BASE_IDX 5 |
26246 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_FUNC_DEP_LINK 0x3fff808000d0 |
26247 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_FUNC_DEP_LINK_BASE_IDX 5 |
26248 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_FIRST_VF_OFFSET 0x3fff808000d1 |
26249 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_FIRST_VF_OFFSET_BASE_IDX 5 |
26250 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_STRIDE 0x3fff808000d1 |
26251 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_STRIDE_BASE_IDX 5 |
26252 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_DEVICE_ID 0x3fff808000d2 |
26253 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_DEVICE_ID_BASE_IDX 5 |
26254 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_SUPPORTED_PAGE_SIZE 0x3fff808000d3 |
26255 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_SUPPORTED_PAGE_SIZE_BASE_IDX 5 |
26256 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_SYSTEM_PAGE_SIZE 0x3fff808000d4 |
26257 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_SYSTEM_PAGE_SIZE_BASE_IDX 5 |
26258 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_BASE_ADDR_0 0x3fff808000d5 |
26259 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_BASE_ADDR_0_BASE_IDX 5 |
26260 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_BASE_ADDR_1 0x3fff808000d6 |
26261 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_BASE_ADDR_1_BASE_IDX 5 |
26262 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_BASE_ADDR_2 0x3fff808000d7 |
26263 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_BASE_ADDR_2_BASE_IDX 5 |
26264 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_BASE_ADDR_3 0x3fff808000d8 |
26265 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_BASE_ADDR_3_BASE_IDX 5 |
26266 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_BASE_ADDR_4 0x3fff808000d9 |
26267 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_BASE_ADDR_4_BASE_IDX 5 |
26268 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_BASE_ADDR_5 0x3fff808000da |
26269 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_BASE_ADDR_5_BASE_IDX 5 |
26270 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_MIGRATION_STATE_ARRAY_OFFSET 0x3fff808000db |
26271 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_SRIOV_VF_MIGRATION_STATE_ARRAY_OFFSET_BASE_IDX 5 |
26272 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff808000dc |
26273 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
26274 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TPH_REQR_CAP 0x3fff808000dd |
26275 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
26276 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TPH_REQR_CNTL 0x3fff808000de |
26277 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
26278 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DLF_ENH_CAP_LIST 0x3fff80800100 |
26279 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
26280 | #define regBIF_CFG_DEV0_EPF0_1_DATA_LINK_FEATURE_CAP 0x3fff80800101 |
26281 | #define regBIF_CFG_DEV0_EPF0_1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
26282 | #define regBIF_CFG_DEV0_EPF0_1_DATA_LINK_FEATURE_STATUS 0x3fff80800102 |
26283 | #define regBIF_CFG_DEV0_EPF0_1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
26284 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff80800104 |
26285 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
26286 | #define regBIF_CFG_DEV0_EPF0_1_LINK_CAP_16GT 0x3fff80800105 |
26287 | #define regBIF_CFG_DEV0_EPF0_1_LINK_CAP_16GT_BASE_IDX 5 |
26288 | #define regBIF_CFG_DEV0_EPF0_1_LINK_CNTL_16GT 0x3fff80800106 |
26289 | #define regBIF_CFG_DEV0_EPF0_1_LINK_CNTL_16GT_BASE_IDX 5 |
26290 | #define regBIF_CFG_DEV0_EPF0_1_LINK_STATUS_16GT 0x3fff80800107 |
26291 | #define regBIF_CFG_DEV0_EPF0_1_LINK_STATUS_16GT_BASE_IDX 5 |
26292 | #define regBIF_CFG_DEV0_EPF0_1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff80800108 |
26293 | #define regBIF_CFG_DEV0_EPF0_1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
26294 | #define regBIF_CFG_DEV0_EPF0_1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff80800109 |
26295 | #define regBIF_CFG_DEV0_EPF0_1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
26296 | #define regBIF_CFG_DEV0_EPF0_1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff8080010a |
26297 | #define regBIF_CFG_DEV0_EPF0_1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
26298 | #define regBIF_CFG_DEV0_EPF0_1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff8080010c |
26299 | #define regBIF_CFG_DEV0_EPF0_1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26300 | #define regBIF_CFG_DEV0_EPF0_1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff8080010c |
26301 | #define regBIF_CFG_DEV0_EPF0_1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26302 | #define regBIF_CFG_DEV0_EPF0_1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff8080010c |
26303 | #define regBIF_CFG_DEV0_EPF0_1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26304 | #define regBIF_CFG_DEV0_EPF0_1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff8080010c |
26305 | #define regBIF_CFG_DEV0_EPF0_1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26306 | #define regBIF_CFG_DEV0_EPF0_1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff8080010d |
26307 | #define regBIF_CFG_DEV0_EPF0_1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26308 | #define regBIF_CFG_DEV0_EPF0_1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff8080010d |
26309 | #define regBIF_CFG_DEV0_EPF0_1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26310 | #define regBIF_CFG_DEV0_EPF0_1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff8080010d |
26311 | #define regBIF_CFG_DEV0_EPF0_1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26312 | #define regBIF_CFG_DEV0_EPF0_1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff8080010d |
26313 | #define regBIF_CFG_DEV0_EPF0_1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26314 | #define regBIF_CFG_DEV0_EPF0_1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff8080010e |
26315 | #define regBIF_CFG_DEV0_EPF0_1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26316 | #define regBIF_CFG_DEV0_EPF0_1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff8080010e |
26317 | #define regBIF_CFG_DEV0_EPF0_1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26318 | #define regBIF_CFG_DEV0_EPF0_1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff8080010e |
26319 | #define regBIF_CFG_DEV0_EPF0_1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26320 | #define regBIF_CFG_DEV0_EPF0_1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff8080010e |
26321 | #define regBIF_CFG_DEV0_EPF0_1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26322 | #define regBIF_CFG_DEV0_EPF0_1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff8080010f |
26323 | #define regBIF_CFG_DEV0_EPF0_1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26324 | #define regBIF_CFG_DEV0_EPF0_1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff8080010f |
26325 | #define regBIF_CFG_DEV0_EPF0_1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26326 | #define regBIF_CFG_DEV0_EPF0_1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff8080010f |
26327 | #define regBIF_CFG_DEV0_EPF0_1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26328 | #define regBIF_CFG_DEV0_EPF0_1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff8080010f |
26329 | #define regBIF_CFG_DEV0_EPF0_1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
26330 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff80800110 |
26331 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
26332 | #define regBIF_CFG_DEV0_EPF0_1_MARGINING_PORT_CAP 0x3fff80800111 |
26333 | #define regBIF_CFG_DEV0_EPF0_1_MARGINING_PORT_CAP_BASE_IDX 5 |
26334 | #define regBIF_CFG_DEV0_EPF0_1_MARGINING_PORT_STATUS 0x3fff80800111 |
26335 | #define regBIF_CFG_DEV0_EPF0_1_MARGINING_PORT_STATUS_BASE_IDX 5 |
26336 | #define regBIF_CFG_DEV0_EPF0_1_LANE_0_MARGINING_LANE_CNTL 0x3fff80800112 |
26337 | #define regBIF_CFG_DEV0_EPF0_1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
26338 | #define regBIF_CFG_DEV0_EPF0_1_LANE_0_MARGINING_LANE_STATUS 0x3fff80800112 |
26339 | #define regBIF_CFG_DEV0_EPF0_1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
26340 | #define regBIF_CFG_DEV0_EPF0_1_LANE_1_MARGINING_LANE_CNTL 0x3fff80800113 |
26341 | #define regBIF_CFG_DEV0_EPF0_1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
26342 | #define regBIF_CFG_DEV0_EPF0_1_LANE_1_MARGINING_LANE_STATUS 0x3fff80800113 |
26343 | #define regBIF_CFG_DEV0_EPF0_1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
26344 | #define regBIF_CFG_DEV0_EPF0_1_LANE_2_MARGINING_LANE_CNTL 0x3fff80800114 |
26345 | #define regBIF_CFG_DEV0_EPF0_1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
26346 | #define regBIF_CFG_DEV0_EPF0_1_LANE_2_MARGINING_LANE_STATUS 0x3fff80800114 |
26347 | #define regBIF_CFG_DEV0_EPF0_1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
26348 | #define regBIF_CFG_DEV0_EPF0_1_LANE_3_MARGINING_LANE_CNTL 0x3fff80800115 |
26349 | #define regBIF_CFG_DEV0_EPF0_1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
26350 | #define regBIF_CFG_DEV0_EPF0_1_LANE_3_MARGINING_LANE_STATUS 0x3fff80800115 |
26351 | #define regBIF_CFG_DEV0_EPF0_1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
26352 | #define regBIF_CFG_DEV0_EPF0_1_LANE_4_MARGINING_LANE_CNTL 0x3fff80800116 |
26353 | #define regBIF_CFG_DEV0_EPF0_1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
26354 | #define regBIF_CFG_DEV0_EPF0_1_LANE_4_MARGINING_LANE_STATUS 0x3fff80800116 |
26355 | #define regBIF_CFG_DEV0_EPF0_1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
26356 | #define regBIF_CFG_DEV0_EPF0_1_LANE_5_MARGINING_LANE_CNTL 0x3fff80800117 |
26357 | #define regBIF_CFG_DEV0_EPF0_1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
26358 | #define regBIF_CFG_DEV0_EPF0_1_LANE_5_MARGINING_LANE_STATUS 0x3fff80800117 |
26359 | #define regBIF_CFG_DEV0_EPF0_1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
26360 | #define regBIF_CFG_DEV0_EPF0_1_LANE_6_MARGINING_LANE_CNTL 0x3fff80800118 |
26361 | #define regBIF_CFG_DEV0_EPF0_1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
26362 | #define regBIF_CFG_DEV0_EPF0_1_LANE_6_MARGINING_LANE_STATUS 0x3fff80800118 |
26363 | #define regBIF_CFG_DEV0_EPF0_1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
26364 | #define regBIF_CFG_DEV0_EPF0_1_LANE_7_MARGINING_LANE_CNTL 0x3fff80800119 |
26365 | #define regBIF_CFG_DEV0_EPF0_1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
26366 | #define regBIF_CFG_DEV0_EPF0_1_LANE_7_MARGINING_LANE_STATUS 0x3fff80800119 |
26367 | #define regBIF_CFG_DEV0_EPF0_1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
26368 | #define regBIF_CFG_DEV0_EPF0_1_LANE_8_MARGINING_LANE_CNTL 0x3fff8080011a |
26369 | #define regBIF_CFG_DEV0_EPF0_1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
26370 | #define regBIF_CFG_DEV0_EPF0_1_LANE_8_MARGINING_LANE_STATUS 0x3fff8080011a |
26371 | #define regBIF_CFG_DEV0_EPF0_1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
26372 | #define regBIF_CFG_DEV0_EPF0_1_LANE_9_MARGINING_LANE_CNTL 0x3fff8080011b |
26373 | #define regBIF_CFG_DEV0_EPF0_1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
26374 | #define regBIF_CFG_DEV0_EPF0_1_LANE_9_MARGINING_LANE_STATUS 0x3fff8080011b |
26375 | #define regBIF_CFG_DEV0_EPF0_1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
26376 | #define regBIF_CFG_DEV0_EPF0_1_LANE_10_MARGINING_LANE_CNTL 0x3fff8080011c |
26377 | #define regBIF_CFG_DEV0_EPF0_1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
26378 | #define regBIF_CFG_DEV0_EPF0_1_LANE_10_MARGINING_LANE_STATUS 0x3fff8080011c |
26379 | #define regBIF_CFG_DEV0_EPF0_1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
26380 | #define regBIF_CFG_DEV0_EPF0_1_LANE_11_MARGINING_LANE_CNTL 0x3fff8080011d |
26381 | #define regBIF_CFG_DEV0_EPF0_1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
26382 | #define regBIF_CFG_DEV0_EPF0_1_LANE_11_MARGINING_LANE_STATUS 0x3fff8080011d |
26383 | #define regBIF_CFG_DEV0_EPF0_1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
26384 | #define regBIF_CFG_DEV0_EPF0_1_LANE_12_MARGINING_LANE_CNTL 0x3fff8080011e |
26385 | #define regBIF_CFG_DEV0_EPF0_1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
26386 | #define regBIF_CFG_DEV0_EPF0_1_LANE_12_MARGINING_LANE_STATUS 0x3fff8080011e |
26387 | #define regBIF_CFG_DEV0_EPF0_1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
26388 | #define regBIF_CFG_DEV0_EPF0_1_LANE_13_MARGINING_LANE_CNTL 0x3fff8080011f |
26389 | #define regBIF_CFG_DEV0_EPF0_1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
26390 | #define regBIF_CFG_DEV0_EPF0_1_LANE_13_MARGINING_LANE_STATUS 0x3fff8080011f |
26391 | #define regBIF_CFG_DEV0_EPF0_1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
26392 | #define regBIF_CFG_DEV0_EPF0_1_LANE_14_MARGINING_LANE_CNTL 0x3fff80800120 |
26393 | #define regBIF_CFG_DEV0_EPF0_1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
26394 | #define regBIF_CFG_DEV0_EPF0_1_LANE_14_MARGINING_LANE_STATUS 0x3fff80800120 |
26395 | #define regBIF_CFG_DEV0_EPF0_1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
26396 | #define regBIF_CFG_DEV0_EPF0_1_LANE_15_MARGINING_LANE_CNTL 0x3fff80800121 |
26397 | #define regBIF_CFG_DEV0_EPF0_1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
26398 | #define regBIF_CFG_DEV0_EPF0_1_LANE_15_MARGINING_LANE_STATUS 0x3fff80800121 |
26399 | #define regBIF_CFG_DEV0_EPF0_1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
26400 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR_ENH_CAP_LIST 0x3fff80800130 |
26401 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
26402 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR1_CAP 0x3fff80800131 |
26403 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR1_CAP_BASE_IDX 5 |
26404 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR1_CNTL 0x3fff80800132 |
26405 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR1_CNTL_BASE_IDX 5 |
26406 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR2_CAP 0x3fff80800133 |
26407 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR2_CAP_BASE_IDX 5 |
26408 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR2_CNTL 0x3fff80800134 |
26409 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR2_CNTL_BASE_IDX 5 |
26410 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR3_CAP 0x3fff80800135 |
26411 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR3_CAP_BASE_IDX 5 |
26412 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR3_CNTL 0x3fff80800136 |
26413 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR3_CNTL_BASE_IDX 5 |
26414 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR4_CAP 0x3fff80800137 |
26415 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR4_CAP_BASE_IDX 5 |
26416 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR4_CNTL 0x3fff80800138 |
26417 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR4_CNTL_BASE_IDX 5 |
26418 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR5_CAP 0x3fff80800139 |
26419 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR5_CAP_BASE_IDX 5 |
26420 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR5_CNTL 0x3fff8080013a |
26421 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR5_CNTL_BASE_IDX 5 |
26422 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR6_CAP 0x3fff8080013b |
26423 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR6_CAP_BASE_IDX 5 |
26424 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR6_CNTL 0x3fff8080013c |
26425 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VF_RESIZE_BAR6_CNTL_BASE_IDX 5 |
26426 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_GPUIOV 0x3fff80800140 |
26427 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_GPUIOV_BASE_IDX 5 |
26428 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV 0x3fff80800141 |
26429 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_BASE_IDX 5 |
26430 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_SRIOV_SHADOW 0x3fff80800142 |
26431 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_SRIOV_SHADOW_BASE_IDX 5 |
26432 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_ENABLE 0x3fff80800143 |
26433 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_ENABLE_BASE_IDX 5 |
26434 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_STATUS 0x3fff80800144 |
26435 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_STATUS_BASE_IDX 5 |
26436 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_RESET_CONTROL 0x3fff80800145 |
26437 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_RESET_CONTROL_BASE_IDX 5 |
26438 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW0 0x3fff80800146 |
26439 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW0_BASE_IDX 5 |
26440 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW1 0x3fff80800147 |
26441 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW1_BASE_IDX 5 |
26442 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW2 0x3fff80800148 |
26443 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW2_BASE_IDX 5 |
26444 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_CONTEXT 0x3fff80800149 |
26445 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_CONTEXT_BASE_IDX 5 |
26446 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_TOTAL_FB 0x3fff8080014a |
26447 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_TOTAL_FB_BASE_IDX 5 |
26448 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_OFFSETS 0x3fff8080014b |
26449 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_OFFSETS_BASE_IDX 5 |
26450 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_REGION 0x3fff8080014c |
26451 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_REGION_BASE_IDX 5 |
26452 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_P2P_OVER_XGMI_ENABLE 0x3fff8080014d |
26453 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_P2P_OVER_XGMI_ENABLE_BASE_IDX 5 |
26454 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF0_FB 0x3fff8080014e |
26455 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF0_FB_BASE_IDX 5 |
26456 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF1_FB 0x3fff8080014f |
26457 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF1_FB_BASE_IDX 5 |
26458 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF2_FB 0x3fff80800150 |
26459 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF2_FB_BASE_IDX 5 |
26460 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF3_FB 0x3fff80800151 |
26461 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF3_FB_BASE_IDX 5 |
26462 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF4_FB 0x3fff80800152 |
26463 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF4_FB_BASE_IDX 5 |
26464 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF5_FB 0x3fff80800153 |
26465 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF5_FB_BASE_IDX 5 |
26466 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF6_FB 0x3fff80800154 |
26467 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF6_FB_BASE_IDX 5 |
26468 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF7_FB 0x3fff80800155 |
26469 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF7_FB_BASE_IDX 5 |
26470 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF8_FB 0x3fff80800156 |
26471 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF8_FB_BASE_IDX 5 |
26472 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF9_FB 0x3fff80800157 |
26473 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF9_FB_BASE_IDX 5 |
26474 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF10_FB 0x3fff80800158 |
26475 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF10_FB_BASE_IDX 5 |
26476 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF11_FB 0x3fff80800159 |
26477 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF11_FB_BASE_IDX 5 |
26478 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF12_FB 0x3fff8080015a |
26479 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF12_FB_BASE_IDX 5 |
26480 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF13_FB 0x3fff8080015b |
26481 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF13_FB_BASE_IDX 5 |
26482 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF14_FB 0x3fff8080015c |
26483 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF14_FB_BASE_IDX 5 |
26484 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF15_FB 0x3fff8080015d |
26485 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF15_FB_BASE_IDX 5 |
26486 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF16_FB 0x3fff8080015e |
26487 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF16_FB_BASE_IDX 5 |
26488 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF17_FB 0x3fff8080015f |
26489 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF17_FB_BASE_IDX 5 |
26490 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF18_FB 0x3fff80800160 |
26491 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF18_FB_BASE_IDX 5 |
26492 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF19_FB 0x3fff80800161 |
26493 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF19_FB_BASE_IDX 5 |
26494 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF20_FB 0x3fff80800162 |
26495 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF20_FB_BASE_IDX 5 |
26496 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF21_FB 0x3fff80800163 |
26497 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF21_FB_BASE_IDX 5 |
26498 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF22_FB 0x3fff80800164 |
26499 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF22_FB_BASE_IDX 5 |
26500 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF23_FB 0x3fff80800165 |
26501 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF23_FB_BASE_IDX 5 |
26502 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF24_FB 0x3fff80800166 |
26503 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF24_FB_BASE_IDX 5 |
26504 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF25_FB 0x3fff80800167 |
26505 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF25_FB_BASE_IDX 5 |
26506 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF26_FB 0x3fff80800168 |
26507 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF26_FB_BASE_IDX 5 |
26508 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF27_FB 0x3fff80800169 |
26509 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF27_FB_BASE_IDX 5 |
26510 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF28_FB 0x3fff8080016a |
26511 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF28_FB_BASE_IDX 5 |
26512 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF29_FB 0x3fff8080016b |
26513 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF29_FB_BASE_IDX 5 |
26514 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF30_FB 0x3fff8080016c |
26515 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF30_FB_BASE_IDX 5 |
26516 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW0 0x3fff80800170 |
26517 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW0_BASE_IDX 5 |
26518 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW1 0x3fff80800171 |
26519 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW1_BASE_IDX 5 |
26520 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW2 0x3fff80800172 |
26521 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW2_BASE_IDX 5 |
26522 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW3 0x3fff80800173 |
26523 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW3_BASE_IDX 5 |
26524 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW4 0x3fff80800174 |
26525 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW4_BASE_IDX 5 |
26526 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW5 0x3fff80800175 |
26527 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW5_BASE_IDX 5 |
26528 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW6 0x3fff80800176 |
26529 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW6_BASE_IDX 5 |
26530 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW7 0x3fff80800177 |
26531 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW7_BASE_IDX 5 |
26532 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW8 0x3fff80800178 |
26533 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW8_BASE_IDX 5 |
26534 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW0 0x3fff8080017c |
26535 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW0_BASE_IDX 5 |
26536 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW1 0x3fff8080017d |
26537 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW1_BASE_IDX 5 |
26538 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW2 0x3fff8080017e |
26539 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW2_BASE_IDX 5 |
26540 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW3 0x3fff8080017f |
26541 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW3_BASE_IDX 5 |
26542 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW4 0x3fff80800180 |
26543 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW4_BASE_IDX 5 |
26544 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW5 0x3fff80800181 |
26545 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW5_BASE_IDX 5 |
26546 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW6 0x3fff80800182 |
26547 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW6_BASE_IDX 5 |
26548 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW7 0x3fff80800183 |
26549 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW7_BASE_IDX 5 |
26550 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW8 0x3fff80800184 |
26551 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW8_BASE_IDX 5 |
26552 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW0 0x3fff80800188 |
26553 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW0_BASE_IDX 5 |
26554 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW1 0x3fff80800189 |
26555 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW1_BASE_IDX 5 |
26556 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW2 0x3fff8080018a |
26557 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW2_BASE_IDX 5 |
26558 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW3 0x3fff8080018b |
26559 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW3_BASE_IDX 5 |
26560 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW4 0x3fff8080018c |
26561 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW4_BASE_IDX 5 |
26562 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW5 0x3fff8080018d |
26563 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW5_BASE_IDX 5 |
26564 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW6 0x3fff8080018e |
26565 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW6_BASE_IDX 5 |
26566 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW7 0x3fff8080018f |
26567 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW7_BASE_IDX 5 |
26568 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW8 0x3fff80800190 |
26569 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW8_BASE_IDX 5 |
26570 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW0 0x3fff80800194 |
26571 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW0_BASE_IDX 5 |
26572 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW1 0x3fff80800195 |
26573 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW1_BASE_IDX 5 |
26574 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW2 0x3fff80800196 |
26575 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW2_BASE_IDX 5 |
26576 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW3 0x3fff80800197 |
26577 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW3_BASE_IDX 5 |
26578 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW4 0x3fff80800198 |
26579 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW4_BASE_IDX 5 |
26580 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW5 0x3fff80800199 |
26581 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW5_BASE_IDX 5 |
26582 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW6 0x3fff8080019a |
26583 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW6_BASE_IDX 5 |
26584 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW7 0x3fff8080019b |
26585 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW7_BASE_IDX 5 |
26586 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW8 0x3fff8080019c |
26587 | #define regBIF_CFG_DEV0_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW8_BASE_IDX 5 |
26588 | |
26589 | |
26590 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf1_bifcfgdecp |
26591 | // base address: 0xfffe12101000 |
26592 | #define regBIF_CFG_DEV0_EPF1_1_VENDOR_ID 0x3fff80800400 |
26593 | #define regBIF_CFG_DEV0_EPF1_1_VENDOR_ID_BASE_IDX 5 |
26594 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_ID 0x3fff80800400 |
26595 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_ID_BASE_IDX 5 |
26596 | #define regBIF_CFG_DEV0_EPF1_1_COMMAND 0x3fff80800401 |
26597 | #define regBIF_CFG_DEV0_EPF1_1_COMMAND_BASE_IDX 5 |
26598 | #define regBIF_CFG_DEV0_EPF1_1_STATUS 0x3fff80800401 |
26599 | #define regBIF_CFG_DEV0_EPF1_1_STATUS_BASE_IDX 5 |
26600 | #define regBIF_CFG_DEV0_EPF1_1_REVISION_ID 0x3fff80800402 |
26601 | #define regBIF_CFG_DEV0_EPF1_1_REVISION_ID_BASE_IDX 5 |
26602 | #define regBIF_CFG_DEV0_EPF1_1_PROG_INTERFACE 0x3fff80800402 |
26603 | #define regBIF_CFG_DEV0_EPF1_1_PROG_INTERFACE_BASE_IDX 5 |
26604 | #define regBIF_CFG_DEV0_EPF1_1_SUB_CLASS 0x3fff80800402 |
26605 | #define regBIF_CFG_DEV0_EPF1_1_SUB_CLASS_BASE_IDX 5 |
26606 | #define regBIF_CFG_DEV0_EPF1_1_BASE_CLASS 0x3fff80800402 |
26607 | #define regBIF_CFG_DEV0_EPF1_1_BASE_CLASS_BASE_IDX 5 |
26608 | #define regBIF_CFG_DEV0_EPF1_1_CACHE_LINE 0x3fff80800403 |
26609 | #define regBIF_CFG_DEV0_EPF1_1_CACHE_LINE_BASE_IDX 5 |
26610 | #define regBIF_CFG_DEV0_EPF1_1_LATENCY 0x3fff80800403 |
26611 | #define regBIF_CFG_DEV0_EPF1_1_LATENCY_BASE_IDX 5 |
26612 | #define 0x3fff80800403 |
26613 | #define 5 |
26614 | #define regBIF_CFG_DEV0_EPF1_1_BIST 0x3fff80800403 |
26615 | #define regBIF_CFG_DEV0_EPF1_1_BIST_BASE_IDX 5 |
26616 | #define regBIF_CFG_DEV0_EPF1_1_BASE_ADDR_1 0x3fff80800404 |
26617 | #define regBIF_CFG_DEV0_EPF1_1_BASE_ADDR_1_BASE_IDX 5 |
26618 | #define regBIF_CFG_DEV0_EPF1_1_BASE_ADDR_2 0x3fff80800405 |
26619 | #define regBIF_CFG_DEV0_EPF1_1_BASE_ADDR_2_BASE_IDX 5 |
26620 | #define regBIF_CFG_DEV0_EPF1_1_BASE_ADDR_3 0x3fff80800406 |
26621 | #define regBIF_CFG_DEV0_EPF1_1_BASE_ADDR_3_BASE_IDX 5 |
26622 | #define regBIF_CFG_DEV0_EPF1_1_BASE_ADDR_4 0x3fff80800407 |
26623 | #define regBIF_CFG_DEV0_EPF1_1_BASE_ADDR_4_BASE_IDX 5 |
26624 | #define regBIF_CFG_DEV0_EPF1_1_BASE_ADDR_5 0x3fff80800408 |
26625 | #define regBIF_CFG_DEV0_EPF1_1_BASE_ADDR_5_BASE_IDX 5 |
26626 | #define regBIF_CFG_DEV0_EPF1_1_BASE_ADDR_6 0x3fff80800409 |
26627 | #define regBIF_CFG_DEV0_EPF1_1_BASE_ADDR_6_BASE_IDX 5 |
26628 | #define regBIF_CFG_DEV0_EPF1_1_CARDBUS_CIS_PTR 0x3fff8080040a |
26629 | #define regBIF_CFG_DEV0_EPF1_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
26630 | #define regBIF_CFG_DEV0_EPF1_1_ADAPTER_ID 0x3fff8080040b |
26631 | #define regBIF_CFG_DEV0_EPF1_1_ADAPTER_ID_BASE_IDX 5 |
26632 | #define regBIF_CFG_DEV0_EPF1_1_ROM_BASE_ADDR 0x3fff8080040c |
26633 | #define regBIF_CFG_DEV0_EPF1_1_ROM_BASE_ADDR_BASE_IDX 5 |
26634 | #define regBIF_CFG_DEV0_EPF1_1_CAP_PTR 0x3fff8080040d |
26635 | #define regBIF_CFG_DEV0_EPF1_1_CAP_PTR_BASE_IDX 5 |
26636 | #define regBIF_CFG_DEV0_EPF1_1_INTERRUPT_LINE 0x3fff8080040f |
26637 | #define regBIF_CFG_DEV0_EPF1_1_INTERRUPT_LINE_BASE_IDX 5 |
26638 | #define regBIF_CFG_DEV0_EPF1_1_INTERRUPT_PIN 0x3fff8080040f |
26639 | #define regBIF_CFG_DEV0_EPF1_1_INTERRUPT_PIN_BASE_IDX 5 |
26640 | #define regBIF_CFG_DEV0_EPF1_1_MIN_GRANT 0x3fff8080040f |
26641 | #define regBIF_CFG_DEV0_EPF1_1_MIN_GRANT_BASE_IDX 5 |
26642 | #define regBIF_CFG_DEV0_EPF1_1_MAX_LATENCY 0x3fff8080040f |
26643 | #define regBIF_CFG_DEV0_EPF1_1_MAX_LATENCY_BASE_IDX 5 |
26644 | #define regBIF_CFG_DEV0_EPF1_1_VENDOR_CAP_LIST 0x3fff80800412 |
26645 | #define regBIF_CFG_DEV0_EPF1_1_VENDOR_CAP_LIST_BASE_IDX 5 |
26646 | #define regBIF_CFG_DEV0_EPF1_1_ADAPTER_ID_W 0x3fff80800413 |
26647 | #define regBIF_CFG_DEV0_EPF1_1_ADAPTER_ID_W_BASE_IDX 5 |
26648 | #define regBIF_CFG_DEV0_EPF1_1_PMI_CAP_LIST 0x3fff80800414 |
26649 | #define regBIF_CFG_DEV0_EPF1_1_PMI_CAP_LIST_BASE_IDX 5 |
26650 | #define regBIF_CFG_DEV0_EPF1_1_PMI_CAP 0x3fff80800414 |
26651 | #define regBIF_CFG_DEV0_EPF1_1_PMI_CAP_BASE_IDX 5 |
26652 | #define regBIF_CFG_DEV0_EPF1_1_PMI_STATUS_CNTL 0x3fff80800415 |
26653 | #define regBIF_CFG_DEV0_EPF1_1_PMI_STATUS_CNTL_BASE_IDX 5 |
26654 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_CAP_LIST 0x3fff80800419 |
26655 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_CAP_LIST_BASE_IDX 5 |
26656 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_CAP 0x3fff80800419 |
26657 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_CAP_BASE_IDX 5 |
26658 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_CAP 0x3fff8080041a |
26659 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_CAP_BASE_IDX 5 |
26660 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_CNTL 0x3fff8080041b |
26661 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_CNTL_BASE_IDX 5 |
26662 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_STATUS 0x3fff8080041b |
26663 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_STATUS_BASE_IDX 5 |
26664 | #define regBIF_CFG_DEV0_EPF1_1_LINK_CAP 0x3fff8080041c |
26665 | #define regBIF_CFG_DEV0_EPF1_1_LINK_CAP_BASE_IDX 5 |
26666 | #define regBIF_CFG_DEV0_EPF1_1_LINK_CNTL 0x3fff8080041d |
26667 | #define regBIF_CFG_DEV0_EPF1_1_LINK_CNTL_BASE_IDX 5 |
26668 | #define regBIF_CFG_DEV0_EPF1_1_LINK_STATUS 0x3fff8080041d |
26669 | #define regBIF_CFG_DEV0_EPF1_1_LINK_STATUS_BASE_IDX 5 |
26670 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_CAP2 0x3fff80800422 |
26671 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_CAP2_BASE_IDX 5 |
26672 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_CNTL2 0x3fff80800423 |
26673 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_CNTL2_BASE_IDX 5 |
26674 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_STATUS2 0x3fff80800423 |
26675 | #define regBIF_CFG_DEV0_EPF1_1_DEVICE_STATUS2_BASE_IDX 5 |
26676 | #define regBIF_CFG_DEV0_EPF1_1_LINK_CAP2 0x3fff80800424 |
26677 | #define regBIF_CFG_DEV0_EPF1_1_LINK_CAP2_BASE_IDX 5 |
26678 | #define regBIF_CFG_DEV0_EPF1_1_LINK_CNTL2 0x3fff80800425 |
26679 | #define regBIF_CFG_DEV0_EPF1_1_LINK_CNTL2_BASE_IDX 5 |
26680 | #define regBIF_CFG_DEV0_EPF1_1_LINK_STATUS2 0x3fff80800425 |
26681 | #define regBIF_CFG_DEV0_EPF1_1_LINK_STATUS2_BASE_IDX 5 |
26682 | #define regBIF_CFG_DEV0_EPF1_1_MSI_CAP_LIST 0x3fff80800428 |
26683 | #define regBIF_CFG_DEV0_EPF1_1_MSI_CAP_LIST_BASE_IDX 5 |
26684 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MSG_CNTL 0x3fff80800428 |
26685 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MSG_CNTL_BASE_IDX 5 |
26686 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MSG_ADDR_LO 0x3fff80800429 |
26687 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
26688 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MSG_ADDR_HI 0x3fff8080042a |
26689 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
26690 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MSG_DATA 0x3fff8080042a |
26691 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MSG_DATA_BASE_IDX 5 |
26692 | #define regBIF_CFG_DEV0_EPF1_1_MSI_EXT_MSG_DATA 0x3fff8080042a |
26693 | #define regBIF_CFG_DEV0_EPF1_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
26694 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MASK 0x3fff8080042b |
26695 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MASK_BASE_IDX 5 |
26696 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MSG_DATA_64 0x3fff8080042b |
26697 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MSG_DATA_64_BASE_IDX 5 |
26698 | #define regBIF_CFG_DEV0_EPF1_1_MSI_EXT_MSG_DATA_64 0x3fff8080042b |
26699 | #define regBIF_CFG_DEV0_EPF1_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
26700 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MASK_64 0x3fff8080042c |
26701 | #define regBIF_CFG_DEV0_EPF1_1_MSI_MASK_64_BASE_IDX 5 |
26702 | #define regBIF_CFG_DEV0_EPF1_1_MSI_PENDING 0x3fff8080042c |
26703 | #define regBIF_CFG_DEV0_EPF1_1_MSI_PENDING_BASE_IDX 5 |
26704 | #define regBIF_CFG_DEV0_EPF1_1_MSI_PENDING_64 0x3fff8080042d |
26705 | #define regBIF_CFG_DEV0_EPF1_1_MSI_PENDING_64_BASE_IDX 5 |
26706 | #define regBIF_CFG_DEV0_EPF1_1_MSIX_CAP_LIST 0x3fff80800430 |
26707 | #define regBIF_CFG_DEV0_EPF1_1_MSIX_CAP_LIST_BASE_IDX 5 |
26708 | #define regBIF_CFG_DEV0_EPF1_1_MSIX_MSG_CNTL 0x3fff80800430 |
26709 | #define regBIF_CFG_DEV0_EPF1_1_MSIX_MSG_CNTL_BASE_IDX 5 |
26710 | #define regBIF_CFG_DEV0_EPF1_1_MSIX_TABLE 0x3fff80800431 |
26711 | #define regBIF_CFG_DEV0_EPF1_1_MSIX_TABLE_BASE_IDX 5 |
26712 | #define regBIF_CFG_DEV0_EPF1_1_MSIX_PBA 0x3fff80800432 |
26713 | #define regBIF_CFG_DEV0_EPF1_1_MSIX_PBA_BASE_IDX 5 |
26714 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80800440 |
26715 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
26716 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80800441 |
26717 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
26718 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC1 0x3fff80800442 |
26719 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
26720 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC2 0x3fff80800443 |
26721 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
26722 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC_ENH_CAP_LIST 0x3fff80800444 |
26723 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
26724 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PORT_VC_CAP_REG1 0x3fff80800445 |
26725 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
26726 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PORT_VC_CAP_REG2 0x3fff80800446 |
26727 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
26728 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PORT_VC_CNTL 0x3fff80800447 |
26729 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
26730 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PORT_VC_STATUS 0x3fff80800447 |
26731 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
26732 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC0_RESOURCE_CAP 0x3fff80800448 |
26733 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
26734 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC0_RESOURCE_CNTL 0x3fff80800449 |
26735 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
26736 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC0_RESOURCE_STATUS 0x3fff8080044a |
26737 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
26738 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC1_RESOURCE_CAP 0x3fff8080044b |
26739 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
26740 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC1_RESOURCE_CNTL 0x3fff8080044c |
26741 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
26742 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC1_RESOURCE_STATUS 0x3fff8080044d |
26743 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
26744 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST 0x3fff80800450 |
26745 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DEV_SERIAL_NUM_ENH_CAP_LIST_BASE_IDX 5 |
26746 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DEV_SERIAL_NUM_DW1 0x3fff80800451 |
26747 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DEV_SERIAL_NUM_DW1_BASE_IDX 5 |
26748 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DEV_SERIAL_NUM_DW2 0x3fff80800452 |
26749 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DEV_SERIAL_NUM_DW2_BASE_IDX 5 |
26750 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80800454 |
26751 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
26752 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_UNCORR_ERR_STATUS 0x3fff80800455 |
26753 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
26754 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_UNCORR_ERR_MASK 0x3fff80800456 |
26755 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
26756 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80800457 |
26757 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
26758 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_CORR_ERR_STATUS 0x3fff80800458 |
26759 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
26760 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_CORR_ERR_MASK 0x3fff80800459 |
26761 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
26762 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff8080045a |
26763 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
26764 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_HDR_LOG0 0x3fff8080045b |
26765 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_HDR_LOG0_BASE_IDX 5 |
26766 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_HDR_LOG1 0x3fff8080045c |
26767 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_HDR_LOG1_BASE_IDX 5 |
26768 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_HDR_LOG2 0x3fff8080045d |
26769 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_HDR_LOG2_BASE_IDX 5 |
26770 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_HDR_LOG3 0x3fff8080045e |
26771 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_HDR_LOG3_BASE_IDX 5 |
26772 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TLP_PREFIX_LOG0 0x3fff80800462 |
26773 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
26774 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TLP_PREFIX_LOG1 0x3fff80800463 |
26775 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
26776 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TLP_PREFIX_LOG2 0x3fff80800464 |
26777 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
26778 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TLP_PREFIX_LOG3 0x3fff80800465 |
26779 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
26780 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80800480 |
26781 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
26782 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR1_CAP 0x3fff80800481 |
26783 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR1_CAP_BASE_IDX 5 |
26784 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR1_CNTL 0x3fff80800482 |
26785 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
26786 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR2_CAP 0x3fff80800483 |
26787 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR2_CAP_BASE_IDX 5 |
26788 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR2_CNTL 0x3fff80800484 |
26789 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
26790 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR3_CAP 0x3fff80800485 |
26791 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR3_CAP_BASE_IDX 5 |
26792 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR3_CNTL 0x3fff80800486 |
26793 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
26794 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR4_CAP 0x3fff80800487 |
26795 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR4_CAP_BASE_IDX 5 |
26796 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR4_CNTL 0x3fff80800488 |
26797 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
26798 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR5_CAP 0x3fff80800489 |
26799 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR5_CAP_BASE_IDX 5 |
26800 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR5_CNTL 0x3fff8080048a |
26801 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
26802 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR6_CAP 0x3fff8080048b |
26803 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR6_CAP_BASE_IDX 5 |
26804 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR6_CNTL 0x3fff8080048c |
26805 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
26806 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80800490 |
26807 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
26808 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80800491 |
26809 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
26810 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PWR_BUDGET_DATA 0x3fff80800492 |
26811 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
26812 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PWR_BUDGET_CAP 0x3fff80800493 |
26813 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
26814 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80800494 |
26815 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
26816 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_CAP 0x3fff80800495 |
26817 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_CAP_BASE_IDX 5 |
26818 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80800496 |
26819 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
26820 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_STATUS 0x3fff80800497 |
26821 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_STATUS_BASE_IDX 5 |
26822 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_CNTL 0x3fff80800497 |
26823 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_CNTL_BASE_IDX 5 |
26824 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80800498 |
26825 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
26826 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80800498 |
26827 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
26828 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80800498 |
26829 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
26830 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80800498 |
26831 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
26832 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80800499 |
26833 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
26834 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80800499 |
26835 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
26836 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80800499 |
26837 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
26838 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80800499 |
26839 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
26840 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff8080049c |
26841 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
26842 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LINK_CNTL3 0x3fff8080049d |
26843 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LINK_CNTL3_BASE_IDX 5 |
26844 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_ERROR_STATUS 0x3fff8080049e |
26845 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
26846 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff8080049f |
26847 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
26848 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff8080049f |
26849 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
26850 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff808004a0 |
26851 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
26852 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff808004a0 |
26853 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
26854 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff808004a1 |
26855 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
26856 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff808004a1 |
26857 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
26858 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff808004a2 |
26859 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
26860 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff808004a2 |
26861 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
26862 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff808004a3 |
26863 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
26864 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff808004a3 |
26865 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
26866 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff808004a4 |
26867 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
26868 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff808004a4 |
26869 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
26870 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff808004a5 |
26871 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
26872 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff808004a5 |
26873 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
26874 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff808004a6 |
26875 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
26876 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff808004a6 |
26877 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
26878 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ACS_ENH_CAP_LIST 0x3fff808004a8 |
26879 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
26880 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ACS_CAP 0x3fff808004a9 |
26881 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ACS_CAP_BASE_IDX 5 |
26882 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ACS_CNTL 0x3fff808004a9 |
26883 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ACS_CNTL_BASE_IDX 5 |
26884 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ATS_ENH_CAP_LIST 0x3fff808004ac |
26885 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ATS_ENH_CAP_LIST_BASE_IDX 5 |
26886 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ATS_CAP 0x3fff808004ad |
26887 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ATS_CAP_BASE_IDX 5 |
26888 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ATS_CNTL 0x3fff808004ad |
26889 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ATS_CNTL_BASE_IDX 5 |
26890 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PAGE_REQ_ENH_CAP_LIST 0x3fff808004b0 |
26891 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PAGE_REQ_ENH_CAP_LIST_BASE_IDX 5 |
26892 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PAGE_REQ_CNTL 0x3fff808004b1 |
26893 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PAGE_REQ_CNTL_BASE_IDX 5 |
26894 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PAGE_REQ_STATUS 0x3fff808004b1 |
26895 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PAGE_REQ_STATUS_BASE_IDX 5 |
26896 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_OUTSTAND_PAGE_REQ_CAPACITY 0x3fff808004b2 |
26897 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_OUTSTAND_PAGE_REQ_CAPACITY_BASE_IDX 5 |
26898 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_OUTSTAND_PAGE_REQ_ALLOC 0x3fff808004b3 |
26899 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_OUTSTAND_PAGE_REQ_ALLOC_BASE_IDX 5 |
26900 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PASID_ENH_CAP_LIST 0x3fff808004b4 |
26901 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
26902 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PASID_CAP 0x3fff808004b5 |
26903 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PASID_CAP_BASE_IDX 5 |
26904 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PASID_CNTL 0x3fff808004b5 |
26905 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PASID_CNTL_BASE_IDX 5 |
26906 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_ENH_CAP_LIST 0x3fff808004bc |
26907 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_ENH_CAP_LIST_BASE_IDX 5 |
26908 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_CAP 0x3fff808004bd |
26909 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_CAP_BASE_IDX 5 |
26910 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_CNTL 0x3fff808004bd |
26911 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_CNTL_BASE_IDX 5 |
26912 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_ADDR0 0x3fff808004be |
26913 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_ADDR0_BASE_IDX 5 |
26914 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_ADDR1 0x3fff808004bf |
26915 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_ADDR1_BASE_IDX 5 |
26916 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_RCV0 0x3fff808004c0 |
26917 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_RCV0_BASE_IDX 5 |
26918 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_RCV1 0x3fff808004c1 |
26919 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_RCV1_BASE_IDX 5 |
26920 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_BLOCK_ALL0 0x3fff808004c2 |
26921 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_BLOCK_ALL0_BASE_IDX 5 |
26922 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_BLOCK_ALL1 0x3fff808004c3 |
26923 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_BLOCK_ALL1_BASE_IDX 5 |
26924 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_BLOCK_UNTRANSLATED_0 0x3fff808004c4 |
26925 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_BLOCK_UNTRANSLATED_0_BASE_IDX 5 |
26926 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_BLOCK_UNTRANSLATED_1 0x3fff808004c5 |
26927 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MC_BLOCK_UNTRANSLATED_1_BASE_IDX 5 |
26928 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LTR_ENH_CAP_LIST 0x3fff808004c8 |
26929 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LTR_ENH_CAP_LIST_BASE_IDX 5 |
26930 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LTR_CAP 0x3fff808004c9 |
26931 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_LTR_CAP_BASE_IDX 5 |
26932 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ARI_ENH_CAP_LIST 0x3fff808004ca |
26933 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
26934 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ARI_CAP 0x3fff808004cb |
26935 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ARI_CAP_BASE_IDX 5 |
26936 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ARI_CNTL 0x3fff808004cb |
26937 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_ARI_CNTL_BASE_IDX 5 |
26938 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_ENH_CAP_LIST 0x3fff808004cc |
26939 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_ENH_CAP_LIST_BASE_IDX 5 |
26940 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_CAP 0x3fff808004cd |
26941 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_CAP_BASE_IDX 5 |
26942 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_CONTROL 0x3fff808004ce |
26943 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_CONTROL_BASE_IDX 5 |
26944 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_STATUS 0x3fff808004ce |
26945 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_STATUS_BASE_IDX 5 |
26946 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_INITIAL_VFS 0x3fff808004cf |
26947 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_INITIAL_VFS_BASE_IDX 5 |
26948 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_TOTAL_VFS 0x3fff808004cf |
26949 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_TOTAL_VFS_BASE_IDX 5 |
26950 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_NUM_VFS 0x3fff808004d0 |
26951 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_NUM_VFS_BASE_IDX 5 |
26952 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_FUNC_DEP_LINK 0x3fff808004d0 |
26953 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_FUNC_DEP_LINK_BASE_IDX 5 |
26954 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_FIRST_VF_OFFSET 0x3fff808004d1 |
26955 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_FIRST_VF_OFFSET_BASE_IDX 5 |
26956 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_STRIDE 0x3fff808004d1 |
26957 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_STRIDE_BASE_IDX 5 |
26958 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_DEVICE_ID 0x3fff808004d2 |
26959 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_DEVICE_ID_BASE_IDX 5 |
26960 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_SUPPORTED_PAGE_SIZE 0x3fff808004d3 |
26961 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_SUPPORTED_PAGE_SIZE_BASE_IDX 5 |
26962 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_SYSTEM_PAGE_SIZE 0x3fff808004d4 |
26963 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_SYSTEM_PAGE_SIZE_BASE_IDX 5 |
26964 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_BASE_ADDR_0 0x3fff808004d5 |
26965 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_BASE_ADDR_0_BASE_IDX 5 |
26966 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_BASE_ADDR_1 0x3fff808004d6 |
26967 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_BASE_ADDR_1_BASE_IDX 5 |
26968 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_BASE_ADDR_2 0x3fff808004d7 |
26969 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_BASE_ADDR_2_BASE_IDX 5 |
26970 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_BASE_ADDR_3 0x3fff808004d8 |
26971 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_BASE_ADDR_3_BASE_IDX 5 |
26972 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_BASE_ADDR_4 0x3fff808004d9 |
26973 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_BASE_ADDR_4_BASE_IDX 5 |
26974 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_BASE_ADDR_5 0x3fff808004da |
26975 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_BASE_ADDR_5_BASE_IDX 5 |
26976 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_MIGRATION_STATE_ARRAY_OFFSET 0x3fff808004db |
26977 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_SRIOV_VF_MIGRATION_STATE_ARRAY_OFFSET_BASE_IDX 5 |
26978 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff808004dc |
26979 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
26980 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TPH_REQR_CAP 0x3fff808004dd |
26981 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
26982 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TPH_REQR_CNTL 0x3fff808004de |
26983 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
26984 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DLF_ENH_CAP_LIST 0x3fff80800500 |
26985 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
26986 | #define regBIF_CFG_DEV0_EPF1_1_DATA_LINK_FEATURE_CAP 0x3fff80800501 |
26987 | #define regBIF_CFG_DEV0_EPF1_1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
26988 | #define regBIF_CFG_DEV0_EPF1_1_DATA_LINK_FEATURE_STATUS 0x3fff80800502 |
26989 | #define regBIF_CFG_DEV0_EPF1_1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
26990 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff80800504 |
26991 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
26992 | #define regBIF_CFG_DEV0_EPF1_1_LINK_CAP_16GT 0x3fff80800505 |
26993 | #define regBIF_CFG_DEV0_EPF1_1_LINK_CAP_16GT_BASE_IDX 5 |
26994 | #define regBIF_CFG_DEV0_EPF1_1_LINK_CNTL_16GT 0x3fff80800506 |
26995 | #define regBIF_CFG_DEV0_EPF1_1_LINK_CNTL_16GT_BASE_IDX 5 |
26996 | #define regBIF_CFG_DEV0_EPF1_1_LINK_STATUS_16GT 0x3fff80800507 |
26997 | #define regBIF_CFG_DEV0_EPF1_1_LINK_STATUS_16GT_BASE_IDX 5 |
26998 | #define regBIF_CFG_DEV0_EPF1_1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff80800508 |
26999 | #define regBIF_CFG_DEV0_EPF1_1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
27000 | #define regBIF_CFG_DEV0_EPF1_1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff80800509 |
27001 | #define regBIF_CFG_DEV0_EPF1_1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
27002 | #define regBIF_CFG_DEV0_EPF1_1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff8080050a |
27003 | #define regBIF_CFG_DEV0_EPF1_1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
27004 | #define regBIF_CFG_DEV0_EPF1_1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff8080050c |
27005 | #define regBIF_CFG_DEV0_EPF1_1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27006 | #define regBIF_CFG_DEV0_EPF1_1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff8080050c |
27007 | #define regBIF_CFG_DEV0_EPF1_1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27008 | #define regBIF_CFG_DEV0_EPF1_1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff8080050c |
27009 | #define regBIF_CFG_DEV0_EPF1_1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27010 | #define regBIF_CFG_DEV0_EPF1_1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff8080050c |
27011 | #define regBIF_CFG_DEV0_EPF1_1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27012 | #define regBIF_CFG_DEV0_EPF1_1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff8080050d |
27013 | #define regBIF_CFG_DEV0_EPF1_1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27014 | #define regBIF_CFG_DEV0_EPF1_1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff8080050d |
27015 | #define regBIF_CFG_DEV0_EPF1_1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27016 | #define regBIF_CFG_DEV0_EPF1_1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff8080050d |
27017 | #define regBIF_CFG_DEV0_EPF1_1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27018 | #define regBIF_CFG_DEV0_EPF1_1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff8080050d |
27019 | #define regBIF_CFG_DEV0_EPF1_1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27020 | #define regBIF_CFG_DEV0_EPF1_1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff8080050e |
27021 | #define regBIF_CFG_DEV0_EPF1_1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27022 | #define regBIF_CFG_DEV0_EPF1_1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff8080050e |
27023 | #define regBIF_CFG_DEV0_EPF1_1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27024 | #define regBIF_CFG_DEV0_EPF1_1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff8080050e |
27025 | #define regBIF_CFG_DEV0_EPF1_1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27026 | #define regBIF_CFG_DEV0_EPF1_1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff8080050e |
27027 | #define regBIF_CFG_DEV0_EPF1_1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27028 | #define regBIF_CFG_DEV0_EPF1_1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff8080050f |
27029 | #define regBIF_CFG_DEV0_EPF1_1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27030 | #define regBIF_CFG_DEV0_EPF1_1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff8080050f |
27031 | #define regBIF_CFG_DEV0_EPF1_1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27032 | #define regBIF_CFG_DEV0_EPF1_1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff8080050f |
27033 | #define regBIF_CFG_DEV0_EPF1_1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27034 | #define regBIF_CFG_DEV0_EPF1_1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff8080050f |
27035 | #define regBIF_CFG_DEV0_EPF1_1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
27036 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff80800510 |
27037 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
27038 | #define regBIF_CFG_DEV0_EPF1_1_MARGINING_PORT_CAP 0x3fff80800511 |
27039 | #define regBIF_CFG_DEV0_EPF1_1_MARGINING_PORT_CAP_BASE_IDX 5 |
27040 | #define regBIF_CFG_DEV0_EPF1_1_MARGINING_PORT_STATUS 0x3fff80800511 |
27041 | #define regBIF_CFG_DEV0_EPF1_1_MARGINING_PORT_STATUS_BASE_IDX 5 |
27042 | #define regBIF_CFG_DEV0_EPF1_1_LANE_0_MARGINING_LANE_CNTL 0x3fff80800512 |
27043 | #define regBIF_CFG_DEV0_EPF1_1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
27044 | #define regBIF_CFG_DEV0_EPF1_1_LANE_0_MARGINING_LANE_STATUS 0x3fff80800512 |
27045 | #define regBIF_CFG_DEV0_EPF1_1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
27046 | #define regBIF_CFG_DEV0_EPF1_1_LANE_1_MARGINING_LANE_CNTL 0x3fff80800513 |
27047 | #define regBIF_CFG_DEV0_EPF1_1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
27048 | #define regBIF_CFG_DEV0_EPF1_1_LANE_1_MARGINING_LANE_STATUS 0x3fff80800513 |
27049 | #define regBIF_CFG_DEV0_EPF1_1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
27050 | #define regBIF_CFG_DEV0_EPF1_1_LANE_2_MARGINING_LANE_CNTL 0x3fff80800514 |
27051 | #define regBIF_CFG_DEV0_EPF1_1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
27052 | #define regBIF_CFG_DEV0_EPF1_1_LANE_2_MARGINING_LANE_STATUS 0x3fff80800514 |
27053 | #define regBIF_CFG_DEV0_EPF1_1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
27054 | #define regBIF_CFG_DEV0_EPF1_1_LANE_3_MARGINING_LANE_CNTL 0x3fff80800515 |
27055 | #define regBIF_CFG_DEV0_EPF1_1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
27056 | #define regBIF_CFG_DEV0_EPF1_1_LANE_3_MARGINING_LANE_STATUS 0x3fff80800515 |
27057 | #define regBIF_CFG_DEV0_EPF1_1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
27058 | #define regBIF_CFG_DEV0_EPF1_1_LANE_4_MARGINING_LANE_CNTL 0x3fff80800516 |
27059 | #define regBIF_CFG_DEV0_EPF1_1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
27060 | #define regBIF_CFG_DEV0_EPF1_1_LANE_4_MARGINING_LANE_STATUS 0x3fff80800516 |
27061 | #define regBIF_CFG_DEV0_EPF1_1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
27062 | #define regBIF_CFG_DEV0_EPF1_1_LANE_5_MARGINING_LANE_CNTL 0x3fff80800517 |
27063 | #define regBIF_CFG_DEV0_EPF1_1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
27064 | #define regBIF_CFG_DEV0_EPF1_1_LANE_5_MARGINING_LANE_STATUS 0x3fff80800517 |
27065 | #define regBIF_CFG_DEV0_EPF1_1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
27066 | #define regBIF_CFG_DEV0_EPF1_1_LANE_6_MARGINING_LANE_CNTL 0x3fff80800518 |
27067 | #define regBIF_CFG_DEV0_EPF1_1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
27068 | #define regBIF_CFG_DEV0_EPF1_1_LANE_6_MARGINING_LANE_STATUS 0x3fff80800518 |
27069 | #define regBIF_CFG_DEV0_EPF1_1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
27070 | #define regBIF_CFG_DEV0_EPF1_1_LANE_7_MARGINING_LANE_CNTL 0x3fff80800519 |
27071 | #define regBIF_CFG_DEV0_EPF1_1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
27072 | #define regBIF_CFG_DEV0_EPF1_1_LANE_7_MARGINING_LANE_STATUS 0x3fff80800519 |
27073 | #define regBIF_CFG_DEV0_EPF1_1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
27074 | #define regBIF_CFG_DEV0_EPF1_1_LANE_8_MARGINING_LANE_CNTL 0x3fff8080051a |
27075 | #define regBIF_CFG_DEV0_EPF1_1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
27076 | #define regBIF_CFG_DEV0_EPF1_1_LANE_8_MARGINING_LANE_STATUS 0x3fff8080051a |
27077 | #define regBIF_CFG_DEV0_EPF1_1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
27078 | #define regBIF_CFG_DEV0_EPF1_1_LANE_9_MARGINING_LANE_CNTL 0x3fff8080051b |
27079 | #define regBIF_CFG_DEV0_EPF1_1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
27080 | #define regBIF_CFG_DEV0_EPF1_1_LANE_9_MARGINING_LANE_STATUS 0x3fff8080051b |
27081 | #define regBIF_CFG_DEV0_EPF1_1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
27082 | #define regBIF_CFG_DEV0_EPF1_1_LANE_10_MARGINING_LANE_CNTL 0x3fff8080051c |
27083 | #define regBIF_CFG_DEV0_EPF1_1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
27084 | #define regBIF_CFG_DEV0_EPF1_1_LANE_10_MARGINING_LANE_STATUS 0x3fff8080051c |
27085 | #define regBIF_CFG_DEV0_EPF1_1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
27086 | #define regBIF_CFG_DEV0_EPF1_1_LANE_11_MARGINING_LANE_CNTL 0x3fff8080051d |
27087 | #define regBIF_CFG_DEV0_EPF1_1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
27088 | #define regBIF_CFG_DEV0_EPF1_1_LANE_11_MARGINING_LANE_STATUS 0x3fff8080051d |
27089 | #define regBIF_CFG_DEV0_EPF1_1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
27090 | #define regBIF_CFG_DEV0_EPF1_1_LANE_12_MARGINING_LANE_CNTL 0x3fff8080051e |
27091 | #define regBIF_CFG_DEV0_EPF1_1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
27092 | #define regBIF_CFG_DEV0_EPF1_1_LANE_12_MARGINING_LANE_STATUS 0x3fff8080051e |
27093 | #define regBIF_CFG_DEV0_EPF1_1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
27094 | #define regBIF_CFG_DEV0_EPF1_1_LANE_13_MARGINING_LANE_CNTL 0x3fff8080051f |
27095 | #define regBIF_CFG_DEV0_EPF1_1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
27096 | #define regBIF_CFG_DEV0_EPF1_1_LANE_13_MARGINING_LANE_STATUS 0x3fff8080051f |
27097 | #define regBIF_CFG_DEV0_EPF1_1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
27098 | #define regBIF_CFG_DEV0_EPF1_1_LANE_14_MARGINING_LANE_CNTL 0x3fff80800520 |
27099 | #define regBIF_CFG_DEV0_EPF1_1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
27100 | #define regBIF_CFG_DEV0_EPF1_1_LANE_14_MARGINING_LANE_STATUS 0x3fff80800520 |
27101 | #define regBIF_CFG_DEV0_EPF1_1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
27102 | #define regBIF_CFG_DEV0_EPF1_1_LANE_15_MARGINING_LANE_CNTL 0x3fff80800521 |
27103 | #define regBIF_CFG_DEV0_EPF1_1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
27104 | #define regBIF_CFG_DEV0_EPF1_1_LANE_15_MARGINING_LANE_STATUS 0x3fff80800521 |
27105 | #define regBIF_CFG_DEV0_EPF1_1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
27106 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR_ENH_CAP_LIST 0x3fff80800530 |
27107 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
27108 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR1_CAP 0x3fff80800531 |
27109 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR1_CAP_BASE_IDX 5 |
27110 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR1_CNTL 0x3fff80800532 |
27111 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR1_CNTL_BASE_IDX 5 |
27112 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR2_CAP 0x3fff80800533 |
27113 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR2_CAP_BASE_IDX 5 |
27114 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR2_CNTL 0x3fff80800534 |
27115 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR2_CNTL_BASE_IDX 5 |
27116 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR3_CAP 0x3fff80800535 |
27117 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR3_CAP_BASE_IDX 5 |
27118 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR3_CNTL 0x3fff80800536 |
27119 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR3_CNTL_BASE_IDX 5 |
27120 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR4_CAP 0x3fff80800537 |
27121 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR4_CAP_BASE_IDX 5 |
27122 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR4_CNTL 0x3fff80800538 |
27123 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR4_CNTL_BASE_IDX 5 |
27124 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR5_CAP 0x3fff80800539 |
27125 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR5_CAP_BASE_IDX 5 |
27126 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR5_CNTL 0x3fff8080053a |
27127 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR5_CNTL_BASE_IDX 5 |
27128 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR6_CAP 0x3fff8080053b |
27129 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR6_CAP_BASE_IDX 5 |
27130 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR6_CNTL 0x3fff8080053c |
27131 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VF_RESIZE_BAR6_CNTL_BASE_IDX 5 |
27132 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_GPUIOV 0x3fff80800540 |
27133 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_GPUIOV_BASE_IDX 5 |
27134 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV 0x3fff80800541 |
27135 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_BASE_IDX 5 |
27136 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_SRIOV_SHADOW 0x3fff80800542 |
27137 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_SRIOV_SHADOW_BASE_IDX 5 |
27138 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_ENABLE 0x3fff80800543 |
27139 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_ENABLE_BASE_IDX 5 |
27140 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_STATUS 0x3fff80800544 |
27141 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_INTR_STATUS_BASE_IDX 5 |
27142 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_RESET_CONTROL 0x3fff80800545 |
27143 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_RESET_CONTROL_BASE_IDX 5 |
27144 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW0 0x3fff80800546 |
27145 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW0_BASE_IDX 5 |
27146 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW1 0x3fff80800547 |
27147 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW1_BASE_IDX 5 |
27148 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW2 0x3fff80800548 |
27149 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_HVVM_MBOX_DW2_BASE_IDX 5 |
27150 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_CONTEXT 0x3fff80800549 |
27151 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_CONTEXT_BASE_IDX 5 |
27152 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_TOTAL_FB 0x3fff8080054a |
27153 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_TOTAL_FB_BASE_IDX 5 |
27154 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_OFFSETS 0x3fff8080054b |
27155 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_OFFSETS_BASE_IDX 5 |
27156 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_REGION 0x3fff8080054c |
27157 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_REGION_BASE_IDX 5 |
27158 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_P2P_OVER_XGMI_ENABLE 0x3fff8080054d |
27159 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_P2P_OVER_XGMI_ENABLE_BASE_IDX 5 |
27160 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF0_FB 0x3fff8080054e |
27161 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF0_FB_BASE_IDX 5 |
27162 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF1_FB 0x3fff8080054f |
27163 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF1_FB_BASE_IDX 5 |
27164 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF2_FB 0x3fff80800550 |
27165 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF2_FB_BASE_IDX 5 |
27166 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF3_FB 0x3fff80800551 |
27167 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF3_FB_BASE_IDX 5 |
27168 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF4_FB 0x3fff80800552 |
27169 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF4_FB_BASE_IDX 5 |
27170 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF5_FB 0x3fff80800553 |
27171 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF5_FB_BASE_IDX 5 |
27172 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF6_FB 0x3fff80800554 |
27173 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF6_FB_BASE_IDX 5 |
27174 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF7_FB 0x3fff80800555 |
27175 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF7_FB_BASE_IDX 5 |
27176 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF8_FB 0x3fff80800556 |
27177 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF8_FB_BASE_IDX 5 |
27178 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF9_FB 0x3fff80800557 |
27179 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF9_FB_BASE_IDX 5 |
27180 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF10_FB 0x3fff80800558 |
27181 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF10_FB_BASE_IDX 5 |
27182 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF11_FB 0x3fff80800559 |
27183 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF11_FB_BASE_IDX 5 |
27184 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF12_FB 0x3fff8080055a |
27185 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF12_FB_BASE_IDX 5 |
27186 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF13_FB 0x3fff8080055b |
27187 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF13_FB_BASE_IDX 5 |
27188 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF14_FB 0x3fff8080055c |
27189 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF14_FB_BASE_IDX 5 |
27190 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF15_FB 0x3fff8080055d |
27191 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF15_FB_BASE_IDX 5 |
27192 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF16_FB 0x3fff8080055e |
27193 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF16_FB_BASE_IDX 5 |
27194 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF17_FB 0x3fff8080055f |
27195 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF17_FB_BASE_IDX 5 |
27196 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF18_FB 0x3fff80800560 |
27197 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF18_FB_BASE_IDX 5 |
27198 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF19_FB 0x3fff80800561 |
27199 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF19_FB_BASE_IDX 5 |
27200 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF20_FB 0x3fff80800562 |
27201 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF20_FB_BASE_IDX 5 |
27202 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF21_FB 0x3fff80800563 |
27203 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF21_FB_BASE_IDX 5 |
27204 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF22_FB 0x3fff80800564 |
27205 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF22_FB_BASE_IDX 5 |
27206 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF23_FB 0x3fff80800565 |
27207 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF23_FB_BASE_IDX 5 |
27208 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF24_FB 0x3fff80800566 |
27209 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF24_FB_BASE_IDX 5 |
27210 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF25_FB 0x3fff80800567 |
27211 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF25_FB_BASE_IDX 5 |
27212 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF26_FB 0x3fff80800568 |
27213 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF26_FB_BASE_IDX 5 |
27214 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF27_FB 0x3fff80800569 |
27215 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF27_FB_BASE_IDX 5 |
27216 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF28_FB 0x3fff8080056a |
27217 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF28_FB_BASE_IDX 5 |
27218 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF29_FB 0x3fff8080056b |
27219 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF29_FB_BASE_IDX 5 |
27220 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF30_FB 0x3fff8080056c |
27221 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VF30_FB_BASE_IDX 5 |
27222 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW0 0x3fff80800570 |
27223 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW0_BASE_IDX 5 |
27224 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW1 0x3fff80800571 |
27225 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW1_BASE_IDX 5 |
27226 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW2 0x3fff80800572 |
27227 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW2_BASE_IDX 5 |
27228 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW3 0x3fff80800573 |
27229 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW3_BASE_IDX 5 |
27230 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW4 0x3fff80800574 |
27231 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW4_BASE_IDX 5 |
27232 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW5 0x3fff80800575 |
27233 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW5_BASE_IDX 5 |
27234 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW6 0x3fff80800576 |
27235 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW6_BASE_IDX 5 |
27236 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW7 0x3fff80800577 |
27237 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW7_BASE_IDX 5 |
27238 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW8 0x3fff80800578 |
27239 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVDSCH_DW8_BASE_IDX 5 |
27240 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW0 0x3fff8080057c |
27241 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW0_BASE_IDX 5 |
27242 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW1 0x3fff8080057d |
27243 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW1_BASE_IDX 5 |
27244 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW2 0x3fff8080057e |
27245 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW2_BASE_IDX 5 |
27246 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW3 0x3fff8080057f |
27247 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW3_BASE_IDX 5 |
27248 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW4 0x3fff80800580 |
27249 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW4_BASE_IDX 5 |
27250 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW5 0x3fff80800581 |
27251 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW5_BASE_IDX 5 |
27252 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW6 0x3fff80800582 |
27253 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW6_BASE_IDX 5 |
27254 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW7 0x3fff80800583 |
27255 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW7_BASE_IDX 5 |
27256 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW8 0x3fff80800584 |
27257 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_VCESCH_DW8_BASE_IDX 5 |
27258 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW0 0x3fff80800588 |
27259 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW0_BASE_IDX 5 |
27260 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW1 0x3fff80800589 |
27261 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW1_BASE_IDX 5 |
27262 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW2 0x3fff8080058a |
27263 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW2_BASE_IDX 5 |
27264 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW3 0x3fff8080058b |
27265 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW3_BASE_IDX 5 |
27266 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW4 0x3fff8080058c |
27267 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW4_BASE_IDX 5 |
27268 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW5 0x3fff8080058d |
27269 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW5_BASE_IDX 5 |
27270 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW6 0x3fff8080058e |
27271 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW6_BASE_IDX 5 |
27272 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW7 0x3fff8080058f |
27273 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW7_BASE_IDX 5 |
27274 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW8 0x3fff80800590 |
27275 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_GFXSCH_DW8_BASE_IDX 5 |
27276 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW0 0x3fff80800594 |
27277 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW0_BASE_IDX 5 |
27278 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW1 0x3fff80800595 |
27279 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW1_BASE_IDX 5 |
27280 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW2 0x3fff80800596 |
27281 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW2_BASE_IDX 5 |
27282 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW3 0x3fff80800597 |
27283 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW3_BASE_IDX 5 |
27284 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW4 0x3fff80800598 |
27285 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW4_BASE_IDX 5 |
27286 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW5 0x3fff80800599 |
27287 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW5_BASE_IDX 5 |
27288 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW6 0x3fff8080059a |
27289 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW6_BASE_IDX 5 |
27290 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW7 0x3fff8080059b |
27291 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW7_BASE_IDX 5 |
27292 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW8 0x3fff8080059c |
27293 | #define regBIF_CFG_DEV0_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_GPUIOV_UVD1SCH_DW8_BASE_IDX 5 |
27294 | |
27295 | |
27296 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf2_bifcfgdecp |
27297 | // base address: 0xfffe12102000 |
27298 | #define regBIF_CFG_DEV0_EPF2_1_VENDOR_ID 0x3fff80800800 |
27299 | #define regBIF_CFG_DEV0_EPF2_1_VENDOR_ID_BASE_IDX 5 |
27300 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_ID 0x3fff80800800 |
27301 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_ID_BASE_IDX 5 |
27302 | #define regBIF_CFG_DEV0_EPF2_1_COMMAND 0x3fff80800801 |
27303 | #define regBIF_CFG_DEV0_EPF2_1_COMMAND_BASE_IDX 5 |
27304 | #define regBIF_CFG_DEV0_EPF2_1_STATUS 0x3fff80800801 |
27305 | #define regBIF_CFG_DEV0_EPF2_1_STATUS_BASE_IDX 5 |
27306 | #define regBIF_CFG_DEV0_EPF2_1_REVISION_ID 0x3fff80800802 |
27307 | #define regBIF_CFG_DEV0_EPF2_1_REVISION_ID_BASE_IDX 5 |
27308 | #define regBIF_CFG_DEV0_EPF2_1_PROG_INTERFACE 0x3fff80800802 |
27309 | #define regBIF_CFG_DEV0_EPF2_1_PROG_INTERFACE_BASE_IDX 5 |
27310 | #define regBIF_CFG_DEV0_EPF2_1_SUB_CLASS 0x3fff80800802 |
27311 | #define regBIF_CFG_DEV0_EPF2_1_SUB_CLASS_BASE_IDX 5 |
27312 | #define regBIF_CFG_DEV0_EPF2_1_BASE_CLASS 0x3fff80800802 |
27313 | #define regBIF_CFG_DEV0_EPF2_1_BASE_CLASS_BASE_IDX 5 |
27314 | #define regBIF_CFG_DEV0_EPF2_1_CACHE_LINE 0x3fff80800803 |
27315 | #define regBIF_CFG_DEV0_EPF2_1_CACHE_LINE_BASE_IDX 5 |
27316 | #define regBIF_CFG_DEV0_EPF2_1_LATENCY 0x3fff80800803 |
27317 | #define regBIF_CFG_DEV0_EPF2_1_LATENCY_BASE_IDX 5 |
27318 | #define 0x3fff80800803 |
27319 | #define 5 |
27320 | #define regBIF_CFG_DEV0_EPF2_1_BIST 0x3fff80800803 |
27321 | #define regBIF_CFG_DEV0_EPF2_1_BIST_BASE_IDX 5 |
27322 | #define regBIF_CFG_DEV0_EPF2_1_BASE_ADDR_1 0x3fff80800804 |
27323 | #define regBIF_CFG_DEV0_EPF2_1_BASE_ADDR_1_BASE_IDX 5 |
27324 | #define regBIF_CFG_DEV0_EPF2_1_BASE_ADDR_2 0x3fff80800805 |
27325 | #define regBIF_CFG_DEV0_EPF2_1_BASE_ADDR_2_BASE_IDX 5 |
27326 | #define regBIF_CFG_DEV0_EPF2_1_BASE_ADDR_3 0x3fff80800806 |
27327 | #define regBIF_CFG_DEV0_EPF2_1_BASE_ADDR_3_BASE_IDX 5 |
27328 | #define regBIF_CFG_DEV0_EPF2_1_BASE_ADDR_4 0x3fff80800807 |
27329 | #define regBIF_CFG_DEV0_EPF2_1_BASE_ADDR_4_BASE_IDX 5 |
27330 | #define regBIF_CFG_DEV0_EPF2_1_BASE_ADDR_5 0x3fff80800808 |
27331 | #define regBIF_CFG_DEV0_EPF2_1_BASE_ADDR_5_BASE_IDX 5 |
27332 | #define regBIF_CFG_DEV0_EPF2_1_BASE_ADDR_6 0x3fff80800809 |
27333 | #define regBIF_CFG_DEV0_EPF2_1_BASE_ADDR_6_BASE_IDX 5 |
27334 | #define regBIF_CFG_DEV0_EPF2_1_CARDBUS_CIS_PTR 0x3fff8080080a |
27335 | #define regBIF_CFG_DEV0_EPF2_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
27336 | #define regBIF_CFG_DEV0_EPF2_1_ADAPTER_ID 0x3fff8080080b |
27337 | #define regBIF_CFG_DEV0_EPF2_1_ADAPTER_ID_BASE_IDX 5 |
27338 | #define regBIF_CFG_DEV0_EPF2_1_ROM_BASE_ADDR 0x3fff8080080c |
27339 | #define regBIF_CFG_DEV0_EPF2_1_ROM_BASE_ADDR_BASE_IDX 5 |
27340 | #define regBIF_CFG_DEV0_EPF2_1_CAP_PTR 0x3fff8080080d |
27341 | #define regBIF_CFG_DEV0_EPF2_1_CAP_PTR_BASE_IDX 5 |
27342 | #define regBIF_CFG_DEV0_EPF2_1_INTERRUPT_LINE 0x3fff8080080f |
27343 | #define regBIF_CFG_DEV0_EPF2_1_INTERRUPT_LINE_BASE_IDX 5 |
27344 | #define regBIF_CFG_DEV0_EPF2_1_INTERRUPT_PIN 0x3fff8080080f |
27345 | #define regBIF_CFG_DEV0_EPF2_1_INTERRUPT_PIN_BASE_IDX 5 |
27346 | #define regBIF_CFG_DEV0_EPF2_1_MIN_GRANT 0x3fff8080080f |
27347 | #define regBIF_CFG_DEV0_EPF2_1_MIN_GRANT_BASE_IDX 5 |
27348 | #define regBIF_CFG_DEV0_EPF2_1_MAX_LATENCY 0x3fff8080080f |
27349 | #define regBIF_CFG_DEV0_EPF2_1_MAX_LATENCY_BASE_IDX 5 |
27350 | #define regBIF_CFG_DEV0_EPF2_1_VENDOR_CAP_LIST 0x3fff80800812 |
27351 | #define regBIF_CFG_DEV0_EPF2_1_VENDOR_CAP_LIST_BASE_IDX 5 |
27352 | #define regBIF_CFG_DEV0_EPF2_1_ADAPTER_ID_W 0x3fff80800813 |
27353 | #define regBIF_CFG_DEV0_EPF2_1_ADAPTER_ID_W_BASE_IDX 5 |
27354 | #define regBIF_CFG_DEV0_EPF2_1_PMI_CAP_LIST 0x3fff80800814 |
27355 | #define regBIF_CFG_DEV0_EPF2_1_PMI_CAP_LIST_BASE_IDX 5 |
27356 | #define regBIF_CFG_DEV0_EPF2_1_PMI_CAP 0x3fff80800814 |
27357 | #define regBIF_CFG_DEV0_EPF2_1_PMI_CAP_BASE_IDX 5 |
27358 | #define regBIF_CFG_DEV0_EPF2_1_PMI_STATUS_CNTL 0x3fff80800815 |
27359 | #define regBIF_CFG_DEV0_EPF2_1_PMI_STATUS_CNTL_BASE_IDX 5 |
27360 | #define regBIF_CFG_DEV0_EPF2_1_SBRN 0x3fff80800818 |
27361 | #define regBIF_CFG_DEV0_EPF2_1_SBRN_BASE_IDX 5 |
27362 | #define regBIF_CFG_DEV0_EPF2_1_FLADJ 0x3fff80800818 |
27363 | #define regBIF_CFG_DEV0_EPF2_1_FLADJ_BASE_IDX 5 |
27364 | #define regBIF_CFG_DEV0_EPF2_1_DBESL_DBESLD 0x3fff80800818 |
27365 | #define regBIF_CFG_DEV0_EPF2_1_DBESL_DBESLD_BASE_IDX 5 |
27366 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_CAP_LIST 0x3fff80800819 |
27367 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_CAP_LIST_BASE_IDX 5 |
27368 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_CAP 0x3fff80800819 |
27369 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_CAP_BASE_IDX 5 |
27370 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_CAP 0x3fff8080081a |
27371 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_CAP_BASE_IDX 5 |
27372 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_CNTL 0x3fff8080081b |
27373 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_CNTL_BASE_IDX 5 |
27374 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_STATUS 0x3fff8080081b |
27375 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_STATUS_BASE_IDX 5 |
27376 | #define regBIF_CFG_DEV0_EPF2_1_LINK_CAP 0x3fff8080081c |
27377 | #define regBIF_CFG_DEV0_EPF2_1_LINK_CAP_BASE_IDX 5 |
27378 | #define regBIF_CFG_DEV0_EPF2_1_LINK_CNTL 0x3fff8080081d |
27379 | #define regBIF_CFG_DEV0_EPF2_1_LINK_CNTL_BASE_IDX 5 |
27380 | #define regBIF_CFG_DEV0_EPF2_1_LINK_STATUS 0x3fff8080081d |
27381 | #define regBIF_CFG_DEV0_EPF2_1_LINK_STATUS_BASE_IDX 5 |
27382 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_CAP2 0x3fff80800822 |
27383 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_CAP2_BASE_IDX 5 |
27384 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_CNTL2 0x3fff80800823 |
27385 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_CNTL2_BASE_IDX 5 |
27386 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_STATUS2 0x3fff80800823 |
27387 | #define regBIF_CFG_DEV0_EPF2_1_DEVICE_STATUS2_BASE_IDX 5 |
27388 | #define regBIF_CFG_DEV0_EPF2_1_LINK_CAP2 0x3fff80800824 |
27389 | #define regBIF_CFG_DEV0_EPF2_1_LINK_CAP2_BASE_IDX 5 |
27390 | #define regBIF_CFG_DEV0_EPF2_1_LINK_CNTL2 0x3fff80800825 |
27391 | #define regBIF_CFG_DEV0_EPF2_1_LINK_CNTL2_BASE_IDX 5 |
27392 | #define regBIF_CFG_DEV0_EPF2_1_LINK_STATUS2 0x3fff80800825 |
27393 | #define regBIF_CFG_DEV0_EPF2_1_LINK_STATUS2_BASE_IDX 5 |
27394 | #define regBIF_CFG_DEV0_EPF2_1_MSI_CAP_LIST 0x3fff80800828 |
27395 | #define regBIF_CFG_DEV0_EPF2_1_MSI_CAP_LIST_BASE_IDX 5 |
27396 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MSG_CNTL 0x3fff80800828 |
27397 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MSG_CNTL_BASE_IDX 5 |
27398 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MSG_ADDR_LO 0x3fff80800829 |
27399 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
27400 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MSG_ADDR_HI 0x3fff8080082a |
27401 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
27402 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MSG_DATA 0x3fff8080082a |
27403 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MSG_DATA_BASE_IDX 5 |
27404 | #define regBIF_CFG_DEV0_EPF2_1_MSI_EXT_MSG_DATA 0x3fff8080082a |
27405 | #define regBIF_CFG_DEV0_EPF2_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
27406 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MASK 0x3fff8080082b |
27407 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MASK_BASE_IDX 5 |
27408 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MSG_DATA_64 0x3fff8080082b |
27409 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MSG_DATA_64_BASE_IDX 5 |
27410 | #define regBIF_CFG_DEV0_EPF2_1_MSI_EXT_MSG_DATA_64 0x3fff8080082b |
27411 | #define regBIF_CFG_DEV0_EPF2_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
27412 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MASK_64 0x3fff8080082c |
27413 | #define regBIF_CFG_DEV0_EPF2_1_MSI_MASK_64_BASE_IDX 5 |
27414 | #define regBIF_CFG_DEV0_EPF2_1_MSI_PENDING 0x3fff8080082c |
27415 | #define regBIF_CFG_DEV0_EPF2_1_MSI_PENDING_BASE_IDX 5 |
27416 | #define regBIF_CFG_DEV0_EPF2_1_MSI_PENDING_64 0x3fff8080082d |
27417 | #define regBIF_CFG_DEV0_EPF2_1_MSI_PENDING_64_BASE_IDX 5 |
27418 | #define regBIF_CFG_DEV0_EPF2_1_MSIX_CAP_LIST 0x3fff80800830 |
27419 | #define regBIF_CFG_DEV0_EPF2_1_MSIX_CAP_LIST_BASE_IDX 5 |
27420 | #define regBIF_CFG_DEV0_EPF2_1_MSIX_MSG_CNTL 0x3fff80800830 |
27421 | #define regBIF_CFG_DEV0_EPF2_1_MSIX_MSG_CNTL_BASE_IDX 5 |
27422 | #define regBIF_CFG_DEV0_EPF2_1_MSIX_TABLE 0x3fff80800831 |
27423 | #define regBIF_CFG_DEV0_EPF2_1_MSIX_TABLE_BASE_IDX 5 |
27424 | #define regBIF_CFG_DEV0_EPF2_1_MSIX_PBA 0x3fff80800832 |
27425 | #define regBIF_CFG_DEV0_EPF2_1_MSIX_PBA_BASE_IDX 5 |
27426 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80800840 |
27427 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
27428 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80800841 |
27429 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
27430 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_VENDOR_SPECIFIC1 0x3fff80800842 |
27431 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
27432 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_VENDOR_SPECIFIC2 0x3fff80800843 |
27433 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
27434 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80800854 |
27435 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
27436 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_UNCORR_ERR_STATUS 0x3fff80800855 |
27437 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
27438 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_UNCORR_ERR_MASK 0x3fff80800856 |
27439 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
27440 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80800857 |
27441 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
27442 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_CORR_ERR_STATUS 0x3fff80800858 |
27443 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
27444 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_CORR_ERR_MASK 0x3fff80800859 |
27445 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
27446 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff8080085a |
27447 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
27448 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_HDR_LOG0 0x3fff8080085b |
27449 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_HDR_LOG0_BASE_IDX 5 |
27450 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_HDR_LOG1 0x3fff8080085c |
27451 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_HDR_LOG1_BASE_IDX 5 |
27452 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_HDR_LOG2 0x3fff8080085d |
27453 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_HDR_LOG2_BASE_IDX 5 |
27454 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_HDR_LOG3 0x3fff8080085e |
27455 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_HDR_LOG3_BASE_IDX 5 |
27456 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TLP_PREFIX_LOG0 0x3fff80800862 |
27457 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
27458 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TLP_PREFIX_LOG1 0x3fff80800863 |
27459 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
27460 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TLP_PREFIX_LOG2 0x3fff80800864 |
27461 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
27462 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TLP_PREFIX_LOG3 0x3fff80800865 |
27463 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
27464 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80800880 |
27465 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
27466 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR1_CAP 0x3fff80800881 |
27467 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR1_CAP_BASE_IDX 5 |
27468 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR1_CNTL 0x3fff80800882 |
27469 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
27470 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR2_CAP 0x3fff80800883 |
27471 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR2_CAP_BASE_IDX 5 |
27472 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR2_CNTL 0x3fff80800884 |
27473 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
27474 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR3_CAP 0x3fff80800885 |
27475 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR3_CAP_BASE_IDX 5 |
27476 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR3_CNTL 0x3fff80800886 |
27477 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
27478 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR4_CAP 0x3fff80800887 |
27479 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR4_CAP_BASE_IDX 5 |
27480 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR4_CNTL 0x3fff80800888 |
27481 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
27482 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR5_CAP 0x3fff80800889 |
27483 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR5_CAP_BASE_IDX 5 |
27484 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR5_CNTL 0x3fff8080088a |
27485 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
27486 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR6_CAP 0x3fff8080088b |
27487 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR6_CAP_BASE_IDX 5 |
27488 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR6_CNTL 0x3fff8080088c |
27489 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
27490 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80800890 |
27491 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
27492 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80800891 |
27493 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
27494 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PWR_BUDGET_DATA 0x3fff80800892 |
27495 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
27496 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PWR_BUDGET_CAP 0x3fff80800893 |
27497 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
27498 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80800894 |
27499 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
27500 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_CAP 0x3fff80800895 |
27501 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_CAP_BASE_IDX 5 |
27502 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80800896 |
27503 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
27504 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_STATUS 0x3fff80800897 |
27505 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_STATUS_BASE_IDX 5 |
27506 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_CNTL 0x3fff80800897 |
27507 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_CNTL_BASE_IDX 5 |
27508 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80800898 |
27509 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
27510 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80800898 |
27511 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
27512 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80800898 |
27513 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
27514 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80800898 |
27515 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
27516 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80800899 |
27517 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
27518 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80800899 |
27519 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
27520 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80800899 |
27521 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
27522 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80800899 |
27523 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
27524 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ACS_ENH_CAP_LIST 0x3fff808008a8 |
27525 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
27526 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ACS_CAP 0x3fff808008a9 |
27527 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ACS_CAP_BASE_IDX 5 |
27528 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ACS_CNTL 0x3fff808008a9 |
27529 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ACS_CNTL_BASE_IDX 5 |
27530 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PASID_ENH_CAP_LIST 0x3fff808008b4 |
27531 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
27532 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PASID_CAP 0x3fff808008b5 |
27533 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PASID_CAP_BASE_IDX 5 |
27534 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PASID_CNTL 0x3fff808008b5 |
27535 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_PASID_CNTL_BASE_IDX 5 |
27536 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ARI_ENH_CAP_LIST 0x3fff808008ca |
27537 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
27538 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ARI_CAP 0x3fff808008cb |
27539 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ARI_CAP_BASE_IDX 5 |
27540 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ARI_CNTL 0x3fff808008cb |
27541 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_ARI_CNTL_BASE_IDX 5 |
27542 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff808008dc |
27543 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
27544 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_REQR_CAP 0x3fff808008dd |
27545 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
27546 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_REQR_CNTL 0x3fff808008de |
27547 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
27548 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_0 0x3fff808008df |
27549 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
27550 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_1 0x3fff808008df |
27551 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
27552 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_2 0x3fff808008e0 |
27553 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
27554 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_3 0x3fff808008e0 |
27555 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
27556 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_4 0x3fff808008e1 |
27557 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
27558 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_5 0x3fff808008e1 |
27559 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
27560 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_6 0x3fff808008e2 |
27561 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
27562 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_7 0x3fff808008e2 |
27563 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
27564 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_8 0x3fff808008e3 |
27565 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
27566 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_9 0x3fff808008e3 |
27567 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
27568 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_10 0x3fff808008e4 |
27569 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
27570 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_11 0x3fff808008e4 |
27571 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
27572 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_12 0x3fff808008e5 |
27573 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
27574 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_13 0x3fff808008e5 |
27575 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
27576 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_14 0x3fff808008e6 |
27577 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
27578 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_15 0x3fff808008e6 |
27579 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
27580 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_16 0x3fff808008e7 |
27581 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
27582 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_17 0x3fff808008e7 |
27583 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
27584 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_18 0x3fff808008e8 |
27585 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
27586 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_19 0x3fff808008e8 |
27587 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
27588 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_20 0x3fff808008e9 |
27589 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
27590 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_21 0x3fff808008e9 |
27591 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
27592 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_22 0x3fff808008ea |
27593 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
27594 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_23 0x3fff808008ea |
27595 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
27596 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_24 0x3fff808008eb |
27597 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
27598 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_25 0x3fff808008eb |
27599 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
27600 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_26 0x3fff808008ec |
27601 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
27602 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_27 0x3fff808008ec |
27603 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
27604 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_28 0x3fff808008ed |
27605 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
27606 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_29 0x3fff808008ed |
27607 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
27608 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_30 0x3fff808008ee |
27609 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
27610 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_31 0x3fff808008ee |
27611 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
27612 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_32 0x3fff808008ef |
27613 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
27614 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_33 0x3fff808008ef |
27615 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
27616 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_34 0x3fff808008f0 |
27617 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
27618 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_35 0x3fff808008f0 |
27619 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
27620 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_36 0x3fff808008f1 |
27621 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
27622 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_37 0x3fff808008f1 |
27623 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
27624 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_38 0x3fff808008f2 |
27625 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
27626 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_39 0x3fff808008f2 |
27627 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
27628 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_40 0x3fff808008f3 |
27629 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
27630 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_41 0x3fff808008f3 |
27631 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
27632 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_42 0x3fff808008f4 |
27633 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
27634 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_43 0x3fff808008f4 |
27635 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
27636 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_44 0x3fff808008f5 |
27637 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
27638 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_45 0x3fff808008f5 |
27639 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
27640 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_46 0x3fff808008f6 |
27641 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
27642 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_47 0x3fff808008f6 |
27643 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
27644 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_48 0x3fff808008f7 |
27645 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
27646 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_49 0x3fff808008f7 |
27647 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
27648 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_50 0x3fff808008f8 |
27649 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
27650 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_51 0x3fff808008f8 |
27651 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
27652 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_52 0x3fff808008f9 |
27653 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
27654 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_53 0x3fff808008f9 |
27655 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
27656 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_54 0x3fff808008fa |
27657 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
27658 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_55 0x3fff808008fa |
27659 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
27660 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_56 0x3fff808008fb |
27661 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
27662 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_57 0x3fff808008fb |
27663 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
27664 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_58 0x3fff808008fc |
27665 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
27666 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_59 0x3fff808008fc |
27667 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
27668 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_60 0x3fff808008fd |
27669 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
27670 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_61 0x3fff808008fd |
27671 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
27672 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_62 0x3fff808008fe |
27673 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
27674 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_63 0x3fff808008fe |
27675 | #define regBIF_CFG_DEV0_EPF2_1_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
27676 | |
27677 | |
27678 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf3_bifcfgdecp |
27679 | // base address: 0xfffe12103000 |
27680 | #define regBIF_CFG_DEV0_EPF3_1_VENDOR_ID 0x3fff80800c00 |
27681 | #define regBIF_CFG_DEV0_EPF3_1_VENDOR_ID_BASE_IDX 5 |
27682 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_ID 0x3fff80800c00 |
27683 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_ID_BASE_IDX 5 |
27684 | #define regBIF_CFG_DEV0_EPF3_1_COMMAND 0x3fff80800c01 |
27685 | #define regBIF_CFG_DEV0_EPF3_1_COMMAND_BASE_IDX 5 |
27686 | #define regBIF_CFG_DEV0_EPF3_1_STATUS 0x3fff80800c01 |
27687 | #define regBIF_CFG_DEV0_EPF3_1_STATUS_BASE_IDX 5 |
27688 | #define regBIF_CFG_DEV0_EPF3_1_REVISION_ID 0x3fff80800c02 |
27689 | #define regBIF_CFG_DEV0_EPF3_1_REVISION_ID_BASE_IDX 5 |
27690 | #define regBIF_CFG_DEV0_EPF3_1_PROG_INTERFACE 0x3fff80800c02 |
27691 | #define regBIF_CFG_DEV0_EPF3_1_PROG_INTERFACE_BASE_IDX 5 |
27692 | #define regBIF_CFG_DEV0_EPF3_1_SUB_CLASS 0x3fff80800c02 |
27693 | #define regBIF_CFG_DEV0_EPF3_1_SUB_CLASS_BASE_IDX 5 |
27694 | #define regBIF_CFG_DEV0_EPF3_1_BASE_CLASS 0x3fff80800c02 |
27695 | #define regBIF_CFG_DEV0_EPF3_1_BASE_CLASS_BASE_IDX 5 |
27696 | #define regBIF_CFG_DEV0_EPF3_1_CACHE_LINE 0x3fff80800c03 |
27697 | #define regBIF_CFG_DEV0_EPF3_1_CACHE_LINE_BASE_IDX 5 |
27698 | #define regBIF_CFG_DEV0_EPF3_1_LATENCY 0x3fff80800c03 |
27699 | #define regBIF_CFG_DEV0_EPF3_1_LATENCY_BASE_IDX 5 |
27700 | #define 0x3fff80800c03 |
27701 | #define 5 |
27702 | #define regBIF_CFG_DEV0_EPF3_1_BIST 0x3fff80800c03 |
27703 | #define regBIF_CFG_DEV0_EPF3_1_BIST_BASE_IDX 5 |
27704 | #define regBIF_CFG_DEV0_EPF3_1_BASE_ADDR_1 0x3fff80800c04 |
27705 | #define regBIF_CFG_DEV0_EPF3_1_BASE_ADDR_1_BASE_IDX 5 |
27706 | #define regBIF_CFG_DEV0_EPF3_1_BASE_ADDR_2 0x3fff80800c05 |
27707 | #define regBIF_CFG_DEV0_EPF3_1_BASE_ADDR_2_BASE_IDX 5 |
27708 | #define regBIF_CFG_DEV0_EPF3_1_BASE_ADDR_3 0x3fff80800c06 |
27709 | #define regBIF_CFG_DEV0_EPF3_1_BASE_ADDR_3_BASE_IDX 5 |
27710 | #define regBIF_CFG_DEV0_EPF3_1_BASE_ADDR_4 0x3fff80800c07 |
27711 | #define regBIF_CFG_DEV0_EPF3_1_BASE_ADDR_4_BASE_IDX 5 |
27712 | #define regBIF_CFG_DEV0_EPF3_1_BASE_ADDR_5 0x3fff80800c08 |
27713 | #define regBIF_CFG_DEV0_EPF3_1_BASE_ADDR_5_BASE_IDX 5 |
27714 | #define regBIF_CFG_DEV0_EPF3_1_BASE_ADDR_6 0x3fff80800c09 |
27715 | #define regBIF_CFG_DEV0_EPF3_1_BASE_ADDR_6_BASE_IDX 5 |
27716 | #define regBIF_CFG_DEV0_EPF3_1_CARDBUS_CIS_PTR 0x3fff80800c0a |
27717 | #define regBIF_CFG_DEV0_EPF3_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
27718 | #define regBIF_CFG_DEV0_EPF3_1_ADAPTER_ID 0x3fff80800c0b |
27719 | #define regBIF_CFG_DEV0_EPF3_1_ADAPTER_ID_BASE_IDX 5 |
27720 | #define regBIF_CFG_DEV0_EPF3_1_ROM_BASE_ADDR 0x3fff80800c0c |
27721 | #define regBIF_CFG_DEV0_EPF3_1_ROM_BASE_ADDR_BASE_IDX 5 |
27722 | #define regBIF_CFG_DEV0_EPF3_1_CAP_PTR 0x3fff80800c0d |
27723 | #define regBIF_CFG_DEV0_EPF3_1_CAP_PTR_BASE_IDX 5 |
27724 | #define regBIF_CFG_DEV0_EPF3_1_INTERRUPT_LINE 0x3fff80800c0f |
27725 | #define regBIF_CFG_DEV0_EPF3_1_INTERRUPT_LINE_BASE_IDX 5 |
27726 | #define regBIF_CFG_DEV0_EPF3_1_INTERRUPT_PIN 0x3fff80800c0f |
27727 | #define regBIF_CFG_DEV0_EPF3_1_INTERRUPT_PIN_BASE_IDX 5 |
27728 | #define regBIF_CFG_DEV0_EPF3_1_MIN_GRANT 0x3fff80800c0f |
27729 | #define regBIF_CFG_DEV0_EPF3_1_MIN_GRANT_BASE_IDX 5 |
27730 | #define regBIF_CFG_DEV0_EPF3_1_MAX_LATENCY 0x3fff80800c0f |
27731 | #define regBIF_CFG_DEV0_EPF3_1_MAX_LATENCY_BASE_IDX 5 |
27732 | #define regBIF_CFG_DEV0_EPF3_1_VENDOR_CAP_LIST 0x3fff80800c12 |
27733 | #define regBIF_CFG_DEV0_EPF3_1_VENDOR_CAP_LIST_BASE_IDX 5 |
27734 | #define regBIF_CFG_DEV0_EPF3_1_ADAPTER_ID_W 0x3fff80800c13 |
27735 | #define regBIF_CFG_DEV0_EPF3_1_ADAPTER_ID_W_BASE_IDX 5 |
27736 | #define regBIF_CFG_DEV0_EPF3_1_PMI_CAP_LIST 0x3fff80800c14 |
27737 | #define regBIF_CFG_DEV0_EPF3_1_PMI_CAP_LIST_BASE_IDX 5 |
27738 | #define regBIF_CFG_DEV0_EPF3_1_PMI_CAP 0x3fff80800c14 |
27739 | #define regBIF_CFG_DEV0_EPF3_1_PMI_CAP_BASE_IDX 5 |
27740 | #define regBIF_CFG_DEV0_EPF3_1_PMI_STATUS_CNTL 0x3fff80800c15 |
27741 | #define regBIF_CFG_DEV0_EPF3_1_PMI_STATUS_CNTL_BASE_IDX 5 |
27742 | #define regBIF_CFG_DEV0_EPF3_1_SBRN 0x3fff80800c18 |
27743 | #define regBIF_CFG_DEV0_EPF3_1_SBRN_BASE_IDX 5 |
27744 | #define regBIF_CFG_DEV0_EPF3_1_FLADJ 0x3fff80800c18 |
27745 | #define regBIF_CFG_DEV0_EPF3_1_FLADJ_BASE_IDX 5 |
27746 | #define regBIF_CFG_DEV0_EPF3_1_DBESL_DBESLD 0x3fff80800c18 |
27747 | #define regBIF_CFG_DEV0_EPF3_1_DBESL_DBESLD_BASE_IDX 5 |
27748 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_CAP_LIST 0x3fff80800c19 |
27749 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_CAP_LIST_BASE_IDX 5 |
27750 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_CAP 0x3fff80800c19 |
27751 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_CAP_BASE_IDX 5 |
27752 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_CAP 0x3fff80800c1a |
27753 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_CAP_BASE_IDX 5 |
27754 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_CNTL 0x3fff80800c1b |
27755 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_CNTL_BASE_IDX 5 |
27756 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_STATUS 0x3fff80800c1b |
27757 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_STATUS_BASE_IDX 5 |
27758 | #define regBIF_CFG_DEV0_EPF3_1_LINK_CAP 0x3fff80800c1c |
27759 | #define regBIF_CFG_DEV0_EPF3_1_LINK_CAP_BASE_IDX 5 |
27760 | #define regBIF_CFG_DEV0_EPF3_1_LINK_CNTL 0x3fff80800c1d |
27761 | #define regBIF_CFG_DEV0_EPF3_1_LINK_CNTL_BASE_IDX 5 |
27762 | #define regBIF_CFG_DEV0_EPF3_1_LINK_STATUS 0x3fff80800c1d |
27763 | #define regBIF_CFG_DEV0_EPF3_1_LINK_STATUS_BASE_IDX 5 |
27764 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_CAP2 0x3fff80800c22 |
27765 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_CAP2_BASE_IDX 5 |
27766 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_CNTL2 0x3fff80800c23 |
27767 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_CNTL2_BASE_IDX 5 |
27768 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_STATUS2 0x3fff80800c23 |
27769 | #define regBIF_CFG_DEV0_EPF3_1_DEVICE_STATUS2_BASE_IDX 5 |
27770 | #define regBIF_CFG_DEV0_EPF3_1_LINK_CAP2 0x3fff80800c24 |
27771 | #define regBIF_CFG_DEV0_EPF3_1_LINK_CAP2_BASE_IDX 5 |
27772 | #define regBIF_CFG_DEV0_EPF3_1_LINK_CNTL2 0x3fff80800c25 |
27773 | #define regBIF_CFG_DEV0_EPF3_1_LINK_CNTL2_BASE_IDX 5 |
27774 | #define regBIF_CFG_DEV0_EPF3_1_LINK_STATUS2 0x3fff80800c25 |
27775 | #define regBIF_CFG_DEV0_EPF3_1_LINK_STATUS2_BASE_IDX 5 |
27776 | #define regBIF_CFG_DEV0_EPF3_1_MSI_CAP_LIST 0x3fff80800c28 |
27777 | #define regBIF_CFG_DEV0_EPF3_1_MSI_CAP_LIST_BASE_IDX 5 |
27778 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MSG_CNTL 0x3fff80800c28 |
27779 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MSG_CNTL_BASE_IDX 5 |
27780 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MSG_ADDR_LO 0x3fff80800c29 |
27781 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
27782 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MSG_ADDR_HI 0x3fff80800c2a |
27783 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
27784 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MSG_DATA 0x3fff80800c2a |
27785 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MSG_DATA_BASE_IDX 5 |
27786 | #define regBIF_CFG_DEV0_EPF3_1_MSI_EXT_MSG_DATA 0x3fff80800c2a |
27787 | #define regBIF_CFG_DEV0_EPF3_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
27788 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MASK 0x3fff80800c2b |
27789 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MASK_BASE_IDX 5 |
27790 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MSG_DATA_64 0x3fff80800c2b |
27791 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MSG_DATA_64_BASE_IDX 5 |
27792 | #define regBIF_CFG_DEV0_EPF3_1_MSI_EXT_MSG_DATA_64 0x3fff80800c2b |
27793 | #define regBIF_CFG_DEV0_EPF3_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
27794 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MASK_64 0x3fff80800c2c |
27795 | #define regBIF_CFG_DEV0_EPF3_1_MSI_MASK_64_BASE_IDX 5 |
27796 | #define regBIF_CFG_DEV0_EPF3_1_MSI_PENDING 0x3fff80800c2c |
27797 | #define regBIF_CFG_DEV0_EPF3_1_MSI_PENDING_BASE_IDX 5 |
27798 | #define regBIF_CFG_DEV0_EPF3_1_MSI_PENDING_64 0x3fff80800c2d |
27799 | #define regBIF_CFG_DEV0_EPF3_1_MSI_PENDING_64_BASE_IDX 5 |
27800 | #define regBIF_CFG_DEV0_EPF3_1_MSIX_CAP_LIST 0x3fff80800c30 |
27801 | #define regBIF_CFG_DEV0_EPF3_1_MSIX_CAP_LIST_BASE_IDX 5 |
27802 | #define regBIF_CFG_DEV0_EPF3_1_MSIX_MSG_CNTL 0x3fff80800c30 |
27803 | #define regBIF_CFG_DEV0_EPF3_1_MSIX_MSG_CNTL_BASE_IDX 5 |
27804 | #define regBIF_CFG_DEV0_EPF3_1_MSIX_TABLE 0x3fff80800c31 |
27805 | #define regBIF_CFG_DEV0_EPF3_1_MSIX_TABLE_BASE_IDX 5 |
27806 | #define regBIF_CFG_DEV0_EPF3_1_MSIX_PBA 0x3fff80800c32 |
27807 | #define regBIF_CFG_DEV0_EPF3_1_MSIX_PBA_BASE_IDX 5 |
27808 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80800c40 |
27809 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
27810 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80800c41 |
27811 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
27812 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_VENDOR_SPECIFIC1 0x3fff80800c42 |
27813 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
27814 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_VENDOR_SPECIFIC2 0x3fff80800c43 |
27815 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
27816 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80800c54 |
27817 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
27818 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_UNCORR_ERR_STATUS 0x3fff80800c55 |
27819 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
27820 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_UNCORR_ERR_MASK 0x3fff80800c56 |
27821 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
27822 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80800c57 |
27823 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
27824 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_CORR_ERR_STATUS 0x3fff80800c58 |
27825 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
27826 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_CORR_ERR_MASK 0x3fff80800c59 |
27827 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
27828 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff80800c5a |
27829 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
27830 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_HDR_LOG0 0x3fff80800c5b |
27831 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_HDR_LOG0_BASE_IDX 5 |
27832 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_HDR_LOG1 0x3fff80800c5c |
27833 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_HDR_LOG1_BASE_IDX 5 |
27834 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_HDR_LOG2 0x3fff80800c5d |
27835 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_HDR_LOG2_BASE_IDX 5 |
27836 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_HDR_LOG3 0x3fff80800c5e |
27837 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_HDR_LOG3_BASE_IDX 5 |
27838 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TLP_PREFIX_LOG0 0x3fff80800c62 |
27839 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
27840 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TLP_PREFIX_LOG1 0x3fff80800c63 |
27841 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
27842 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TLP_PREFIX_LOG2 0x3fff80800c64 |
27843 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
27844 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TLP_PREFIX_LOG3 0x3fff80800c65 |
27845 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
27846 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80800c80 |
27847 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
27848 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR1_CAP 0x3fff80800c81 |
27849 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR1_CAP_BASE_IDX 5 |
27850 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR1_CNTL 0x3fff80800c82 |
27851 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
27852 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR2_CAP 0x3fff80800c83 |
27853 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR2_CAP_BASE_IDX 5 |
27854 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR2_CNTL 0x3fff80800c84 |
27855 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
27856 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR3_CAP 0x3fff80800c85 |
27857 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR3_CAP_BASE_IDX 5 |
27858 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR3_CNTL 0x3fff80800c86 |
27859 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
27860 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR4_CAP 0x3fff80800c87 |
27861 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR4_CAP_BASE_IDX 5 |
27862 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR4_CNTL 0x3fff80800c88 |
27863 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
27864 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR5_CAP 0x3fff80800c89 |
27865 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR5_CAP_BASE_IDX 5 |
27866 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR5_CNTL 0x3fff80800c8a |
27867 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
27868 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR6_CAP 0x3fff80800c8b |
27869 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR6_CAP_BASE_IDX 5 |
27870 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR6_CNTL 0x3fff80800c8c |
27871 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
27872 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80800c90 |
27873 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
27874 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80800c91 |
27875 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
27876 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PWR_BUDGET_DATA 0x3fff80800c92 |
27877 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
27878 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PWR_BUDGET_CAP 0x3fff80800c93 |
27879 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
27880 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80800c94 |
27881 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
27882 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_CAP 0x3fff80800c95 |
27883 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_CAP_BASE_IDX 5 |
27884 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80800c96 |
27885 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
27886 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_STATUS 0x3fff80800c97 |
27887 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_STATUS_BASE_IDX 5 |
27888 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_CNTL 0x3fff80800c97 |
27889 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_CNTL_BASE_IDX 5 |
27890 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80800c98 |
27891 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
27892 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80800c98 |
27893 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
27894 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80800c98 |
27895 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
27896 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80800c98 |
27897 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
27898 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80800c99 |
27899 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
27900 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80800c99 |
27901 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
27902 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80800c99 |
27903 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
27904 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80800c99 |
27905 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
27906 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ACS_ENH_CAP_LIST 0x3fff80800ca8 |
27907 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
27908 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ACS_CAP 0x3fff80800ca9 |
27909 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ACS_CAP_BASE_IDX 5 |
27910 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ACS_CNTL 0x3fff80800ca9 |
27911 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ACS_CNTL_BASE_IDX 5 |
27912 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PASID_ENH_CAP_LIST 0x3fff80800cb4 |
27913 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
27914 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PASID_CAP 0x3fff80800cb5 |
27915 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PASID_CAP_BASE_IDX 5 |
27916 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PASID_CNTL 0x3fff80800cb5 |
27917 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_PASID_CNTL_BASE_IDX 5 |
27918 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ARI_ENH_CAP_LIST 0x3fff80800cca |
27919 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
27920 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ARI_CAP 0x3fff80800ccb |
27921 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ARI_CAP_BASE_IDX 5 |
27922 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ARI_CNTL 0x3fff80800ccb |
27923 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_ARI_CNTL_BASE_IDX 5 |
27924 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff80800cdc |
27925 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
27926 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_REQR_CAP 0x3fff80800cdd |
27927 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
27928 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_REQR_CNTL 0x3fff80800cde |
27929 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
27930 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_0 0x3fff80800cdf |
27931 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
27932 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_1 0x3fff80800cdf |
27933 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
27934 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_2 0x3fff80800ce0 |
27935 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
27936 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_3 0x3fff80800ce0 |
27937 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
27938 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_4 0x3fff80800ce1 |
27939 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
27940 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_5 0x3fff80800ce1 |
27941 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
27942 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_6 0x3fff80800ce2 |
27943 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
27944 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_7 0x3fff80800ce2 |
27945 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
27946 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_8 0x3fff80800ce3 |
27947 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
27948 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_9 0x3fff80800ce3 |
27949 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
27950 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_10 0x3fff80800ce4 |
27951 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
27952 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_11 0x3fff80800ce4 |
27953 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
27954 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_12 0x3fff80800ce5 |
27955 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
27956 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_13 0x3fff80800ce5 |
27957 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
27958 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_14 0x3fff80800ce6 |
27959 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
27960 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_15 0x3fff80800ce6 |
27961 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
27962 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_16 0x3fff80800ce7 |
27963 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
27964 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_17 0x3fff80800ce7 |
27965 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
27966 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_18 0x3fff80800ce8 |
27967 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
27968 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_19 0x3fff80800ce8 |
27969 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
27970 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_20 0x3fff80800ce9 |
27971 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
27972 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_21 0x3fff80800ce9 |
27973 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
27974 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_22 0x3fff80800cea |
27975 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
27976 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_23 0x3fff80800cea |
27977 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
27978 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_24 0x3fff80800ceb |
27979 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
27980 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_25 0x3fff80800ceb |
27981 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
27982 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_26 0x3fff80800cec |
27983 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
27984 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_27 0x3fff80800cec |
27985 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
27986 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_28 0x3fff80800ced |
27987 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
27988 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_29 0x3fff80800ced |
27989 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
27990 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_30 0x3fff80800cee |
27991 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
27992 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_31 0x3fff80800cee |
27993 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
27994 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_32 0x3fff80800cef |
27995 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
27996 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_33 0x3fff80800cef |
27997 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
27998 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_34 0x3fff80800cf0 |
27999 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
28000 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_35 0x3fff80800cf0 |
28001 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
28002 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_36 0x3fff80800cf1 |
28003 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
28004 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_37 0x3fff80800cf1 |
28005 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
28006 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_38 0x3fff80800cf2 |
28007 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
28008 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_39 0x3fff80800cf2 |
28009 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
28010 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_40 0x3fff80800cf3 |
28011 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
28012 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_41 0x3fff80800cf3 |
28013 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
28014 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_42 0x3fff80800cf4 |
28015 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
28016 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_43 0x3fff80800cf4 |
28017 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
28018 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_44 0x3fff80800cf5 |
28019 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
28020 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_45 0x3fff80800cf5 |
28021 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
28022 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_46 0x3fff80800cf6 |
28023 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
28024 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_47 0x3fff80800cf6 |
28025 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
28026 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_48 0x3fff80800cf7 |
28027 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
28028 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_49 0x3fff80800cf7 |
28029 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
28030 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_50 0x3fff80800cf8 |
28031 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
28032 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_51 0x3fff80800cf8 |
28033 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
28034 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_52 0x3fff80800cf9 |
28035 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
28036 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_53 0x3fff80800cf9 |
28037 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
28038 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_54 0x3fff80800cfa |
28039 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
28040 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_55 0x3fff80800cfa |
28041 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
28042 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_56 0x3fff80800cfb |
28043 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
28044 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_57 0x3fff80800cfb |
28045 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
28046 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_58 0x3fff80800cfc |
28047 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
28048 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_59 0x3fff80800cfc |
28049 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
28050 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_60 0x3fff80800cfd |
28051 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
28052 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_61 0x3fff80800cfd |
28053 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
28054 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_62 0x3fff80800cfe |
28055 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
28056 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_63 0x3fff80800cfe |
28057 | #define regBIF_CFG_DEV0_EPF3_1_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
28058 | |
28059 | |
28060 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf4_bifcfgdecp |
28061 | // base address: 0xfffe12104000 |
28062 | #define regBIF_CFG_DEV0_EPF4_1_VENDOR_ID 0x3fff80801000 |
28063 | #define regBIF_CFG_DEV0_EPF4_1_VENDOR_ID_BASE_IDX 5 |
28064 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_ID 0x3fff80801000 |
28065 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_ID_BASE_IDX 5 |
28066 | #define regBIF_CFG_DEV0_EPF4_1_COMMAND 0x3fff80801001 |
28067 | #define regBIF_CFG_DEV0_EPF4_1_COMMAND_BASE_IDX 5 |
28068 | #define regBIF_CFG_DEV0_EPF4_1_STATUS 0x3fff80801001 |
28069 | #define regBIF_CFG_DEV0_EPF4_1_STATUS_BASE_IDX 5 |
28070 | #define regBIF_CFG_DEV0_EPF4_1_REVISION_ID 0x3fff80801002 |
28071 | #define regBIF_CFG_DEV0_EPF4_1_REVISION_ID_BASE_IDX 5 |
28072 | #define regBIF_CFG_DEV0_EPF4_1_PROG_INTERFACE 0x3fff80801002 |
28073 | #define regBIF_CFG_DEV0_EPF4_1_PROG_INTERFACE_BASE_IDX 5 |
28074 | #define regBIF_CFG_DEV0_EPF4_1_SUB_CLASS 0x3fff80801002 |
28075 | #define regBIF_CFG_DEV0_EPF4_1_SUB_CLASS_BASE_IDX 5 |
28076 | #define regBIF_CFG_DEV0_EPF4_1_BASE_CLASS 0x3fff80801002 |
28077 | #define regBIF_CFG_DEV0_EPF4_1_BASE_CLASS_BASE_IDX 5 |
28078 | #define regBIF_CFG_DEV0_EPF4_1_CACHE_LINE 0x3fff80801003 |
28079 | #define regBIF_CFG_DEV0_EPF4_1_CACHE_LINE_BASE_IDX 5 |
28080 | #define regBIF_CFG_DEV0_EPF4_1_LATENCY 0x3fff80801003 |
28081 | #define regBIF_CFG_DEV0_EPF4_1_LATENCY_BASE_IDX 5 |
28082 | #define 0x3fff80801003 |
28083 | #define 5 |
28084 | #define regBIF_CFG_DEV0_EPF4_1_BIST 0x3fff80801003 |
28085 | #define regBIF_CFG_DEV0_EPF4_1_BIST_BASE_IDX 5 |
28086 | #define regBIF_CFG_DEV0_EPF4_1_BASE_ADDR_1 0x3fff80801004 |
28087 | #define regBIF_CFG_DEV0_EPF4_1_BASE_ADDR_1_BASE_IDX 5 |
28088 | #define regBIF_CFG_DEV0_EPF4_1_BASE_ADDR_2 0x3fff80801005 |
28089 | #define regBIF_CFG_DEV0_EPF4_1_BASE_ADDR_2_BASE_IDX 5 |
28090 | #define regBIF_CFG_DEV0_EPF4_1_BASE_ADDR_3 0x3fff80801006 |
28091 | #define regBIF_CFG_DEV0_EPF4_1_BASE_ADDR_3_BASE_IDX 5 |
28092 | #define regBIF_CFG_DEV0_EPF4_1_BASE_ADDR_4 0x3fff80801007 |
28093 | #define regBIF_CFG_DEV0_EPF4_1_BASE_ADDR_4_BASE_IDX 5 |
28094 | #define regBIF_CFG_DEV0_EPF4_1_BASE_ADDR_5 0x3fff80801008 |
28095 | #define regBIF_CFG_DEV0_EPF4_1_BASE_ADDR_5_BASE_IDX 5 |
28096 | #define regBIF_CFG_DEV0_EPF4_1_BASE_ADDR_6 0x3fff80801009 |
28097 | #define regBIF_CFG_DEV0_EPF4_1_BASE_ADDR_6_BASE_IDX 5 |
28098 | #define regBIF_CFG_DEV0_EPF4_1_CARDBUS_CIS_PTR 0x3fff8080100a |
28099 | #define regBIF_CFG_DEV0_EPF4_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
28100 | #define regBIF_CFG_DEV0_EPF4_1_ADAPTER_ID 0x3fff8080100b |
28101 | #define regBIF_CFG_DEV0_EPF4_1_ADAPTER_ID_BASE_IDX 5 |
28102 | #define regBIF_CFG_DEV0_EPF4_1_ROM_BASE_ADDR 0x3fff8080100c |
28103 | #define regBIF_CFG_DEV0_EPF4_1_ROM_BASE_ADDR_BASE_IDX 5 |
28104 | #define regBIF_CFG_DEV0_EPF4_1_CAP_PTR 0x3fff8080100d |
28105 | #define regBIF_CFG_DEV0_EPF4_1_CAP_PTR_BASE_IDX 5 |
28106 | #define regBIF_CFG_DEV0_EPF4_1_INTERRUPT_LINE 0x3fff8080100f |
28107 | #define regBIF_CFG_DEV0_EPF4_1_INTERRUPT_LINE_BASE_IDX 5 |
28108 | #define regBIF_CFG_DEV0_EPF4_1_INTERRUPT_PIN 0x3fff8080100f |
28109 | #define regBIF_CFG_DEV0_EPF4_1_INTERRUPT_PIN_BASE_IDX 5 |
28110 | #define regBIF_CFG_DEV0_EPF4_1_MIN_GRANT 0x3fff8080100f |
28111 | #define regBIF_CFG_DEV0_EPF4_1_MIN_GRANT_BASE_IDX 5 |
28112 | #define regBIF_CFG_DEV0_EPF4_1_MAX_LATENCY 0x3fff8080100f |
28113 | #define regBIF_CFG_DEV0_EPF4_1_MAX_LATENCY_BASE_IDX 5 |
28114 | #define regBIF_CFG_DEV0_EPF4_1_VENDOR_CAP_LIST 0x3fff80801012 |
28115 | #define regBIF_CFG_DEV0_EPF4_1_VENDOR_CAP_LIST_BASE_IDX 5 |
28116 | #define regBIF_CFG_DEV0_EPF4_1_ADAPTER_ID_W 0x3fff80801013 |
28117 | #define regBIF_CFG_DEV0_EPF4_1_ADAPTER_ID_W_BASE_IDX 5 |
28118 | #define regBIF_CFG_DEV0_EPF4_1_PMI_CAP_LIST 0x3fff80801014 |
28119 | #define regBIF_CFG_DEV0_EPF4_1_PMI_CAP_LIST_BASE_IDX 5 |
28120 | #define regBIF_CFG_DEV0_EPF4_1_PMI_CAP 0x3fff80801014 |
28121 | #define regBIF_CFG_DEV0_EPF4_1_PMI_CAP_BASE_IDX 5 |
28122 | #define regBIF_CFG_DEV0_EPF4_1_PMI_STATUS_CNTL 0x3fff80801015 |
28123 | #define regBIF_CFG_DEV0_EPF4_1_PMI_STATUS_CNTL_BASE_IDX 5 |
28124 | #define regBIF_CFG_DEV0_EPF4_1_SBRN 0x3fff80801018 |
28125 | #define regBIF_CFG_DEV0_EPF4_1_SBRN_BASE_IDX 5 |
28126 | #define regBIF_CFG_DEV0_EPF4_1_FLADJ 0x3fff80801018 |
28127 | #define regBIF_CFG_DEV0_EPF4_1_FLADJ_BASE_IDX 5 |
28128 | #define regBIF_CFG_DEV0_EPF4_1_DBESL_DBESLD 0x3fff80801018 |
28129 | #define regBIF_CFG_DEV0_EPF4_1_DBESL_DBESLD_BASE_IDX 5 |
28130 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_CAP_LIST 0x3fff80801019 |
28131 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_CAP_LIST_BASE_IDX 5 |
28132 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_CAP 0x3fff80801019 |
28133 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_CAP_BASE_IDX 5 |
28134 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_CAP 0x3fff8080101a |
28135 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_CAP_BASE_IDX 5 |
28136 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_CNTL 0x3fff8080101b |
28137 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_CNTL_BASE_IDX 5 |
28138 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_STATUS 0x3fff8080101b |
28139 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_STATUS_BASE_IDX 5 |
28140 | #define regBIF_CFG_DEV0_EPF4_1_LINK_CAP 0x3fff8080101c |
28141 | #define regBIF_CFG_DEV0_EPF4_1_LINK_CAP_BASE_IDX 5 |
28142 | #define regBIF_CFG_DEV0_EPF4_1_LINK_CNTL 0x3fff8080101d |
28143 | #define regBIF_CFG_DEV0_EPF4_1_LINK_CNTL_BASE_IDX 5 |
28144 | #define regBIF_CFG_DEV0_EPF4_1_LINK_STATUS 0x3fff8080101d |
28145 | #define regBIF_CFG_DEV0_EPF4_1_LINK_STATUS_BASE_IDX 5 |
28146 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_CAP2 0x3fff80801022 |
28147 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_CAP2_BASE_IDX 5 |
28148 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_CNTL2 0x3fff80801023 |
28149 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_CNTL2_BASE_IDX 5 |
28150 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_STATUS2 0x3fff80801023 |
28151 | #define regBIF_CFG_DEV0_EPF4_1_DEVICE_STATUS2_BASE_IDX 5 |
28152 | #define regBIF_CFG_DEV0_EPF4_1_LINK_CAP2 0x3fff80801024 |
28153 | #define regBIF_CFG_DEV0_EPF4_1_LINK_CAP2_BASE_IDX 5 |
28154 | #define regBIF_CFG_DEV0_EPF4_1_LINK_CNTL2 0x3fff80801025 |
28155 | #define regBIF_CFG_DEV0_EPF4_1_LINK_CNTL2_BASE_IDX 5 |
28156 | #define regBIF_CFG_DEV0_EPF4_1_LINK_STATUS2 0x3fff80801025 |
28157 | #define regBIF_CFG_DEV0_EPF4_1_LINK_STATUS2_BASE_IDX 5 |
28158 | #define regBIF_CFG_DEV0_EPF4_1_MSI_CAP_LIST 0x3fff80801028 |
28159 | #define regBIF_CFG_DEV0_EPF4_1_MSI_CAP_LIST_BASE_IDX 5 |
28160 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MSG_CNTL 0x3fff80801028 |
28161 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MSG_CNTL_BASE_IDX 5 |
28162 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MSG_ADDR_LO 0x3fff80801029 |
28163 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
28164 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MSG_ADDR_HI 0x3fff8080102a |
28165 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
28166 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MSG_DATA 0x3fff8080102a |
28167 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MSG_DATA_BASE_IDX 5 |
28168 | #define regBIF_CFG_DEV0_EPF4_1_MSI_EXT_MSG_DATA 0x3fff8080102a |
28169 | #define regBIF_CFG_DEV0_EPF4_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
28170 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MASK 0x3fff8080102b |
28171 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MASK_BASE_IDX 5 |
28172 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MSG_DATA_64 0x3fff8080102b |
28173 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MSG_DATA_64_BASE_IDX 5 |
28174 | #define regBIF_CFG_DEV0_EPF4_1_MSI_EXT_MSG_DATA_64 0x3fff8080102b |
28175 | #define regBIF_CFG_DEV0_EPF4_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
28176 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MASK_64 0x3fff8080102c |
28177 | #define regBIF_CFG_DEV0_EPF4_1_MSI_MASK_64_BASE_IDX 5 |
28178 | #define regBIF_CFG_DEV0_EPF4_1_MSI_PENDING 0x3fff8080102c |
28179 | #define regBIF_CFG_DEV0_EPF4_1_MSI_PENDING_BASE_IDX 5 |
28180 | #define regBIF_CFG_DEV0_EPF4_1_MSI_PENDING_64 0x3fff8080102d |
28181 | #define regBIF_CFG_DEV0_EPF4_1_MSI_PENDING_64_BASE_IDX 5 |
28182 | #define regBIF_CFG_DEV0_EPF4_1_MSIX_CAP_LIST 0x3fff80801030 |
28183 | #define regBIF_CFG_DEV0_EPF4_1_MSIX_CAP_LIST_BASE_IDX 5 |
28184 | #define regBIF_CFG_DEV0_EPF4_1_MSIX_MSG_CNTL 0x3fff80801030 |
28185 | #define regBIF_CFG_DEV0_EPF4_1_MSIX_MSG_CNTL_BASE_IDX 5 |
28186 | #define regBIF_CFG_DEV0_EPF4_1_MSIX_TABLE 0x3fff80801031 |
28187 | #define regBIF_CFG_DEV0_EPF4_1_MSIX_TABLE_BASE_IDX 5 |
28188 | #define regBIF_CFG_DEV0_EPF4_1_MSIX_PBA 0x3fff80801032 |
28189 | #define regBIF_CFG_DEV0_EPF4_1_MSIX_PBA_BASE_IDX 5 |
28190 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80801040 |
28191 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
28192 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80801041 |
28193 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
28194 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_VENDOR_SPECIFIC1 0x3fff80801042 |
28195 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
28196 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_VENDOR_SPECIFIC2 0x3fff80801043 |
28197 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
28198 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80801054 |
28199 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
28200 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_UNCORR_ERR_STATUS 0x3fff80801055 |
28201 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
28202 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_UNCORR_ERR_MASK 0x3fff80801056 |
28203 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
28204 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80801057 |
28205 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
28206 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_CORR_ERR_STATUS 0x3fff80801058 |
28207 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
28208 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_CORR_ERR_MASK 0x3fff80801059 |
28209 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
28210 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff8080105a |
28211 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
28212 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_HDR_LOG0 0x3fff8080105b |
28213 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_HDR_LOG0_BASE_IDX 5 |
28214 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_HDR_LOG1 0x3fff8080105c |
28215 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_HDR_LOG1_BASE_IDX 5 |
28216 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_HDR_LOG2 0x3fff8080105d |
28217 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_HDR_LOG2_BASE_IDX 5 |
28218 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_HDR_LOG3 0x3fff8080105e |
28219 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_HDR_LOG3_BASE_IDX 5 |
28220 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TLP_PREFIX_LOG0 0x3fff80801062 |
28221 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
28222 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TLP_PREFIX_LOG1 0x3fff80801063 |
28223 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
28224 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TLP_PREFIX_LOG2 0x3fff80801064 |
28225 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
28226 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TLP_PREFIX_LOG3 0x3fff80801065 |
28227 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
28228 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80801080 |
28229 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
28230 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR1_CAP 0x3fff80801081 |
28231 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR1_CAP_BASE_IDX 5 |
28232 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR1_CNTL 0x3fff80801082 |
28233 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
28234 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR2_CAP 0x3fff80801083 |
28235 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR2_CAP_BASE_IDX 5 |
28236 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR2_CNTL 0x3fff80801084 |
28237 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
28238 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR3_CAP 0x3fff80801085 |
28239 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR3_CAP_BASE_IDX 5 |
28240 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR3_CNTL 0x3fff80801086 |
28241 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
28242 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR4_CAP 0x3fff80801087 |
28243 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR4_CAP_BASE_IDX 5 |
28244 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR4_CNTL 0x3fff80801088 |
28245 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
28246 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR5_CAP 0x3fff80801089 |
28247 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR5_CAP_BASE_IDX 5 |
28248 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR5_CNTL 0x3fff8080108a |
28249 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
28250 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR6_CAP 0x3fff8080108b |
28251 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR6_CAP_BASE_IDX 5 |
28252 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR6_CNTL 0x3fff8080108c |
28253 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
28254 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80801090 |
28255 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
28256 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80801091 |
28257 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
28258 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PWR_BUDGET_DATA 0x3fff80801092 |
28259 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
28260 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PWR_BUDGET_CAP 0x3fff80801093 |
28261 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
28262 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80801094 |
28263 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
28264 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_CAP 0x3fff80801095 |
28265 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_CAP_BASE_IDX 5 |
28266 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80801096 |
28267 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
28268 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_STATUS 0x3fff80801097 |
28269 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_STATUS_BASE_IDX 5 |
28270 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_CNTL 0x3fff80801097 |
28271 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_CNTL_BASE_IDX 5 |
28272 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80801098 |
28273 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
28274 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80801098 |
28275 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
28276 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80801098 |
28277 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
28278 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80801098 |
28279 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
28280 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80801099 |
28281 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
28282 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80801099 |
28283 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
28284 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80801099 |
28285 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
28286 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80801099 |
28287 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
28288 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ACS_ENH_CAP_LIST 0x3fff808010a8 |
28289 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
28290 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ACS_CAP 0x3fff808010a9 |
28291 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ACS_CAP_BASE_IDX 5 |
28292 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ACS_CNTL 0x3fff808010a9 |
28293 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ACS_CNTL_BASE_IDX 5 |
28294 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PASID_ENH_CAP_LIST 0x3fff808010b4 |
28295 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
28296 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PASID_CAP 0x3fff808010b5 |
28297 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PASID_CAP_BASE_IDX 5 |
28298 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PASID_CNTL 0x3fff808010b5 |
28299 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_PASID_CNTL_BASE_IDX 5 |
28300 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ARI_ENH_CAP_LIST 0x3fff808010ca |
28301 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
28302 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ARI_CAP 0x3fff808010cb |
28303 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ARI_CAP_BASE_IDX 5 |
28304 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ARI_CNTL 0x3fff808010cb |
28305 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_ARI_CNTL_BASE_IDX 5 |
28306 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff808010dc |
28307 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
28308 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_REQR_CAP 0x3fff808010dd |
28309 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
28310 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_REQR_CNTL 0x3fff808010de |
28311 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
28312 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_0 0x3fff808010df |
28313 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
28314 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_1 0x3fff808010df |
28315 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
28316 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_2 0x3fff808010e0 |
28317 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
28318 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_3 0x3fff808010e0 |
28319 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
28320 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_4 0x3fff808010e1 |
28321 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
28322 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_5 0x3fff808010e1 |
28323 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
28324 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_6 0x3fff808010e2 |
28325 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
28326 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_7 0x3fff808010e2 |
28327 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
28328 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_8 0x3fff808010e3 |
28329 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
28330 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_9 0x3fff808010e3 |
28331 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
28332 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_10 0x3fff808010e4 |
28333 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
28334 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_11 0x3fff808010e4 |
28335 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
28336 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_12 0x3fff808010e5 |
28337 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
28338 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_13 0x3fff808010e5 |
28339 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
28340 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_14 0x3fff808010e6 |
28341 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
28342 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_15 0x3fff808010e6 |
28343 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
28344 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_16 0x3fff808010e7 |
28345 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
28346 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_17 0x3fff808010e7 |
28347 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
28348 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_18 0x3fff808010e8 |
28349 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
28350 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_19 0x3fff808010e8 |
28351 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
28352 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_20 0x3fff808010e9 |
28353 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
28354 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_21 0x3fff808010e9 |
28355 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
28356 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_22 0x3fff808010ea |
28357 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
28358 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_23 0x3fff808010ea |
28359 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
28360 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_24 0x3fff808010eb |
28361 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
28362 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_25 0x3fff808010eb |
28363 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
28364 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_26 0x3fff808010ec |
28365 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
28366 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_27 0x3fff808010ec |
28367 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
28368 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_28 0x3fff808010ed |
28369 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
28370 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_29 0x3fff808010ed |
28371 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
28372 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_30 0x3fff808010ee |
28373 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
28374 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_31 0x3fff808010ee |
28375 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
28376 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_32 0x3fff808010ef |
28377 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
28378 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_33 0x3fff808010ef |
28379 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
28380 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_34 0x3fff808010f0 |
28381 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
28382 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_35 0x3fff808010f0 |
28383 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
28384 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_36 0x3fff808010f1 |
28385 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
28386 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_37 0x3fff808010f1 |
28387 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
28388 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_38 0x3fff808010f2 |
28389 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
28390 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_39 0x3fff808010f2 |
28391 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
28392 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_40 0x3fff808010f3 |
28393 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
28394 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_41 0x3fff808010f3 |
28395 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
28396 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_42 0x3fff808010f4 |
28397 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
28398 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_43 0x3fff808010f4 |
28399 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
28400 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_44 0x3fff808010f5 |
28401 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
28402 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_45 0x3fff808010f5 |
28403 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
28404 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_46 0x3fff808010f6 |
28405 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
28406 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_47 0x3fff808010f6 |
28407 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
28408 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_48 0x3fff808010f7 |
28409 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
28410 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_49 0x3fff808010f7 |
28411 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
28412 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_50 0x3fff808010f8 |
28413 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
28414 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_51 0x3fff808010f8 |
28415 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
28416 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_52 0x3fff808010f9 |
28417 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
28418 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_53 0x3fff808010f9 |
28419 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
28420 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_54 0x3fff808010fa |
28421 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
28422 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_55 0x3fff808010fa |
28423 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
28424 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_56 0x3fff808010fb |
28425 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
28426 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_57 0x3fff808010fb |
28427 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
28428 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_58 0x3fff808010fc |
28429 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
28430 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_59 0x3fff808010fc |
28431 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
28432 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_60 0x3fff808010fd |
28433 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
28434 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_61 0x3fff808010fd |
28435 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
28436 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_62 0x3fff808010fe |
28437 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
28438 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_63 0x3fff808010fe |
28439 | #define regBIF_CFG_DEV0_EPF4_1_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
28440 | |
28441 | |
28442 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf5_bifcfgdecp |
28443 | // base address: 0xfffe12105000 |
28444 | #define regBIF_CFG_DEV0_EPF5_1_VENDOR_ID 0x3fff80801400 |
28445 | #define regBIF_CFG_DEV0_EPF5_1_VENDOR_ID_BASE_IDX 5 |
28446 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_ID 0x3fff80801400 |
28447 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_ID_BASE_IDX 5 |
28448 | #define regBIF_CFG_DEV0_EPF5_1_COMMAND 0x3fff80801401 |
28449 | #define regBIF_CFG_DEV0_EPF5_1_COMMAND_BASE_IDX 5 |
28450 | #define regBIF_CFG_DEV0_EPF5_1_STATUS 0x3fff80801401 |
28451 | #define regBIF_CFG_DEV0_EPF5_1_STATUS_BASE_IDX 5 |
28452 | #define regBIF_CFG_DEV0_EPF5_1_REVISION_ID 0x3fff80801402 |
28453 | #define regBIF_CFG_DEV0_EPF5_1_REVISION_ID_BASE_IDX 5 |
28454 | #define regBIF_CFG_DEV0_EPF5_1_PROG_INTERFACE 0x3fff80801402 |
28455 | #define regBIF_CFG_DEV0_EPF5_1_PROG_INTERFACE_BASE_IDX 5 |
28456 | #define regBIF_CFG_DEV0_EPF5_1_SUB_CLASS 0x3fff80801402 |
28457 | #define regBIF_CFG_DEV0_EPF5_1_SUB_CLASS_BASE_IDX 5 |
28458 | #define regBIF_CFG_DEV0_EPF5_1_BASE_CLASS 0x3fff80801402 |
28459 | #define regBIF_CFG_DEV0_EPF5_1_BASE_CLASS_BASE_IDX 5 |
28460 | #define regBIF_CFG_DEV0_EPF5_1_CACHE_LINE 0x3fff80801403 |
28461 | #define regBIF_CFG_DEV0_EPF5_1_CACHE_LINE_BASE_IDX 5 |
28462 | #define regBIF_CFG_DEV0_EPF5_1_LATENCY 0x3fff80801403 |
28463 | #define regBIF_CFG_DEV0_EPF5_1_LATENCY_BASE_IDX 5 |
28464 | #define 0x3fff80801403 |
28465 | #define 5 |
28466 | #define regBIF_CFG_DEV0_EPF5_1_BIST 0x3fff80801403 |
28467 | #define regBIF_CFG_DEV0_EPF5_1_BIST_BASE_IDX 5 |
28468 | #define regBIF_CFG_DEV0_EPF5_1_BASE_ADDR_1 0x3fff80801404 |
28469 | #define regBIF_CFG_DEV0_EPF5_1_BASE_ADDR_1_BASE_IDX 5 |
28470 | #define regBIF_CFG_DEV0_EPF5_1_BASE_ADDR_2 0x3fff80801405 |
28471 | #define regBIF_CFG_DEV0_EPF5_1_BASE_ADDR_2_BASE_IDX 5 |
28472 | #define regBIF_CFG_DEV0_EPF5_1_BASE_ADDR_3 0x3fff80801406 |
28473 | #define regBIF_CFG_DEV0_EPF5_1_BASE_ADDR_3_BASE_IDX 5 |
28474 | #define regBIF_CFG_DEV0_EPF5_1_BASE_ADDR_4 0x3fff80801407 |
28475 | #define regBIF_CFG_DEV0_EPF5_1_BASE_ADDR_4_BASE_IDX 5 |
28476 | #define regBIF_CFG_DEV0_EPF5_1_BASE_ADDR_5 0x3fff80801408 |
28477 | #define regBIF_CFG_DEV0_EPF5_1_BASE_ADDR_5_BASE_IDX 5 |
28478 | #define regBIF_CFG_DEV0_EPF5_1_BASE_ADDR_6 0x3fff80801409 |
28479 | #define regBIF_CFG_DEV0_EPF5_1_BASE_ADDR_6_BASE_IDX 5 |
28480 | #define regBIF_CFG_DEV0_EPF5_1_CARDBUS_CIS_PTR 0x3fff8080140a |
28481 | #define regBIF_CFG_DEV0_EPF5_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
28482 | #define regBIF_CFG_DEV0_EPF5_1_ADAPTER_ID 0x3fff8080140b |
28483 | #define regBIF_CFG_DEV0_EPF5_1_ADAPTER_ID_BASE_IDX 5 |
28484 | #define regBIF_CFG_DEV0_EPF5_1_ROM_BASE_ADDR 0x3fff8080140c |
28485 | #define regBIF_CFG_DEV0_EPF5_1_ROM_BASE_ADDR_BASE_IDX 5 |
28486 | #define regBIF_CFG_DEV0_EPF5_1_CAP_PTR 0x3fff8080140d |
28487 | #define regBIF_CFG_DEV0_EPF5_1_CAP_PTR_BASE_IDX 5 |
28488 | #define regBIF_CFG_DEV0_EPF5_1_INTERRUPT_LINE 0x3fff8080140f |
28489 | #define regBIF_CFG_DEV0_EPF5_1_INTERRUPT_LINE_BASE_IDX 5 |
28490 | #define regBIF_CFG_DEV0_EPF5_1_INTERRUPT_PIN 0x3fff8080140f |
28491 | #define regBIF_CFG_DEV0_EPF5_1_INTERRUPT_PIN_BASE_IDX 5 |
28492 | #define regBIF_CFG_DEV0_EPF5_1_MIN_GRANT 0x3fff8080140f |
28493 | #define regBIF_CFG_DEV0_EPF5_1_MIN_GRANT_BASE_IDX 5 |
28494 | #define regBIF_CFG_DEV0_EPF5_1_MAX_LATENCY 0x3fff8080140f |
28495 | #define regBIF_CFG_DEV0_EPF5_1_MAX_LATENCY_BASE_IDX 5 |
28496 | #define regBIF_CFG_DEV0_EPF5_1_VENDOR_CAP_LIST 0x3fff80801412 |
28497 | #define regBIF_CFG_DEV0_EPF5_1_VENDOR_CAP_LIST_BASE_IDX 5 |
28498 | #define regBIF_CFG_DEV0_EPF5_1_ADAPTER_ID_W 0x3fff80801413 |
28499 | #define regBIF_CFG_DEV0_EPF5_1_ADAPTER_ID_W_BASE_IDX 5 |
28500 | #define regBIF_CFG_DEV0_EPF5_1_PMI_CAP_LIST 0x3fff80801414 |
28501 | #define regBIF_CFG_DEV0_EPF5_1_PMI_CAP_LIST_BASE_IDX 5 |
28502 | #define regBIF_CFG_DEV0_EPF5_1_PMI_CAP 0x3fff80801414 |
28503 | #define regBIF_CFG_DEV0_EPF5_1_PMI_CAP_BASE_IDX 5 |
28504 | #define regBIF_CFG_DEV0_EPF5_1_PMI_STATUS_CNTL 0x3fff80801415 |
28505 | #define regBIF_CFG_DEV0_EPF5_1_PMI_STATUS_CNTL_BASE_IDX 5 |
28506 | #define regBIF_CFG_DEV0_EPF5_1_SBRN 0x3fff80801418 |
28507 | #define regBIF_CFG_DEV0_EPF5_1_SBRN_BASE_IDX 5 |
28508 | #define regBIF_CFG_DEV0_EPF5_1_FLADJ 0x3fff80801418 |
28509 | #define regBIF_CFG_DEV0_EPF5_1_FLADJ_BASE_IDX 5 |
28510 | #define regBIF_CFG_DEV0_EPF5_1_DBESL_DBESLD 0x3fff80801418 |
28511 | #define regBIF_CFG_DEV0_EPF5_1_DBESL_DBESLD_BASE_IDX 5 |
28512 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_CAP_LIST 0x3fff80801419 |
28513 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_CAP_LIST_BASE_IDX 5 |
28514 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_CAP 0x3fff80801419 |
28515 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_CAP_BASE_IDX 5 |
28516 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_CAP 0x3fff8080141a |
28517 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_CAP_BASE_IDX 5 |
28518 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_CNTL 0x3fff8080141b |
28519 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_CNTL_BASE_IDX 5 |
28520 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_STATUS 0x3fff8080141b |
28521 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_STATUS_BASE_IDX 5 |
28522 | #define regBIF_CFG_DEV0_EPF5_1_LINK_CAP 0x3fff8080141c |
28523 | #define regBIF_CFG_DEV0_EPF5_1_LINK_CAP_BASE_IDX 5 |
28524 | #define regBIF_CFG_DEV0_EPF5_1_LINK_CNTL 0x3fff8080141d |
28525 | #define regBIF_CFG_DEV0_EPF5_1_LINK_CNTL_BASE_IDX 5 |
28526 | #define regBIF_CFG_DEV0_EPF5_1_LINK_STATUS 0x3fff8080141d |
28527 | #define regBIF_CFG_DEV0_EPF5_1_LINK_STATUS_BASE_IDX 5 |
28528 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_CAP2 0x3fff80801422 |
28529 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_CAP2_BASE_IDX 5 |
28530 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_CNTL2 0x3fff80801423 |
28531 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_CNTL2_BASE_IDX 5 |
28532 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_STATUS2 0x3fff80801423 |
28533 | #define regBIF_CFG_DEV0_EPF5_1_DEVICE_STATUS2_BASE_IDX 5 |
28534 | #define regBIF_CFG_DEV0_EPF5_1_LINK_CAP2 0x3fff80801424 |
28535 | #define regBIF_CFG_DEV0_EPF5_1_LINK_CAP2_BASE_IDX 5 |
28536 | #define regBIF_CFG_DEV0_EPF5_1_LINK_CNTL2 0x3fff80801425 |
28537 | #define regBIF_CFG_DEV0_EPF5_1_LINK_CNTL2_BASE_IDX 5 |
28538 | #define regBIF_CFG_DEV0_EPF5_1_LINK_STATUS2 0x3fff80801425 |
28539 | #define regBIF_CFG_DEV0_EPF5_1_LINK_STATUS2_BASE_IDX 5 |
28540 | #define regBIF_CFG_DEV0_EPF5_1_MSI_CAP_LIST 0x3fff80801428 |
28541 | #define regBIF_CFG_DEV0_EPF5_1_MSI_CAP_LIST_BASE_IDX 5 |
28542 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MSG_CNTL 0x3fff80801428 |
28543 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MSG_CNTL_BASE_IDX 5 |
28544 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MSG_ADDR_LO 0x3fff80801429 |
28545 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
28546 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MSG_ADDR_HI 0x3fff8080142a |
28547 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
28548 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MSG_DATA 0x3fff8080142a |
28549 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MSG_DATA_BASE_IDX 5 |
28550 | #define regBIF_CFG_DEV0_EPF5_1_MSI_EXT_MSG_DATA 0x3fff8080142a |
28551 | #define regBIF_CFG_DEV0_EPF5_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
28552 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MASK 0x3fff8080142b |
28553 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MASK_BASE_IDX 5 |
28554 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MSG_DATA_64 0x3fff8080142b |
28555 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MSG_DATA_64_BASE_IDX 5 |
28556 | #define regBIF_CFG_DEV0_EPF5_1_MSI_EXT_MSG_DATA_64 0x3fff8080142b |
28557 | #define regBIF_CFG_DEV0_EPF5_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
28558 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MASK_64 0x3fff8080142c |
28559 | #define regBIF_CFG_DEV0_EPF5_1_MSI_MASK_64_BASE_IDX 5 |
28560 | #define regBIF_CFG_DEV0_EPF5_1_MSI_PENDING 0x3fff8080142c |
28561 | #define regBIF_CFG_DEV0_EPF5_1_MSI_PENDING_BASE_IDX 5 |
28562 | #define regBIF_CFG_DEV0_EPF5_1_MSI_PENDING_64 0x3fff8080142d |
28563 | #define regBIF_CFG_DEV0_EPF5_1_MSI_PENDING_64_BASE_IDX 5 |
28564 | #define regBIF_CFG_DEV0_EPF5_1_MSIX_CAP_LIST 0x3fff80801430 |
28565 | #define regBIF_CFG_DEV0_EPF5_1_MSIX_CAP_LIST_BASE_IDX 5 |
28566 | #define regBIF_CFG_DEV0_EPF5_1_MSIX_MSG_CNTL 0x3fff80801430 |
28567 | #define regBIF_CFG_DEV0_EPF5_1_MSIX_MSG_CNTL_BASE_IDX 5 |
28568 | #define regBIF_CFG_DEV0_EPF5_1_MSIX_TABLE 0x3fff80801431 |
28569 | #define regBIF_CFG_DEV0_EPF5_1_MSIX_TABLE_BASE_IDX 5 |
28570 | #define regBIF_CFG_DEV0_EPF5_1_MSIX_PBA 0x3fff80801432 |
28571 | #define regBIF_CFG_DEV0_EPF5_1_MSIX_PBA_BASE_IDX 5 |
28572 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80801440 |
28573 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
28574 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80801441 |
28575 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
28576 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_VENDOR_SPECIFIC1 0x3fff80801442 |
28577 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
28578 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_VENDOR_SPECIFIC2 0x3fff80801443 |
28579 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
28580 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80801454 |
28581 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
28582 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_UNCORR_ERR_STATUS 0x3fff80801455 |
28583 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
28584 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_UNCORR_ERR_MASK 0x3fff80801456 |
28585 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
28586 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80801457 |
28587 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
28588 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_CORR_ERR_STATUS 0x3fff80801458 |
28589 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
28590 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_CORR_ERR_MASK 0x3fff80801459 |
28591 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
28592 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff8080145a |
28593 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
28594 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_HDR_LOG0 0x3fff8080145b |
28595 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_HDR_LOG0_BASE_IDX 5 |
28596 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_HDR_LOG1 0x3fff8080145c |
28597 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_HDR_LOG1_BASE_IDX 5 |
28598 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_HDR_LOG2 0x3fff8080145d |
28599 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_HDR_LOG2_BASE_IDX 5 |
28600 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_HDR_LOG3 0x3fff8080145e |
28601 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_HDR_LOG3_BASE_IDX 5 |
28602 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TLP_PREFIX_LOG0 0x3fff80801462 |
28603 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
28604 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TLP_PREFIX_LOG1 0x3fff80801463 |
28605 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
28606 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TLP_PREFIX_LOG2 0x3fff80801464 |
28607 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
28608 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TLP_PREFIX_LOG3 0x3fff80801465 |
28609 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
28610 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80801480 |
28611 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
28612 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR1_CAP 0x3fff80801481 |
28613 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR1_CAP_BASE_IDX 5 |
28614 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR1_CNTL 0x3fff80801482 |
28615 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
28616 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR2_CAP 0x3fff80801483 |
28617 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR2_CAP_BASE_IDX 5 |
28618 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR2_CNTL 0x3fff80801484 |
28619 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
28620 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR3_CAP 0x3fff80801485 |
28621 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR3_CAP_BASE_IDX 5 |
28622 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR3_CNTL 0x3fff80801486 |
28623 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
28624 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR4_CAP 0x3fff80801487 |
28625 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR4_CAP_BASE_IDX 5 |
28626 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR4_CNTL 0x3fff80801488 |
28627 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
28628 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR5_CAP 0x3fff80801489 |
28629 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR5_CAP_BASE_IDX 5 |
28630 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR5_CNTL 0x3fff8080148a |
28631 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
28632 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR6_CAP 0x3fff8080148b |
28633 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR6_CAP_BASE_IDX 5 |
28634 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR6_CNTL 0x3fff8080148c |
28635 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
28636 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80801490 |
28637 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
28638 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80801491 |
28639 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
28640 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PWR_BUDGET_DATA 0x3fff80801492 |
28641 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
28642 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PWR_BUDGET_CAP 0x3fff80801493 |
28643 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
28644 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80801494 |
28645 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
28646 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_CAP 0x3fff80801495 |
28647 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_CAP_BASE_IDX 5 |
28648 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80801496 |
28649 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
28650 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_STATUS 0x3fff80801497 |
28651 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_STATUS_BASE_IDX 5 |
28652 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_CNTL 0x3fff80801497 |
28653 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_CNTL_BASE_IDX 5 |
28654 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80801498 |
28655 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
28656 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80801498 |
28657 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
28658 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80801498 |
28659 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
28660 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80801498 |
28661 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
28662 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80801499 |
28663 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
28664 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80801499 |
28665 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
28666 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80801499 |
28667 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
28668 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80801499 |
28669 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
28670 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ACS_ENH_CAP_LIST 0x3fff808014a8 |
28671 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
28672 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ACS_CAP 0x3fff808014a9 |
28673 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ACS_CAP_BASE_IDX 5 |
28674 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ACS_CNTL 0x3fff808014a9 |
28675 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ACS_CNTL_BASE_IDX 5 |
28676 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PASID_ENH_CAP_LIST 0x3fff808014b4 |
28677 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
28678 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PASID_CAP 0x3fff808014b5 |
28679 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PASID_CAP_BASE_IDX 5 |
28680 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PASID_CNTL 0x3fff808014b5 |
28681 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_PASID_CNTL_BASE_IDX 5 |
28682 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ARI_ENH_CAP_LIST 0x3fff808014ca |
28683 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
28684 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ARI_CAP 0x3fff808014cb |
28685 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ARI_CAP_BASE_IDX 5 |
28686 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ARI_CNTL 0x3fff808014cb |
28687 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_ARI_CNTL_BASE_IDX 5 |
28688 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff808014dc |
28689 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
28690 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_REQR_CAP 0x3fff808014dd |
28691 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
28692 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_REQR_CNTL 0x3fff808014de |
28693 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
28694 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_0 0x3fff808014df |
28695 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
28696 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_1 0x3fff808014df |
28697 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
28698 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_2 0x3fff808014e0 |
28699 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
28700 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_3 0x3fff808014e0 |
28701 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
28702 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_4 0x3fff808014e1 |
28703 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
28704 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_5 0x3fff808014e1 |
28705 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
28706 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_6 0x3fff808014e2 |
28707 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
28708 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_7 0x3fff808014e2 |
28709 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
28710 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_8 0x3fff808014e3 |
28711 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
28712 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_9 0x3fff808014e3 |
28713 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
28714 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_10 0x3fff808014e4 |
28715 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
28716 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_11 0x3fff808014e4 |
28717 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
28718 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_12 0x3fff808014e5 |
28719 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
28720 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_13 0x3fff808014e5 |
28721 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
28722 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_14 0x3fff808014e6 |
28723 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
28724 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_15 0x3fff808014e6 |
28725 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
28726 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_16 0x3fff808014e7 |
28727 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
28728 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_17 0x3fff808014e7 |
28729 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
28730 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_18 0x3fff808014e8 |
28731 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
28732 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_19 0x3fff808014e8 |
28733 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
28734 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_20 0x3fff808014e9 |
28735 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
28736 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_21 0x3fff808014e9 |
28737 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
28738 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_22 0x3fff808014ea |
28739 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
28740 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_23 0x3fff808014ea |
28741 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
28742 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_24 0x3fff808014eb |
28743 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
28744 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_25 0x3fff808014eb |
28745 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
28746 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_26 0x3fff808014ec |
28747 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
28748 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_27 0x3fff808014ec |
28749 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
28750 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_28 0x3fff808014ed |
28751 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
28752 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_29 0x3fff808014ed |
28753 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
28754 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_30 0x3fff808014ee |
28755 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
28756 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_31 0x3fff808014ee |
28757 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
28758 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_32 0x3fff808014ef |
28759 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
28760 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_33 0x3fff808014ef |
28761 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
28762 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_34 0x3fff808014f0 |
28763 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
28764 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_35 0x3fff808014f0 |
28765 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
28766 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_36 0x3fff808014f1 |
28767 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
28768 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_37 0x3fff808014f1 |
28769 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
28770 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_38 0x3fff808014f2 |
28771 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
28772 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_39 0x3fff808014f2 |
28773 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
28774 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_40 0x3fff808014f3 |
28775 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
28776 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_41 0x3fff808014f3 |
28777 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
28778 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_42 0x3fff808014f4 |
28779 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
28780 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_43 0x3fff808014f4 |
28781 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
28782 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_44 0x3fff808014f5 |
28783 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
28784 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_45 0x3fff808014f5 |
28785 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
28786 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_46 0x3fff808014f6 |
28787 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
28788 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_47 0x3fff808014f6 |
28789 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
28790 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_48 0x3fff808014f7 |
28791 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
28792 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_49 0x3fff808014f7 |
28793 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
28794 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_50 0x3fff808014f8 |
28795 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
28796 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_51 0x3fff808014f8 |
28797 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
28798 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_52 0x3fff808014f9 |
28799 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
28800 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_53 0x3fff808014f9 |
28801 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
28802 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_54 0x3fff808014fa |
28803 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
28804 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_55 0x3fff808014fa |
28805 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
28806 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_56 0x3fff808014fb |
28807 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
28808 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_57 0x3fff808014fb |
28809 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
28810 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_58 0x3fff808014fc |
28811 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
28812 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_59 0x3fff808014fc |
28813 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
28814 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_60 0x3fff808014fd |
28815 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
28816 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_61 0x3fff808014fd |
28817 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
28818 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_62 0x3fff808014fe |
28819 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
28820 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_63 0x3fff808014fe |
28821 | #define regBIF_CFG_DEV0_EPF5_1_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
28822 | |
28823 | |
28824 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf6_bifcfgdecp |
28825 | // base address: 0xfffe12106000 |
28826 | #define regBIF_CFG_DEV0_EPF6_1_VENDOR_ID 0x3fff80801800 |
28827 | #define regBIF_CFG_DEV0_EPF6_1_VENDOR_ID_BASE_IDX 5 |
28828 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_ID 0x3fff80801800 |
28829 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_ID_BASE_IDX 5 |
28830 | #define regBIF_CFG_DEV0_EPF6_1_COMMAND 0x3fff80801801 |
28831 | #define regBIF_CFG_DEV0_EPF6_1_COMMAND_BASE_IDX 5 |
28832 | #define regBIF_CFG_DEV0_EPF6_1_STATUS 0x3fff80801801 |
28833 | #define regBIF_CFG_DEV0_EPF6_1_STATUS_BASE_IDX 5 |
28834 | #define regBIF_CFG_DEV0_EPF6_1_REVISION_ID 0x3fff80801802 |
28835 | #define regBIF_CFG_DEV0_EPF6_1_REVISION_ID_BASE_IDX 5 |
28836 | #define regBIF_CFG_DEV0_EPF6_1_PROG_INTERFACE 0x3fff80801802 |
28837 | #define regBIF_CFG_DEV0_EPF6_1_PROG_INTERFACE_BASE_IDX 5 |
28838 | #define regBIF_CFG_DEV0_EPF6_1_SUB_CLASS 0x3fff80801802 |
28839 | #define regBIF_CFG_DEV0_EPF6_1_SUB_CLASS_BASE_IDX 5 |
28840 | #define regBIF_CFG_DEV0_EPF6_1_BASE_CLASS 0x3fff80801802 |
28841 | #define regBIF_CFG_DEV0_EPF6_1_BASE_CLASS_BASE_IDX 5 |
28842 | #define regBIF_CFG_DEV0_EPF6_1_CACHE_LINE 0x3fff80801803 |
28843 | #define regBIF_CFG_DEV0_EPF6_1_CACHE_LINE_BASE_IDX 5 |
28844 | #define regBIF_CFG_DEV0_EPF6_1_LATENCY 0x3fff80801803 |
28845 | #define regBIF_CFG_DEV0_EPF6_1_LATENCY_BASE_IDX 5 |
28846 | #define 0x3fff80801803 |
28847 | #define 5 |
28848 | #define regBIF_CFG_DEV0_EPF6_1_BIST 0x3fff80801803 |
28849 | #define regBIF_CFG_DEV0_EPF6_1_BIST_BASE_IDX 5 |
28850 | #define regBIF_CFG_DEV0_EPF6_1_BASE_ADDR_1 0x3fff80801804 |
28851 | #define regBIF_CFG_DEV0_EPF6_1_BASE_ADDR_1_BASE_IDX 5 |
28852 | #define regBIF_CFG_DEV0_EPF6_1_BASE_ADDR_2 0x3fff80801805 |
28853 | #define regBIF_CFG_DEV0_EPF6_1_BASE_ADDR_2_BASE_IDX 5 |
28854 | #define regBIF_CFG_DEV0_EPF6_1_BASE_ADDR_3 0x3fff80801806 |
28855 | #define regBIF_CFG_DEV0_EPF6_1_BASE_ADDR_3_BASE_IDX 5 |
28856 | #define regBIF_CFG_DEV0_EPF6_1_BASE_ADDR_4 0x3fff80801807 |
28857 | #define regBIF_CFG_DEV0_EPF6_1_BASE_ADDR_4_BASE_IDX 5 |
28858 | #define regBIF_CFG_DEV0_EPF6_1_BASE_ADDR_5 0x3fff80801808 |
28859 | #define regBIF_CFG_DEV0_EPF6_1_BASE_ADDR_5_BASE_IDX 5 |
28860 | #define regBIF_CFG_DEV0_EPF6_1_BASE_ADDR_6 0x3fff80801809 |
28861 | #define regBIF_CFG_DEV0_EPF6_1_BASE_ADDR_6_BASE_IDX 5 |
28862 | #define regBIF_CFG_DEV0_EPF6_1_CARDBUS_CIS_PTR 0x3fff8080180a |
28863 | #define regBIF_CFG_DEV0_EPF6_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
28864 | #define regBIF_CFG_DEV0_EPF6_1_ADAPTER_ID 0x3fff8080180b |
28865 | #define regBIF_CFG_DEV0_EPF6_1_ADAPTER_ID_BASE_IDX 5 |
28866 | #define regBIF_CFG_DEV0_EPF6_1_ROM_BASE_ADDR 0x3fff8080180c |
28867 | #define regBIF_CFG_DEV0_EPF6_1_ROM_BASE_ADDR_BASE_IDX 5 |
28868 | #define regBIF_CFG_DEV0_EPF6_1_CAP_PTR 0x3fff8080180d |
28869 | #define regBIF_CFG_DEV0_EPF6_1_CAP_PTR_BASE_IDX 5 |
28870 | #define regBIF_CFG_DEV0_EPF6_1_INTERRUPT_LINE 0x3fff8080180f |
28871 | #define regBIF_CFG_DEV0_EPF6_1_INTERRUPT_LINE_BASE_IDX 5 |
28872 | #define regBIF_CFG_DEV0_EPF6_1_INTERRUPT_PIN 0x3fff8080180f |
28873 | #define regBIF_CFG_DEV0_EPF6_1_INTERRUPT_PIN_BASE_IDX 5 |
28874 | #define regBIF_CFG_DEV0_EPF6_1_MIN_GRANT 0x3fff8080180f |
28875 | #define regBIF_CFG_DEV0_EPF6_1_MIN_GRANT_BASE_IDX 5 |
28876 | #define regBIF_CFG_DEV0_EPF6_1_MAX_LATENCY 0x3fff8080180f |
28877 | #define regBIF_CFG_DEV0_EPF6_1_MAX_LATENCY_BASE_IDX 5 |
28878 | #define regBIF_CFG_DEV0_EPF6_1_VENDOR_CAP_LIST 0x3fff80801812 |
28879 | #define regBIF_CFG_DEV0_EPF6_1_VENDOR_CAP_LIST_BASE_IDX 5 |
28880 | #define regBIF_CFG_DEV0_EPF6_1_ADAPTER_ID_W 0x3fff80801813 |
28881 | #define regBIF_CFG_DEV0_EPF6_1_ADAPTER_ID_W_BASE_IDX 5 |
28882 | #define regBIF_CFG_DEV0_EPF6_1_PMI_CAP_LIST 0x3fff80801814 |
28883 | #define regBIF_CFG_DEV0_EPF6_1_PMI_CAP_LIST_BASE_IDX 5 |
28884 | #define regBIF_CFG_DEV0_EPF6_1_PMI_CAP 0x3fff80801814 |
28885 | #define regBIF_CFG_DEV0_EPF6_1_PMI_CAP_BASE_IDX 5 |
28886 | #define regBIF_CFG_DEV0_EPF6_1_PMI_STATUS_CNTL 0x3fff80801815 |
28887 | #define regBIF_CFG_DEV0_EPF6_1_PMI_STATUS_CNTL_BASE_IDX 5 |
28888 | #define regBIF_CFG_DEV0_EPF6_1_SBRN 0x3fff80801818 |
28889 | #define regBIF_CFG_DEV0_EPF6_1_SBRN_BASE_IDX 5 |
28890 | #define regBIF_CFG_DEV0_EPF6_1_FLADJ 0x3fff80801818 |
28891 | #define regBIF_CFG_DEV0_EPF6_1_FLADJ_BASE_IDX 5 |
28892 | #define regBIF_CFG_DEV0_EPF6_1_DBESL_DBESLD 0x3fff80801818 |
28893 | #define regBIF_CFG_DEV0_EPF6_1_DBESL_DBESLD_BASE_IDX 5 |
28894 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_CAP_LIST 0x3fff80801819 |
28895 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_CAP_LIST_BASE_IDX 5 |
28896 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_CAP 0x3fff80801819 |
28897 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_CAP_BASE_IDX 5 |
28898 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_CAP 0x3fff8080181a |
28899 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_CAP_BASE_IDX 5 |
28900 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_CNTL 0x3fff8080181b |
28901 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_CNTL_BASE_IDX 5 |
28902 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_STATUS 0x3fff8080181b |
28903 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_STATUS_BASE_IDX 5 |
28904 | #define regBIF_CFG_DEV0_EPF6_1_LINK_CAP 0x3fff8080181c |
28905 | #define regBIF_CFG_DEV0_EPF6_1_LINK_CAP_BASE_IDX 5 |
28906 | #define regBIF_CFG_DEV0_EPF6_1_LINK_CNTL 0x3fff8080181d |
28907 | #define regBIF_CFG_DEV0_EPF6_1_LINK_CNTL_BASE_IDX 5 |
28908 | #define regBIF_CFG_DEV0_EPF6_1_LINK_STATUS 0x3fff8080181d |
28909 | #define regBIF_CFG_DEV0_EPF6_1_LINK_STATUS_BASE_IDX 5 |
28910 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_CAP2 0x3fff80801822 |
28911 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_CAP2_BASE_IDX 5 |
28912 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_CNTL2 0x3fff80801823 |
28913 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_CNTL2_BASE_IDX 5 |
28914 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_STATUS2 0x3fff80801823 |
28915 | #define regBIF_CFG_DEV0_EPF6_1_DEVICE_STATUS2_BASE_IDX 5 |
28916 | #define regBIF_CFG_DEV0_EPF6_1_LINK_CAP2 0x3fff80801824 |
28917 | #define regBIF_CFG_DEV0_EPF6_1_LINK_CAP2_BASE_IDX 5 |
28918 | #define regBIF_CFG_DEV0_EPF6_1_LINK_CNTL2 0x3fff80801825 |
28919 | #define regBIF_CFG_DEV0_EPF6_1_LINK_CNTL2_BASE_IDX 5 |
28920 | #define regBIF_CFG_DEV0_EPF6_1_LINK_STATUS2 0x3fff80801825 |
28921 | #define regBIF_CFG_DEV0_EPF6_1_LINK_STATUS2_BASE_IDX 5 |
28922 | #define regBIF_CFG_DEV0_EPF6_1_MSI_CAP_LIST 0x3fff80801828 |
28923 | #define regBIF_CFG_DEV0_EPF6_1_MSI_CAP_LIST_BASE_IDX 5 |
28924 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MSG_CNTL 0x3fff80801828 |
28925 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MSG_CNTL_BASE_IDX 5 |
28926 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MSG_ADDR_LO 0x3fff80801829 |
28927 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
28928 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MSG_ADDR_HI 0x3fff8080182a |
28929 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
28930 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MSG_DATA 0x3fff8080182a |
28931 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MSG_DATA_BASE_IDX 5 |
28932 | #define regBIF_CFG_DEV0_EPF6_1_MSI_EXT_MSG_DATA 0x3fff8080182a |
28933 | #define regBIF_CFG_DEV0_EPF6_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
28934 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MASK 0x3fff8080182b |
28935 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MASK_BASE_IDX 5 |
28936 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MSG_DATA_64 0x3fff8080182b |
28937 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MSG_DATA_64_BASE_IDX 5 |
28938 | #define regBIF_CFG_DEV0_EPF6_1_MSI_EXT_MSG_DATA_64 0x3fff8080182b |
28939 | #define regBIF_CFG_DEV0_EPF6_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
28940 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MASK_64 0x3fff8080182c |
28941 | #define regBIF_CFG_DEV0_EPF6_1_MSI_MASK_64_BASE_IDX 5 |
28942 | #define regBIF_CFG_DEV0_EPF6_1_MSI_PENDING 0x3fff8080182c |
28943 | #define regBIF_CFG_DEV0_EPF6_1_MSI_PENDING_BASE_IDX 5 |
28944 | #define regBIF_CFG_DEV0_EPF6_1_MSI_PENDING_64 0x3fff8080182d |
28945 | #define regBIF_CFG_DEV0_EPF6_1_MSI_PENDING_64_BASE_IDX 5 |
28946 | #define regBIF_CFG_DEV0_EPF6_1_MSIX_CAP_LIST 0x3fff80801830 |
28947 | #define regBIF_CFG_DEV0_EPF6_1_MSIX_CAP_LIST_BASE_IDX 5 |
28948 | #define regBIF_CFG_DEV0_EPF6_1_MSIX_MSG_CNTL 0x3fff80801830 |
28949 | #define regBIF_CFG_DEV0_EPF6_1_MSIX_MSG_CNTL_BASE_IDX 5 |
28950 | #define regBIF_CFG_DEV0_EPF6_1_MSIX_TABLE 0x3fff80801831 |
28951 | #define regBIF_CFG_DEV0_EPF6_1_MSIX_TABLE_BASE_IDX 5 |
28952 | #define regBIF_CFG_DEV0_EPF6_1_MSIX_PBA 0x3fff80801832 |
28953 | #define regBIF_CFG_DEV0_EPF6_1_MSIX_PBA_BASE_IDX 5 |
28954 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80801840 |
28955 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
28956 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80801841 |
28957 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
28958 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_VENDOR_SPECIFIC1 0x3fff80801842 |
28959 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
28960 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_VENDOR_SPECIFIC2 0x3fff80801843 |
28961 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
28962 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80801854 |
28963 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
28964 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_UNCORR_ERR_STATUS 0x3fff80801855 |
28965 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
28966 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_UNCORR_ERR_MASK 0x3fff80801856 |
28967 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
28968 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80801857 |
28969 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
28970 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_CORR_ERR_STATUS 0x3fff80801858 |
28971 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
28972 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_CORR_ERR_MASK 0x3fff80801859 |
28973 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
28974 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff8080185a |
28975 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
28976 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_HDR_LOG0 0x3fff8080185b |
28977 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_HDR_LOG0_BASE_IDX 5 |
28978 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_HDR_LOG1 0x3fff8080185c |
28979 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_HDR_LOG1_BASE_IDX 5 |
28980 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_HDR_LOG2 0x3fff8080185d |
28981 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_HDR_LOG2_BASE_IDX 5 |
28982 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_HDR_LOG3 0x3fff8080185e |
28983 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_HDR_LOG3_BASE_IDX 5 |
28984 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TLP_PREFIX_LOG0 0x3fff80801862 |
28985 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
28986 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TLP_PREFIX_LOG1 0x3fff80801863 |
28987 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
28988 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TLP_PREFIX_LOG2 0x3fff80801864 |
28989 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
28990 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TLP_PREFIX_LOG3 0x3fff80801865 |
28991 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
28992 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80801880 |
28993 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
28994 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR1_CAP 0x3fff80801881 |
28995 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR1_CAP_BASE_IDX 5 |
28996 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR1_CNTL 0x3fff80801882 |
28997 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
28998 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR2_CAP 0x3fff80801883 |
28999 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR2_CAP_BASE_IDX 5 |
29000 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR2_CNTL 0x3fff80801884 |
29001 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
29002 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR3_CAP 0x3fff80801885 |
29003 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR3_CAP_BASE_IDX 5 |
29004 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR3_CNTL 0x3fff80801886 |
29005 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
29006 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR4_CAP 0x3fff80801887 |
29007 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR4_CAP_BASE_IDX 5 |
29008 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR4_CNTL 0x3fff80801888 |
29009 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
29010 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR5_CAP 0x3fff80801889 |
29011 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR5_CAP_BASE_IDX 5 |
29012 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR5_CNTL 0x3fff8080188a |
29013 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
29014 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR6_CAP 0x3fff8080188b |
29015 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR6_CAP_BASE_IDX 5 |
29016 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR6_CNTL 0x3fff8080188c |
29017 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
29018 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80801890 |
29019 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
29020 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80801891 |
29021 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
29022 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PWR_BUDGET_DATA 0x3fff80801892 |
29023 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
29024 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PWR_BUDGET_CAP 0x3fff80801893 |
29025 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
29026 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80801894 |
29027 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
29028 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_CAP 0x3fff80801895 |
29029 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_CAP_BASE_IDX 5 |
29030 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80801896 |
29031 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
29032 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_STATUS 0x3fff80801897 |
29033 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_STATUS_BASE_IDX 5 |
29034 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_CNTL 0x3fff80801897 |
29035 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_CNTL_BASE_IDX 5 |
29036 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80801898 |
29037 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
29038 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80801898 |
29039 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
29040 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80801898 |
29041 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
29042 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80801898 |
29043 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
29044 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80801899 |
29045 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
29046 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80801899 |
29047 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
29048 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80801899 |
29049 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
29050 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80801899 |
29051 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
29052 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ACS_ENH_CAP_LIST 0x3fff808018a8 |
29053 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
29054 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ACS_CAP 0x3fff808018a9 |
29055 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ACS_CAP_BASE_IDX 5 |
29056 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ACS_CNTL 0x3fff808018a9 |
29057 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ACS_CNTL_BASE_IDX 5 |
29058 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PASID_ENH_CAP_LIST 0x3fff808018b4 |
29059 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
29060 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PASID_CAP 0x3fff808018b5 |
29061 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PASID_CAP_BASE_IDX 5 |
29062 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PASID_CNTL 0x3fff808018b5 |
29063 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_PASID_CNTL_BASE_IDX 5 |
29064 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ARI_ENH_CAP_LIST 0x3fff808018ca |
29065 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
29066 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ARI_CAP 0x3fff808018cb |
29067 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ARI_CAP_BASE_IDX 5 |
29068 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ARI_CNTL 0x3fff808018cb |
29069 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_ARI_CNTL_BASE_IDX 5 |
29070 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff808018dc |
29071 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
29072 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_REQR_CAP 0x3fff808018dd |
29073 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
29074 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_REQR_CNTL 0x3fff808018de |
29075 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
29076 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_0 0x3fff808018df |
29077 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
29078 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_1 0x3fff808018df |
29079 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
29080 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_2 0x3fff808018e0 |
29081 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
29082 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_3 0x3fff808018e0 |
29083 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
29084 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_4 0x3fff808018e1 |
29085 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
29086 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_5 0x3fff808018e1 |
29087 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
29088 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_6 0x3fff808018e2 |
29089 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
29090 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_7 0x3fff808018e2 |
29091 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
29092 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_8 0x3fff808018e3 |
29093 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
29094 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_9 0x3fff808018e3 |
29095 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
29096 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_10 0x3fff808018e4 |
29097 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
29098 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_11 0x3fff808018e4 |
29099 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
29100 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_12 0x3fff808018e5 |
29101 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
29102 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_13 0x3fff808018e5 |
29103 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
29104 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_14 0x3fff808018e6 |
29105 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
29106 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_15 0x3fff808018e6 |
29107 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
29108 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_16 0x3fff808018e7 |
29109 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
29110 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_17 0x3fff808018e7 |
29111 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
29112 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_18 0x3fff808018e8 |
29113 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
29114 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_19 0x3fff808018e8 |
29115 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
29116 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_20 0x3fff808018e9 |
29117 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
29118 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_21 0x3fff808018e9 |
29119 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
29120 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_22 0x3fff808018ea |
29121 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
29122 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_23 0x3fff808018ea |
29123 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
29124 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_24 0x3fff808018eb |
29125 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
29126 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_25 0x3fff808018eb |
29127 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
29128 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_26 0x3fff808018ec |
29129 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
29130 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_27 0x3fff808018ec |
29131 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
29132 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_28 0x3fff808018ed |
29133 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
29134 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_29 0x3fff808018ed |
29135 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
29136 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_30 0x3fff808018ee |
29137 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
29138 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_31 0x3fff808018ee |
29139 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
29140 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_32 0x3fff808018ef |
29141 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
29142 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_33 0x3fff808018ef |
29143 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
29144 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_34 0x3fff808018f0 |
29145 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
29146 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_35 0x3fff808018f0 |
29147 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
29148 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_36 0x3fff808018f1 |
29149 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
29150 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_37 0x3fff808018f1 |
29151 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
29152 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_38 0x3fff808018f2 |
29153 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
29154 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_39 0x3fff808018f2 |
29155 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
29156 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_40 0x3fff808018f3 |
29157 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
29158 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_41 0x3fff808018f3 |
29159 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
29160 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_42 0x3fff808018f4 |
29161 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
29162 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_43 0x3fff808018f4 |
29163 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
29164 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_44 0x3fff808018f5 |
29165 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
29166 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_45 0x3fff808018f5 |
29167 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
29168 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_46 0x3fff808018f6 |
29169 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
29170 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_47 0x3fff808018f6 |
29171 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
29172 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_48 0x3fff808018f7 |
29173 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
29174 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_49 0x3fff808018f7 |
29175 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
29176 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_50 0x3fff808018f8 |
29177 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
29178 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_51 0x3fff808018f8 |
29179 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
29180 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_52 0x3fff808018f9 |
29181 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
29182 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_53 0x3fff808018f9 |
29183 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
29184 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_54 0x3fff808018fa |
29185 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
29186 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_55 0x3fff808018fa |
29187 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
29188 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_56 0x3fff808018fb |
29189 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
29190 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_57 0x3fff808018fb |
29191 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
29192 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_58 0x3fff808018fc |
29193 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
29194 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_59 0x3fff808018fc |
29195 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
29196 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_60 0x3fff808018fd |
29197 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
29198 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_61 0x3fff808018fd |
29199 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
29200 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_62 0x3fff808018fe |
29201 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
29202 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_63 0x3fff808018fe |
29203 | #define regBIF_CFG_DEV0_EPF6_1_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
29204 | |
29205 | |
29206 | // addressBlock: nbio_nbif0_bif_cfg_dev0_epf7_bifcfgdecp |
29207 | // base address: 0xfffe12107000 |
29208 | #define regBIF_CFG_DEV0_EPF7_1_VENDOR_ID 0x3fff80801c00 |
29209 | #define regBIF_CFG_DEV0_EPF7_1_VENDOR_ID_BASE_IDX 5 |
29210 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_ID 0x3fff80801c00 |
29211 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_ID_BASE_IDX 5 |
29212 | #define regBIF_CFG_DEV0_EPF7_1_COMMAND 0x3fff80801c01 |
29213 | #define regBIF_CFG_DEV0_EPF7_1_COMMAND_BASE_IDX 5 |
29214 | #define regBIF_CFG_DEV0_EPF7_1_STATUS 0x3fff80801c01 |
29215 | #define regBIF_CFG_DEV0_EPF7_1_STATUS_BASE_IDX 5 |
29216 | #define regBIF_CFG_DEV0_EPF7_1_REVISION_ID 0x3fff80801c02 |
29217 | #define regBIF_CFG_DEV0_EPF7_1_REVISION_ID_BASE_IDX 5 |
29218 | #define regBIF_CFG_DEV0_EPF7_1_PROG_INTERFACE 0x3fff80801c02 |
29219 | #define regBIF_CFG_DEV0_EPF7_1_PROG_INTERFACE_BASE_IDX 5 |
29220 | #define regBIF_CFG_DEV0_EPF7_1_SUB_CLASS 0x3fff80801c02 |
29221 | #define regBIF_CFG_DEV0_EPF7_1_SUB_CLASS_BASE_IDX 5 |
29222 | #define regBIF_CFG_DEV0_EPF7_1_BASE_CLASS 0x3fff80801c02 |
29223 | #define regBIF_CFG_DEV0_EPF7_1_BASE_CLASS_BASE_IDX 5 |
29224 | #define regBIF_CFG_DEV0_EPF7_1_CACHE_LINE 0x3fff80801c03 |
29225 | #define regBIF_CFG_DEV0_EPF7_1_CACHE_LINE_BASE_IDX 5 |
29226 | #define regBIF_CFG_DEV0_EPF7_1_LATENCY 0x3fff80801c03 |
29227 | #define regBIF_CFG_DEV0_EPF7_1_LATENCY_BASE_IDX 5 |
29228 | #define 0x3fff80801c03 |
29229 | #define 5 |
29230 | #define regBIF_CFG_DEV0_EPF7_1_BIST 0x3fff80801c03 |
29231 | #define regBIF_CFG_DEV0_EPF7_1_BIST_BASE_IDX 5 |
29232 | #define regBIF_CFG_DEV0_EPF7_1_BASE_ADDR_1 0x3fff80801c04 |
29233 | #define regBIF_CFG_DEV0_EPF7_1_BASE_ADDR_1_BASE_IDX 5 |
29234 | #define regBIF_CFG_DEV0_EPF7_1_BASE_ADDR_2 0x3fff80801c05 |
29235 | #define regBIF_CFG_DEV0_EPF7_1_BASE_ADDR_2_BASE_IDX 5 |
29236 | #define regBIF_CFG_DEV0_EPF7_1_BASE_ADDR_3 0x3fff80801c06 |
29237 | #define regBIF_CFG_DEV0_EPF7_1_BASE_ADDR_3_BASE_IDX 5 |
29238 | #define regBIF_CFG_DEV0_EPF7_1_BASE_ADDR_4 0x3fff80801c07 |
29239 | #define regBIF_CFG_DEV0_EPF7_1_BASE_ADDR_4_BASE_IDX 5 |
29240 | #define regBIF_CFG_DEV0_EPF7_1_BASE_ADDR_5 0x3fff80801c08 |
29241 | #define regBIF_CFG_DEV0_EPF7_1_BASE_ADDR_5_BASE_IDX 5 |
29242 | #define regBIF_CFG_DEV0_EPF7_1_BASE_ADDR_6 0x3fff80801c09 |
29243 | #define regBIF_CFG_DEV0_EPF7_1_BASE_ADDR_6_BASE_IDX 5 |
29244 | #define regBIF_CFG_DEV0_EPF7_1_CARDBUS_CIS_PTR 0x3fff80801c0a |
29245 | #define regBIF_CFG_DEV0_EPF7_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
29246 | #define regBIF_CFG_DEV0_EPF7_1_ADAPTER_ID 0x3fff80801c0b |
29247 | #define regBIF_CFG_DEV0_EPF7_1_ADAPTER_ID_BASE_IDX 5 |
29248 | #define regBIF_CFG_DEV0_EPF7_1_ROM_BASE_ADDR 0x3fff80801c0c |
29249 | #define regBIF_CFG_DEV0_EPF7_1_ROM_BASE_ADDR_BASE_IDX 5 |
29250 | #define regBIF_CFG_DEV0_EPF7_1_CAP_PTR 0x3fff80801c0d |
29251 | #define regBIF_CFG_DEV0_EPF7_1_CAP_PTR_BASE_IDX 5 |
29252 | #define regBIF_CFG_DEV0_EPF7_1_INTERRUPT_LINE 0x3fff80801c0f |
29253 | #define regBIF_CFG_DEV0_EPF7_1_INTERRUPT_LINE_BASE_IDX 5 |
29254 | #define regBIF_CFG_DEV0_EPF7_1_INTERRUPT_PIN 0x3fff80801c0f |
29255 | #define regBIF_CFG_DEV0_EPF7_1_INTERRUPT_PIN_BASE_IDX 5 |
29256 | #define regBIF_CFG_DEV0_EPF7_1_MIN_GRANT 0x3fff80801c0f |
29257 | #define regBIF_CFG_DEV0_EPF7_1_MIN_GRANT_BASE_IDX 5 |
29258 | #define regBIF_CFG_DEV0_EPF7_1_MAX_LATENCY 0x3fff80801c0f |
29259 | #define regBIF_CFG_DEV0_EPF7_1_MAX_LATENCY_BASE_IDX 5 |
29260 | #define regBIF_CFG_DEV0_EPF7_1_VENDOR_CAP_LIST 0x3fff80801c12 |
29261 | #define regBIF_CFG_DEV0_EPF7_1_VENDOR_CAP_LIST_BASE_IDX 5 |
29262 | #define regBIF_CFG_DEV0_EPF7_1_ADAPTER_ID_W 0x3fff80801c13 |
29263 | #define regBIF_CFG_DEV0_EPF7_1_ADAPTER_ID_W_BASE_IDX 5 |
29264 | #define regBIF_CFG_DEV0_EPF7_1_PMI_CAP_LIST 0x3fff80801c14 |
29265 | #define regBIF_CFG_DEV0_EPF7_1_PMI_CAP_LIST_BASE_IDX 5 |
29266 | #define regBIF_CFG_DEV0_EPF7_1_PMI_CAP 0x3fff80801c14 |
29267 | #define regBIF_CFG_DEV0_EPF7_1_PMI_CAP_BASE_IDX 5 |
29268 | #define regBIF_CFG_DEV0_EPF7_1_PMI_STATUS_CNTL 0x3fff80801c15 |
29269 | #define regBIF_CFG_DEV0_EPF7_1_PMI_STATUS_CNTL_BASE_IDX 5 |
29270 | #define regBIF_CFG_DEV0_EPF7_1_SBRN 0x3fff80801c18 |
29271 | #define regBIF_CFG_DEV0_EPF7_1_SBRN_BASE_IDX 5 |
29272 | #define regBIF_CFG_DEV0_EPF7_1_FLADJ 0x3fff80801c18 |
29273 | #define regBIF_CFG_DEV0_EPF7_1_FLADJ_BASE_IDX 5 |
29274 | #define regBIF_CFG_DEV0_EPF7_1_DBESL_DBESLD 0x3fff80801c18 |
29275 | #define regBIF_CFG_DEV0_EPF7_1_DBESL_DBESLD_BASE_IDX 5 |
29276 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_CAP_LIST 0x3fff80801c19 |
29277 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_CAP_LIST_BASE_IDX 5 |
29278 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_CAP 0x3fff80801c19 |
29279 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_CAP_BASE_IDX 5 |
29280 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_CAP 0x3fff80801c1a |
29281 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_CAP_BASE_IDX 5 |
29282 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_CNTL 0x3fff80801c1b |
29283 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_CNTL_BASE_IDX 5 |
29284 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_STATUS 0x3fff80801c1b |
29285 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_STATUS_BASE_IDX 5 |
29286 | #define regBIF_CFG_DEV0_EPF7_1_LINK_CAP 0x3fff80801c1c |
29287 | #define regBIF_CFG_DEV0_EPF7_1_LINK_CAP_BASE_IDX 5 |
29288 | #define regBIF_CFG_DEV0_EPF7_1_LINK_CNTL 0x3fff80801c1d |
29289 | #define regBIF_CFG_DEV0_EPF7_1_LINK_CNTL_BASE_IDX 5 |
29290 | #define regBIF_CFG_DEV0_EPF7_1_LINK_STATUS 0x3fff80801c1d |
29291 | #define regBIF_CFG_DEV0_EPF7_1_LINK_STATUS_BASE_IDX 5 |
29292 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_CAP2 0x3fff80801c22 |
29293 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_CAP2_BASE_IDX 5 |
29294 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_CNTL2 0x3fff80801c23 |
29295 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_CNTL2_BASE_IDX 5 |
29296 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_STATUS2 0x3fff80801c23 |
29297 | #define regBIF_CFG_DEV0_EPF7_1_DEVICE_STATUS2_BASE_IDX 5 |
29298 | #define regBIF_CFG_DEV0_EPF7_1_LINK_CAP2 0x3fff80801c24 |
29299 | #define regBIF_CFG_DEV0_EPF7_1_LINK_CAP2_BASE_IDX 5 |
29300 | #define regBIF_CFG_DEV0_EPF7_1_LINK_CNTL2 0x3fff80801c25 |
29301 | #define regBIF_CFG_DEV0_EPF7_1_LINK_CNTL2_BASE_IDX 5 |
29302 | #define regBIF_CFG_DEV0_EPF7_1_LINK_STATUS2 0x3fff80801c25 |
29303 | #define regBIF_CFG_DEV0_EPF7_1_LINK_STATUS2_BASE_IDX 5 |
29304 | #define regBIF_CFG_DEV0_EPF7_1_MSI_CAP_LIST 0x3fff80801c28 |
29305 | #define regBIF_CFG_DEV0_EPF7_1_MSI_CAP_LIST_BASE_IDX 5 |
29306 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MSG_CNTL 0x3fff80801c28 |
29307 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MSG_CNTL_BASE_IDX 5 |
29308 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MSG_ADDR_LO 0x3fff80801c29 |
29309 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
29310 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MSG_ADDR_HI 0x3fff80801c2a |
29311 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
29312 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MSG_DATA 0x3fff80801c2a |
29313 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MSG_DATA_BASE_IDX 5 |
29314 | #define regBIF_CFG_DEV0_EPF7_1_MSI_EXT_MSG_DATA 0x3fff80801c2a |
29315 | #define regBIF_CFG_DEV0_EPF7_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
29316 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MASK 0x3fff80801c2b |
29317 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MASK_BASE_IDX 5 |
29318 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MSG_DATA_64 0x3fff80801c2b |
29319 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MSG_DATA_64_BASE_IDX 5 |
29320 | #define regBIF_CFG_DEV0_EPF7_1_MSI_EXT_MSG_DATA_64 0x3fff80801c2b |
29321 | #define regBIF_CFG_DEV0_EPF7_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
29322 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MASK_64 0x3fff80801c2c |
29323 | #define regBIF_CFG_DEV0_EPF7_1_MSI_MASK_64_BASE_IDX 5 |
29324 | #define regBIF_CFG_DEV0_EPF7_1_MSI_PENDING 0x3fff80801c2c |
29325 | #define regBIF_CFG_DEV0_EPF7_1_MSI_PENDING_BASE_IDX 5 |
29326 | #define regBIF_CFG_DEV0_EPF7_1_MSI_PENDING_64 0x3fff80801c2d |
29327 | #define regBIF_CFG_DEV0_EPF7_1_MSI_PENDING_64_BASE_IDX 5 |
29328 | #define regBIF_CFG_DEV0_EPF7_1_MSIX_CAP_LIST 0x3fff80801c30 |
29329 | #define regBIF_CFG_DEV0_EPF7_1_MSIX_CAP_LIST_BASE_IDX 5 |
29330 | #define regBIF_CFG_DEV0_EPF7_1_MSIX_MSG_CNTL 0x3fff80801c30 |
29331 | #define regBIF_CFG_DEV0_EPF7_1_MSIX_MSG_CNTL_BASE_IDX 5 |
29332 | #define regBIF_CFG_DEV0_EPF7_1_MSIX_TABLE 0x3fff80801c31 |
29333 | #define regBIF_CFG_DEV0_EPF7_1_MSIX_TABLE_BASE_IDX 5 |
29334 | #define regBIF_CFG_DEV0_EPF7_1_MSIX_PBA 0x3fff80801c32 |
29335 | #define regBIF_CFG_DEV0_EPF7_1_MSIX_PBA_BASE_IDX 5 |
29336 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80801c40 |
29337 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
29338 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80801c41 |
29339 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
29340 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_VENDOR_SPECIFIC1 0x3fff80801c42 |
29341 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
29342 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_VENDOR_SPECIFIC2 0x3fff80801c43 |
29343 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
29344 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80801c54 |
29345 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
29346 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_UNCORR_ERR_STATUS 0x3fff80801c55 |
29347 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
29348 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_UNCORR_ERR_MASK 0x3fff80801c56 |
29349 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
29350 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80801c57 |
29351 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
29352 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_CORR_ERR_STATUS 0x3fff80801c58 |
29353 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
29354 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_CORR_ERR_MASK 0x3fff80801c59 |
29355 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
29356 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff80801c5a |
29357 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
29358 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_HDR_LOG0 0x3fff80801c5b |
29359 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_HDR_LOG0_BASE_IDX 5 |
29360 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_HDR_LOG1 0x3fff80801c5c |
29361 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_HDR_LOG1_BASE_IDX 5 |
29362 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_HDR_LOG2 0x3fff80801c5d |
29363 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_HDR_LOG2_BASE_IDX 5 |
29364 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_HDR_LOG3 0x3fff80801c5e |
29365 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_HDR_LOG3_BASE_IDX 5 |
29366 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TLP_PREFIX_LOG0 0x3fff80801c62 |
29367 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
29368 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TLP_PREFIX_LOG1 0x3fff80801c63 |
29369 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
29370 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TLP_PREFIX_LOG2 0x3fff80801c64 |
29371 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
29372 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TLP_PREFIX_LOG3 0x3fff80801c65 |
29373 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
29374 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80801c80 |
29375 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
29376 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR1_CAP 0x3fff80801c81 |
29377 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR1_CAP_BASE_IDX 5 |
29378 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR1_CNTL 0x3fff80801c82 |
29379 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
29380 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR2_CAP 0x3fff80801c83 |
29381 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR2_CAP_BASE_IDX 5 |
29382 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR2_CNTL 0x3fff80801c84 |
29383 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
29384 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR3_CAP 0x3fff80801c85 |
29385 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR3_CAP_BASE_IDX 5 |
29386 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR3_CNTL 0x3fff80801c86 |
29387 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
29388 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR4_CAP 0x3fff80801c87 |
29389 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR4_CAP_BASE_IDX 5 |
29390 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR4_CNTL 0x3fff80801c88 |
29391 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
29392 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR5_CAP 0x3fff80801c89 |
29393 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR5_CAP_BASE_IDX 5 |
29394 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR5_CNTL 0x3fff80801c8a |
29395 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
29396 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR6_CAP 0x3fff80801c8b |
29397 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR6_CAP_BASE_IDX 5 |
29398 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR6_CNTL 0x3fff80801c8c |
29399 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
29400 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80801c90 |
29401 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
29402 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80801c91 |
29403 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
29404 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PWR_BUDGET_DATA 0x3fff80801c92 |
29405 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
29406 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PWR_BUDGET_CAP 0x3fff80801c93 |
29407 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
29408 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80801c94 |
29409 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
29410 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_CAP 0x3fff80801c95 |
29411 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_CAP_BASE_IDX 5 |
29412 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80801c96 |
29413 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
29414 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_STATUS 0x3fff80801c97 |
29415 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_STATUS_BASE_IDX 5 |
29416 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_CNTL 0x3fff80801c97 |
29417 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_CNTL_BASE_IDX 5 |
29418 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80801c98 |
29419 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
29420 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80801c98 |
29421 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
29422 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80801c98 |
29423 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
29424 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80801c98 |
29425 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
29426 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80801c99 |
29427 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
29428 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80801c99 |
29429 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
29430 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80801c99 |
29431 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
29432 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80801c99 |
29433 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
29434 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ACS_ENH_CAP_LIST 0x3fff80801ca8 |
29435 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
29436 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ACS_CAP 0x3fff80801ca9 |
29437 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ACS_CAP_BASE_IDX 5 |
29438 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ACS_CNTL 0x3fff80801ca9 |
29439 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ACS_CNTL_BASE_IDX 5 |
29440 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PASID_ENH_CAP_LIST 0x3fff80801cb4 |
29441 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
29442 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PASID_CAP 0x3fff80801cb5 |
29443 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PASID_CAP_BASE_IDX 5 |
29444 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PASID_CNTL 0x3fff80801cb5 |
29445 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_PASID_CNTL_BASE_IDX 5 |
29446 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ARI_ENH_CAP_LIST 0x3fff80801cca |
29447 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
29448 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ARI_CAP 0x3fff80801ccb |
29449 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ARI_CAP_BASE_IDX 5 |
29450 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ARI_CNTL 0x3fff80801ccb |
29451 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_ARI_CNTL_BASE_IDX 5 |
29452 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff80801cdc |
29453 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
29454 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_REQR_CAP 0x3fff80801cdd |
29455 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
29456 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_REQR_CNTL 0x3fff80801cde |
29457 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
29458 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_0 0x3fff80801cdf |
29459 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
29460 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_1 0x3fff80801cdf |
29461 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
29462 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_2 0x3fff80801ce0 |
29463 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
29464 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_3 0x3fff80801ce0 |
29465 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
29466 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_4 0x3fff80801ce1 |
29467 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
29468 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_5 0x3fff80801ce1 |
29469 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
29470 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_6 0x3fff80801ce2 |
29471 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
29472 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_7 0x3fff80801ce2 |
29473 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
29474 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_8 0x3fff80801ce3 |
29475 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
29476 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_9 0x3fff80801ce3 |
29477 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
29478 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_10 0x3fff80801ce4 |
29479 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
29480 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_11 0x3fff80801ce4 |
29481 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
29482 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_12 0x3fff80801ce5 |
29483 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
29484 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_13 0x3fff80801ce5 |
29485 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
29486 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_14 0x3fff80801ce6 |
29487 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
29488 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_15 0x3fff80801ce6 |
29489 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
29490 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_16 0x3fff80801ce7 |
29491 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
29492 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_17 0x3fff80801ce7 |
29493 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
29494 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_18 0x3fff80801ce8 |
29495 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
29496 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_19 0x3fff80801ce8 |
29497 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
29498 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_20 0x3fff80801ce9 |
29499 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
29500 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_21 0x3fff80801ce9 |
29501 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
29502 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_22 0x3fff80801cea |
29503 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
29504 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_23 0x3fff80801cea |
29505 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
29506 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_24 0x3fff80801ceb |
29507 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
29508 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_25 0x3fff80801ceb |
29509 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
29510 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_26 0x3fff80801cec |
29511 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
29512 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_27 0x3fff80801cec |
29513 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
29514 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_28 0x3fff80801ced |
29515 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
29516 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_29 0x3fff80801ced |
29517 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
29518 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_30 0x3fff80801cee |
29519 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
29520 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_31 0x3fff80801cee |
29521 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
29522 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_32 0x3fff80801cef |
29523 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
29524 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_33 0x3fff80801cef |
29525 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
29526 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_34 0x3fff80801cf0 |
29527 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
29528 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_35 0x3fff80801cf0 |
29529 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
29530 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_36 0x3fff80801cf1 |
29531 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
29532 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_37 0x3fff80801cf1 |
29533 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
29534 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_38 0x3fff80801cf2 |
29535 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
29536 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_39 0x3fff80801cf2 |
29537 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
29538 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_40 0x3fff80801cf3 |
29539 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
29540 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_41 0x3fff80801cf3 |
29541 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
29542 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_42 0x3fff80801cf4 |
29543 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
29544 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_43 0x3fff80801cf4 |
29545 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
29546 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_44 0x3fff80801cf5 |
29547 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
29548 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_45 0x3fff80801cf5 |
29549 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
29550 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_46 0x3fff80801cf6 |
29551 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
29552 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_47 0x3fff80801cf6 |
29553 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
29554 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_48 0x3fff80801cf7 |
29555 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
29556 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_49 0x3fff80801cf7 |
29557 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
29558 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_50 0x3fff80801cf8 |
29559 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
29560 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_51 0x3fff80801cf8 |
29561 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
29562 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_52 0x3fff80801cf9 |
29563 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
29564 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_53 0x3fff80801cf9 |
29565 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
29566 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_54 0x3fff80801cfa |
29567 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
29568 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_55 0x3fff80801cfa |
29569 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
29570 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_56 0x3fff80801cfb |
29571 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
29572 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_57 0x3fff80801cfb |
29573 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
29574 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_58 0x3fff80801cfc |
29575 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
29576 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_59 0x3fff80801cfc |
29577 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
29578 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_60 0x3fff80801cfd |
29579 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
29580 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_61 0x3fff80801cfd |
29581 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
29582 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_62 0x3fff80801cfe |
29583 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
29584 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_63 0x3fff80801cfe |
29585 | #define regBIF_CFG_DEV0_EPF7_1_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
29586 | |
29587 | |
29588 | // addressBlock: nbio_nbif0_bif_cfg_dev1_epf0_bifcfgdecp |
29589 | // base address: 0xfffe12300000 |
29590 | #define regBIF_CFG_DEV1_EPF0_1_VENDOR_ID 0x3fff80880000 |
29591 | #define regBIF_CFG_DEV1_EPF0_1_VENDOR_ID_BASE_IDX 5 |
29592 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_ID 0x3fff80880000 |
29593 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_ID_BASE_IDX 5 |
29594 | #define regBIF_CFG_DEV1_EPF0_1_COMMAND 0x3fff80880001 |
29595 | #define regBIF_CFG_DEV1_EPF0_1_COMMAND_BASE_IDX 5 |
29596 | #define regBIF_CFG_DEV1_EPF0_1_STATUS 0x3fff80880001 |
29597 | #define regBIF_CFG_DEV1_EPF0_1_STATUS_BASE_IDX 5 |
29598 | #define regBIF_CFG_DEV1_EPF0_1_REVISION_ID 0x3fff80880002 |
29599 | #define regBIF_CFG_DEV1_EPF0_1_REVISION_ID_BASE_IDX 5 |
29600 | #define regBIF_CFG_DEV1_EPF0_1_PROG_INTERFACE 0x3fff80880002 |
29601 | #define regBIF_CFG_DEV1_EPF0_1_PROG_INTERFACE_BASE_IDX 5 |
29602 | #define regBIF_CFG_DEV1_EPF0_1_SUB_CLASS 0x3fff80880002 |
29603 | #define regBIF_CFG_DEV1_EPF0_1_SUB_CLASS_BASE_IDX 5 |
29604 | #define regBIF_CFG_DEV1_EPF0_1_BASE_CLASS 0x3fff80880002 |
29605 | #define regBIF_CFG_DEV1_EPF0_1_BASE_CLASS_BASE_IDX 5 |
29606 | #define regBIF_CFG_DEV1_EPF0_1_CACHE_LINE 0x3fff80880003 |
29607 | #define regBIF_CFG_DEV1_EPF0_1_CACHE_LINE_BASE_IDX 5 |
29608 | #define regBIF_CFG_DEV1_EPF0_1_LATENCY 0x3fff80880003 |
29609 | #define regBIF_CFG_DEV1_EPF0_1_LATENCY_BASE_IDX 5 |
29610 | #define 0x3fff80880003 |
29611 | #define 5 |
29612 | #define regBIF_CFG_DEV1_EPF0_1_BIST 0x3fff80880003 |
29613 | #define regBIF_CFG_DEV1_EPF0_1_BIST_BASE_IDX 5 |
29614 | #define regBIF_CFG_DEV1_EPF0_1_BASE_ADDR_1 0x3fff80880004 |
29615 | #define regBIF_CFG_DEV1_EPF0_1_BASE_ADDR_1_BASE_IDX 5 |
29616 | #define regBIF_CFG_DEV1_EPF0_1_BASE_ADDR_2 0x3fff80880005 |
29617 | #define regBIF_CFG_DEV1_EPF0_1_BASE_ADDR_2_BASE_IDX 5 |
29618 | #define regBIF_CFG_DEV1_EPF0_1_BASE_ADDR_3 0x3fff80880006 |
29619 | #define regBIF_CFG_DEV1_EPF0_1_BASE_ADDR_3_BASE_IDX 5 |
29620 | #define regBIF_CFG_DEV1_EPF0_1_BASE_ADDR_4 0x3fff80880007 |
29621 | #define regBIF_CFG_DEV1_EPF0_1_BASE_ADDR_4_BASE_IDX 5 |
29622 | #define regBIF_CFG_DEV1_EPF0_1_BASE_ADDR_5 0x3fff80880008 |
29623 | #define regBIF_CFG_DEV1_EPF0_1_BASE_ADDR_5_BASE_IDX 5 |
29624 | #define regBIF_CFG_DEV1_EPF0_1_BASE_ADDR_6 0x3fff80880009 |
29625 | #define regBIF_CFG_DEV1_EPF0_1_BASE_ADDR_6_BASE_IDX 5 |
29626 | #define regBIF_CFG_DEV1_EPF0_1_CARDBUS_CIS_PTR 0x3fff8088000a |
29627 | #define regBIF_CFG_DEV1_EPF0_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
29628 | #define regBIF_CFG_DEV1_EPF0_1_ADAPTER_ID 0x3fff8088000b |
29629 | #define regBIF_CFG_DEV1_EPF0_1_ADAPTER_ID_BASE_IDX 5 |
29630 | #define regBIF_CFG_DEV1_EPF0_1_ROM_BASE_ADDR 0x3fff8088000c |
29631 | #define regBIF_CFG_DEV1_EPF0_1_ROM_BASE_ADDR_BASE_IDX 5 |
29632 | #define regBIF_CFG_DEV1_EPF0_1_CAP_PTR 0x3fff8088000d |
29633 | #define regBIF_CFG_DEV1_EPF0_1_CAP_PTR_BASE_IDX 5 |
29634 | #define regBIF_CFG_DEV1_EPF0_1_INTERRUPT_LINE 0x3fff8088000f |
29635 | #define regBIF_CFG_DEV1_EPF0_1_INTERRUPT_LINE_BASE_IDX 5 |
29636 | #define regBIF_CFG_DEV1_EPF0_1_INTERRUPT_PIN 0x3fff8088000f |
29637 | #define regBIF_CFG_DEV1_EPF0_1_INTERRUPT_PIN_BASE_IDX 5 |
29638 | #define regBIF_CFG_DEV1_EPF0_1_MIN_GRANT 0x3fff8088000f |
29639 | #define regBIF_CFG_DEV1_EPF0_1_MIN_GRANT_BASE_IDX 5 |
29640 | #define regBIF_CFG_DEV1_EPF0_1_MAX_LATENCY 0x3fff8088000f |
29641 | #define regBIF_CFG_DEV1_EPF0_1_MAX_LATENCY_BASE_IDX 5 |
29642 | #define regBIF_CFG_DEV1_EPF0_1_VENDOR_CAP_LIST 0x3fff80880012 |
29643 | #define regBIF_CFG_DEV1_EPF0_1_VENDOR_CAP_LIST_BASE_IDX 5 |
29644 | #define regBIF_CFG_DEV1_EPF0_1_ADAPTER_ID_W 0x3fff80880013 |
29645 | #define regBIF_CFG_DEV1_EPF0_1_ADAPTER_ID_W_BASE_IDX 5 |
29646 | #define regBIF_CFG_DEV1_EPF0_1_PMI_CAP_LIST 0x3fff80880014 |
29647 | #define regBIF_CFG_DEV1_EPF0_1_PMI_CAP_LIST_BASE_IDX 5 |
29648 | #define regBIF_CFG_DEV1_EPF0_1_PMI_CAP 0x3fff80880014 |
29649 | #define regBIF_CFG_DEV1_EPF0_1_PMI_CAP_BASE_IDX 5 |
29650 | #define regBIF_CFG_DEV1_EPF0_1_PMI_STATUS_CNTL 0x3fff80880015 |
29651 | #define regBIF_CFG_DEV1_EPF0_1_PMI_STATUS_CNTL_BASE_IDX 5 |
29652 | #define regBIF_CFG_DEV1_EPF0_1_SBRN 0x3fff80880018 |
29653 | #define regBIF_CFG_DEV1_EPF0_1_SBRN_BASE_IDX 5 |
29654 | #define regBIF_CFG_DEV1_EPF0_1_FLADJ 0x3fff80880018 |
29655 | #define regBIF_CFG_DEV1_EPF0_1_FLADJ_BASE_IDX 5 |
29656 | #define regBIF_CFG_DEV1_EPF0_1_DBESL_DBESLD 0x3fff80880018 |
29657 | #define regBIF_CFG_DEV1_EPF0_1_DBESL_DBESLD_BASE_IDX 5 |
29658 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_CAP_LIST 0x3fff80880019 |
29659 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_CAP_LIST_BASE_IDX 5 |
29660 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_CAP 0x3fff80880019 |
29661 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_CAP_BASE_IDX 5 |
29662 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_CAP 0x3fff8088001a |
29663 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_CAP_BASE_IDX 5 |
29664 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_CNTL 0x3fff8088001b |
29665 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_CNTL_BASE_IDX 5 |
29666 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_STATUS 0x3fff8088001b |
29667 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_STATUS_BASE_IDX 5 |
29668 | #define regBIF_CFG_DEV1_EPF0_1_LINK_CAP 0x3fff8088001c |
29669 | #define regBIF_CFG_DEV1_EPF0_1_LINK_CAP_BASE_IDX 5 |
29670 | #define regBIF_CFG_DEV1_EPF0_1_LINK_CNTL 0x3fff8088001d |
29671 | #define regBIF_CFG_DEV1_EPF0_1_LINK_CNTL_BASE_IDX 5 |
29672 | #define regBIF_CFG_DEV1_EPF0_1_LINK_STATUS 0x3fff8088001d |
29673 | #define regBIF_CFG_DEV1_EPF0_1_LINK_STATUS_BASE_IDX 5 |
29674 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_CAP2 0x3fff80880022 |
29675 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_CAP2_BASE_IDX 5 |
29676 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_CNTL2 0x3fff80880023 |
29677 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_CNTL2_BASE_IDX 5 |
29678 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_STATUS2 0x3fff80880023 |
29679 | #define regBIF_CFG_DEV1_EPF0_1_DEVICE_STATUS2_BASE_IDX 5 |
29680 | #define regBIF_CFG_DEV1_EPF0_1_LINK_CAP2 0x3fff80880024 |
29681 | #define regBIF_CFG_DEV1_EPF0_1_LINK_CAP2_BASE_IDX 5 |
29682 | #define regBIF_CFG_DEV1_EPF0_1_LINK_CNTL2 0x3fff80880025 |
29683 | #define regBIF_CFG_DEV1_EPF0_1_LINK_CNTL2_BASE_IDX 5 |
29684 | #define regBIF_CFG_DEV1_EPF0_1_LINK_STATUS2 0x3fff80880025 |
29685 | #define regBIF_CFG_DEV1_EPF0_1_LINK_STATUS2_BASE_IDX 5 |
29686 | #define regBIF_CFG_DEV1_EPF0_1_MSI_CAP_LIST 0x3fff80880028 |
29687 | #define regBIF_CFG_DEV1_EPF0_1_MSI_CAP_LIST_BASE_IDX 5 |
29688 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MSG_CNTL 0x3fff80880028 |
29689 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MSG_CNTL_BASE_IDX 5 |
29690 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MSG_ADDR_LO 0x3fff80880029 |
29691 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
29692 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MSG_ADDR_HI 0x3fff8088002a |
29693 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
29694 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MSG_DATA 0x3fff8088002a |
29695 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MSG_DATA_BASE_IDX 5 |
29696 | #define regBIF_CFG_DEV1_EPF0_1_MSI_EXT_MSG_DATA 0x3fff8088002a |
29697 | #define regBIF_CFG_DEV1_EPF0_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
29698 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MASK 0x3fff8088002b |
29699 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MASK_BASE_IDX 5 |
29700 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MSG_DATA_64 0x3fff8088002b |
29701 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MSG_DATA_64_BASE_IDX 5 |
29702 | #define regBIF_CFG_DEV1_EPF0_1_MSI_EXT_MSG_DATA_64 0x3fff8088002b |
29703 | #define regBIF_CFG_DEV1_EPF0_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
29704 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MASK_64 0x3fff8088002c |
29705 | #define regBIF_CFG_DEV1_EPF0_1_MSI_MASK_64_BASE_IDX 5 |
29706 | #define regBIF_CFG_DEV1_EPF0_1_MSI_PENDING 0x3fff8088002c |
29707 | #define regBIF_CFG_DEV1_EPF0_1_MSI_PENDING_BASE_IDX 5 |
29708 | #define regBIF_CFG_DEV1_EPF0_1_MSI_PENDING_64 0x3fff8088002d |
29709 | #define regBIF_CFG_DEV1_EPF0_1_MSI_PENDING_64_BASE_IDX 5 |
29710 | #define regBIF_CFG_DEV1_EPF0_1_MSIX_CAP_LIST 0x3fff80880030 |
29711 | #define regBIF_CFG_DEV1_EPF0_1_MSIX_CAP_LIST_BASE_IDX 5 |
29712 | #define regBIF_CFG_DEV1_EPF0_1_MSIX_MSG_CNTL 0x3fff80880030 |
29713 | #define regBIF_CFG_DEV1_EPF0_1_MSIX_MSG_CNTL_BASE_IDX 5 |
29714 | #define regBIF_CFG_DEV1_EPF0_1_MSIX_TABLE 0x3fff80880031 |
29715 | #define regBIF_CFG_DEV1_EPF0_1_MSIX_TABLE_BASE_IDX 5 |
29716 | #define regBIF_CFG_DEV1_EPF0_1_MSIX_PBA 0x3fff80880032 |
29717 | #define regBIF_CFG_DEV1_EPF0_1_MSIX_PBA_BASE_IDX 5 |
29718 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80880040 |
29719 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
29720 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80880041 |
29721 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
29722 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VENDOR_SPECIFIC1 0x3fff80880042 |
29723 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
29724 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VENDOR_SPECIFIC2 0x3fff80880043 |
29725 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
29726 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC_ENH_CAP_LIST 0x3fff80880044 |
29727 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
29728 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PORT_VC_CAP_REG1 0x3fff80880045 |
29729 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
29730 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PORT_VC_CAP_REG2 0x3fff80880046 |
29731 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
29732 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PORT_VC_CNTL 0x3fff80880047 |
29733 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
29734 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PORT_VC_STATUS 0x3fff80880047 |
29735 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
29736 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC0_RESOURCE_CAP 0x3fff80880048 |
29737 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
29738 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC0_RESOURCE_CNTL 0x3fff80880049 |
29739 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
29740 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC0_RESOURCE_STATUS 0x3fff8088004a |
29741 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
29742 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC1_RESOURCE_CAP 0x3fff8088004b |
29743 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
29744 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC1_RESOURCE_CNTL 0x3fff8088004c |
29745 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
29746 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC1_RESOURCE_STATUS 0x3fff8088004d |
29747 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
29748 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80880054 |
29749 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
29750 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_UNCORR_ERR_STATUS 0x3fff80880055 |
29751 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
29752 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_UNCORR_ERR_MASK 0x3fff80880056 |
29753 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
29754 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80880057 |
29755 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
29756 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_CORR_ERR_STATUS 0x3fff80880058 |
29757 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
29758 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_CORR_ERR_MASK 0x3fff80880059 |
29759 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
29760 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff8088005a |
29761 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
29762 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_HDR_LOG0 0x3fff8088005b |
29763 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_HDR_LOG0_BASE_IDX 5 |
29764 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_HDR_LOG1 0x3fff8088005c |
29765 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_HDR_LOG1_BASE_IDX 5 |
29766 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_HDR_LOG2 0x3fff8088005d |
29767 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_HDR_LOG2_BASE_IDX 5 |
29768 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_HDR_LOG3 0x3fff8088005e |
29769 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_HDR_LOG3_BASE_IDX 5 |
29770 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TLP_PREFIX_LOG0 0x3fff80880062 |
29771 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
29772 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TLP_PREFIX_LOG1 0x3fff80880063 |
29773 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
29774 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TLP_PREFIX_LOG2 0x3fff80880064 |
29775 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
29776 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TLP_PREFIX_LOG3 0x3fff80880065 |
29777 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
29778 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80880080 |
29779 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
29780 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR1_CAP 0x3fff80880081 |
29781 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR1_CAP_BASE_IDX 5 |
29782 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR1_CNTL 0x3fff80880082 |
29783 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
29784 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR2_CAP 0x3fff80880083 |
29785 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR2_CAP_BASE_IDX 5 |
29786 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR2_CNTL 0x3fff80880084 |
29787 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
29788 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR3_CAP 0x3fff80880085 |
29789 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR3_CAP_BASE_IDX 5 |
29790 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR3_CNTL 0x3fff80880086 |
29791 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
29792 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR4_CAP 0x3fff80880087 |
29793 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR4_CAP_BASE_IDX 5 |
29794 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR4_CNTL 0x3fff80880088 |
29795 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
29796 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR5_CAP 0x3fff80880089 |
29797 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR5_CAP_BASE_IDX 5 |
29798 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR5_CNTL 0x3fff8088008a |
29799 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
29800 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR6_CAP 0x3fff8088008b |
29801 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR6_CAP_BASE_IDX 5 |
29802 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR6_CNTL 0x3fff8088008c |
29803 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
29804 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80880090 |
29805 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
29806 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80880091 |
29807 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
29808 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PWR_BUDGET_DATA 0x3fff80880092 |
29809 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
29810 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PWR_BUDGET_CAP 0x3fff80880093 |
29811 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
29812 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80880094 |
29813 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
29814 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_CAP 0x3fff80880095 |
29815 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_CAP_BASE_IDX 5 |
29816 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80880096 |
29817 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
29818 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_STATUS 0x3fff80880097 |
29819 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_STATUS_BASE_IDX 5 |
29820 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_CNTL 0x3fff80880097 |
29821 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_CNTL_BASE_IDX 5 |
29822 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80880098 |
29823 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
29824 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80880098 |
29825 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
29826 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80880098 |
29827 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
29828 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80880098 |
29829 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
29830 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80880099 |
29831 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
29832 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80880099 |
29833 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
29834 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80880099 |
29835 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
29836 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80880099 |
29837 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
29838 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff8088009c |
29839 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
29840 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LINK_CNTL3 0x3fff8088009d |
29841 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LINK_CNTL3_BASE_IDX 5 |
29842 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_ERROR_STATUS 0x3fff8088009e |
29843 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
29844 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff8088009f |
29845 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
29846 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff8088009f |
29847 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
29848 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff808800a0 |
29849 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
29850 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff808800a0 |
29851 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
29852 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff808800a1 |
29853 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
29854 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff808800a1 |
29855 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
29856 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff808800a2 |
29857 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
29858 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff808800a2 |
29859 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
29860 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff808800a3 |
29861 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
29862 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff808800a3 |
29863 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
29864 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff808800a4 |
29865 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
29866 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff808800a4 |
29867 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
29868 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff808800a5 |
29869 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
29870 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff808800a5 |
29871 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
29872 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff808800a6 |
29873 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
29874 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff808800a6 |
29875 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
29876 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ACS_ENH_CAP_LIST 0x3fff808800a8 |
29877 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
29878 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ACS_CAP 0x3fff808800a9 |
29879 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ACS_CAP_BASE_IDX 5 |
29880 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ACS_CNTL 0x3fff808800a9 |
29881 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ACS_CNTL_BASE_IDX 5 |
29882 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PASID_ENH_CAP_LIST 0x3fff808800b4 |
29883 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
29884 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PASID_CAP 0x3fff808800b5 |
29885 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PASID_CAP_BASE_IDX 5 |
29886 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PASID_CNTL 0x3fff808800b5 |
29887 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PASID_CNTL_BASE_IDX 5 |
29888 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LTR_ENH_CAP_LIST 0x3fff808800c8 |
29889 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LTR_ENH_CAP_LIST_BASE_IDX 5 |
29890 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LTR_CAP 0x3fff808800c9 |
29891 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_LTR_CAP_BASE_IDX 5 |
29892 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ARI_ENH_CAP_LIST 0x3fff808800ca |
29893 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
29894 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ARI_CAP 0x3fff808800cb |
29895 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ARI_CAP_BASE_IDX 5 |
29896 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ARI_CNTL 0x3fff808800cb |
29897 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_ARI_CNTL_BASE_IDX 5 |
29898 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff808800dc |
29899 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
29900 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_REQR_CAP 0x3fff808800dd |
29901 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
29902 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_REQR_CNTL 0x3fff808800de |
29903 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
29904 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_0 0x3fff808800df |
29905 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
29906 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_1 0x3fff808800df |
29907 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
29908 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_2 0x3fff808800e0 |
29909 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
29910 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_3 0x3fff808800e0 |
29911 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
29912 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_4 0x3fff808800e1 |
29913 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
29914 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_5 0x3fff808800e1 |
29915 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
29916 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_6 0x3fff808800e2 |
29917 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
29918 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_7 0x3fff808800e2 |
29919 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
29920 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_8 0x3fff808800e3 |
29921 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
29922 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_9 0x3fff808800e3 |
29923 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
29924 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_10 0x3fff808800e4 |
29925 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
29926 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_11 0x3fff808800e4 |
29927 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
29928 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_12 0x3fff808800e5 |
29929 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
29930 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_13 0x3fff808800e5 |
29931 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
29932 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_14 0x3fff808800e6 |
29933 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
29934 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_15 0x3fff808800e6 |
29935 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
29936 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_16 0x3fff808800e7 |
29937 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
29938 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_17 0x3fff808800e7 |
29939 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
29940 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_18 0x3fff808800e8 |
29941 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
29942 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_19 0x3fff808800e8 |
29943 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
29944 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_20 0x3fff808800e9 |
29945 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
29946 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_21 0x3fff808800e9 |
29947 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
29948 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_22 0x3fff808800ea |
29949 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
29950 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_23 0x3fff808800ea |
29951 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
29952 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_24 0x3fff808800eb |
29953 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
29954 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_25 0x3fff808800eb |
29955 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
29956 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_26 0x3fff808800ec |
29957 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
29958 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_27 0x3fff808800ec |
29959 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
29960 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_28 0x3fff808800ed |
29961 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
29962 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_29 0x3fff808800ed |
29963 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
29964 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_30 0x3fff808800ee |
29965 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
29966 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_31 0x3fff808800ee |
29967 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
29968 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_32 0x3fff808800ef |
29969 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
29970 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_33 0x3fff808800ef |
29971 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
29972 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_34 0x3fff808800f0 |
29973 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
29974 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_35 0x3fff808800f0 |
29975 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
29976 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_36 0x3fff808800f1 |
29977 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
29978 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_37 0x3fff808800f1 |
29979 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
29980 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_38 0x3fff808800f2 |
29981 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
29982 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_39 0x3fff808800f2 |
29983 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
29984 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_40 0x3fff808800f3 |
29985 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
29986 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_41 0x3fff808800f3 |
29987 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
29988 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_42 0x3fff808800f4 |
29989 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
29990 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_43 0x3fff808800f4 |
29991 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
29992 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_44 0x3fff808800f5 |
29993 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
29994 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_45 0x3fff808800f5 |
29995 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
29996 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_46 0x3fff808800f6 |
29997 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
29998 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_47 0x3fff808800f6 |
29999 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
30000 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_48 0x3fff808800f7 |
30001 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
30002 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_49 0x3fff808800f7 |
30003 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
30004 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_50 0x3fff808800f8 |
30005 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
30006 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_51 0x3fff808800f8 |
30007 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
30008 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_52 0x3fff808800f9 |
30009 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
30010 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_53 0x3fff808800f9 |
30011 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
30012 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_54 0x3fff808800fa |
30013 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
30014 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_55 0x3fff808800fa |
30015 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
30016 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_56 0x3fff808800fb |
30017 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
30018 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_57 0x3fff808800fb |
30019 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
30020 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_58 0x3fff808800fc |
30021 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
30022 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_59 0x3fff808800fc |
30023 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
30024 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_60 0x3fff808800fd |
30025 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
30026 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_61 0x3fff808800fd |
30027 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
30028 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_62 0x3fff808800fe |
30029 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
30030 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_63 0x3fff808800fe |
30031 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
30032 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DLF_ENH_CAP_LIST 0x3fff80880100 |
30033 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
30034 | #define regBIF_CFG_DEV1_EPF0_1_DATA_LINK_FEATURE_CAP 0x3fff80880101 |
30035 | #define regBIF_CFG_DEV1_EPF0_1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
30036 | #define regBIF_CFG_DEV1_EPF0_1_DATA_LINK_FEATURE_STATUS 0x3fff80880102 |
30037 | #define regBIF_CFG_DEV1_EPF0_1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
30038 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff80880104 |
30039 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
30040 | #define regBIF_CFG_DEV1_EPF0_1_LINK_CAP_16GT 0x3fff80880105 |
30041 | #define regBIF_CFG_DEV1_EPF0_1_LINK_CAP_16GT_BASE_IDX 5 |
30042 | #define regBIF_CFG_DEV1_EPF0_1_LINK_CNTL_16GT 0x3fff80880106 |
30043 | #define regBIF_CFG_DEV1_EPF0_1_LINK_CNTL_16GT_BASE_IDX 5 |
30044 | #define regBIF_CFG_DEV1_EPF0_1_LINK_STATUS_16GT 0x3fff80880107 |
30045 | #define regBIF_CFG_DEV1_EPF0_1_LINK_STATUS_16GT_BASE_IDX 5 |
30046 | #define regBIF_CFG_DEV1_EPF0_1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff80880108 |
30047 | #define regBIF_CFG_DEV1_EPF0_1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
30048 | #define regBIF_CFG_DEV1_EPF0_1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff80880109 |
30049 | #define regBIF_CFG_DEV1_EPF0_1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
30050 | #define regBIF_CFG_DEV1_EPF0_1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff8088010a |
30051 | #define regBIF_CFG_DEV1_EPF0_1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
30052 | #define regBIF_CFG_DEV1_EPF0_1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff8088010c |
30053 | #define regBIF_CFG_DEV1_EPF0_1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30054 | #define regBIF_CFG_DEV1_EPF0_1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff8088010c |
30055 | #define regBIF_CFG_DEV1_EPF0_1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30056 | #define regBIF_CFG_DEV1_EPF0_1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff8088010c |
30057 | #define regBIF_CFG_DEV1_EPF0_1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30058 | #define regBIF_CFG_DEV1_EPF0_1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff8088010c |
30059 | #define regBIF_CFG_DEV1_EPF0_1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30060 | #define regBIF_CFG_DEV1_EPF0_1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff8088010d |
30061 | #define regBIF_CFG_DEV1_EPF0_1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30062 | #define regBIF_CFG_DEV1_EPF0_1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff8088010d |
30063 | #define regBIF_CFG_DEV1_EPF0_1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30064 | #define regBIF_CFG_DEV1_EPF0_1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff8088010d |
30065 | #define regBIF_CFG_DEV1_EPF0_1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30066 | #define regBIF_CFG_DEV1_EPF0_1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff8088010d |
30067 | #define regBIF_CFG_DEV1_EPF0_1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30068 | #define regBIF_CFG_DEV1_EPF0_1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff8088010e |
30069 | #define regBIF_CFG_DEV1_EPF0_1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30070 | #define regBIF_CFG_DEV1_EPF0_1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff8088010e |
30071 | #define regBIF_CFG_DEV1_EPF0_1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30072 | #define regBIF_CFG_DEV1_EPF0_1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff8088010e |
30073 | #define regBIF_CFG_DEV1_EPF0_1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30074 | #define regBIF_CFG_DEV1_EPF0_1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff8088010e |
30075 | #define regBIF_CFG_DEV1_EPF0_1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30076 | #define regBIF_CFG_DEV1_EPF0_1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff8088010f |
30077 | #define regBIF_CFG_DEV1_EPF0_1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30078 | #define regBIF_CFG_DEV1_EPF0_1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff8088010f |
30079 | #define regBIF_CFG_DEV1_EPF0_1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30080 | #define regBIF_CFG_DEV1_EPF0_1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff8088010f |
30081 | #define regBIF_CFG_DEV1_EPF0_1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30082 | #define regBIF_CFG_DEV1_EPF0_1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff8088010f |
30083 | #define regBIF_CFG_DEV1_EPF0_1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
30084 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff80880110 |
30085 | #define regBIF_CFG_DEV1_EPF0_1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
30086 | #define regBIF_CFG_DEV1_EPF0_1_MARGINING_PORT_CAP 0x3fff80880111 |
30087 | #define regBIF_CFG_DEV1_EPF0_1_MARGINING_PORT_CAP_BASE_IDX 5 |
30088 | #define regBIF_CFG_DEV1_EPF0_1_MARGINING_PORT_STATUS 0x3fff80880111 |
30089 | #define regBIF_CFG_DEV1_EPF0_1_MARGINING_PORT_STATUS_BASE_IDX 5 |
30090 | #define regBIF_CFG_DEV1_EPF0_1_LANE_0_MARGINING_LANE_CNTL 0x3fff80880112 |
30091 | #define regBIF_CFG_DEV1_EPF0_1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
30092 | #define regBIF_CFG_DEV1_EPF0_1_LANE_0_MARGINING_LANE_STATUS 0x3fff80880112 |
30093 | #define regBIF_CFG_DEV1_EPF0_1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
30094 | #define regBIF_CFG_DEV1_EPF0_1_LANE_1_MARGINING_LANE_CNTL 0x3fff80880113 |
30095 | #define regBIF_CFG_DEV1_EPF0_1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
30096 | #define regBIF_CFG_DEV1_EPF0_1_LANE_1_MARGINING_LANE_STATUS 0x3fff80880113 |
30097 | #define regBIF_CFG_DEV1_EPF0_1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
30098 | #define regBIF_CFG_DEV1_EPF0_1_LANE_2_MARGINING_LANE_CNTL 0x3fff80880114 |
30099 | #define regBIF_CFG_DEV1_EPF0_1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
30100 | #define regBIF_CFG_DEV1_EPF0_1_LANE_2_MARGINING_LANE_STATUS 0x3fff80880114 |
30101 | #define regBIF_CFG_DEV1_EPF0_1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
30102 | #define regBIF_CFG_DEV1_EPF0_1_LANE_3_MARGINING_LANE_CNTL 0x3fff80880115 |
30103 | #define regBIF_CFG_DEV1_EPF0_1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
30104 | #define regBIF_CFG_DEV1_EPF0_1_LANE_3_MARGINING_LANE_STATUS 0x3fff80880115 |
30105 | #define regBIF_CFG_DEV1_EPF0_1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
30106 | #define regBIF_CFG_DEV1_EPF0_1_LANE_4_MARGINING_LANE_CNTL 0x3fff80880116 |
30107 | #define regBIF_CFG_DEV1_EPF0_1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
30108 | #define regBIF_CFG_DEV1_EPF0_1_LANE_4_MARGINING_LANE_STATUS 0x3fff80880116 |
30109 | #define regBIF_CFG_DEV1_EPF0_1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
30110 | #define regBIF_CFG_DEV1_EPF0_1_LANE_5_MARGINING_LANE_CNTL 0x3fff80880117 |
30111 | #define regBIF_CFG_DEV1_EPF0_1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
30112 | #define regBIF_CFG_DEV1_EPF0_1_LANE_5_MARGINING_LANE_STATUS 0x3fff80880117 |
30113 | #define regBIF_CFG_DEV1_EPF0_1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
30114 | #define regBIF_CFG_DEV1_EPF0_1_LANE_6_MARGINING_LANE_CNTL 0x3fff80880118 |
30115 | #define regBIF_CFG_DEV1_EPF0_1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
30116 | #define regBIF_CFG_DEV1_EPF0_1_LANE_6_MARGINING_LANE_STATUS 0x3fff80880118 |
30117 | #define regBIF_CFG_DEV1_EPF0_1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
30118 | #define regBIF_CFG_DEV1_EPF0_1_LANE_7_MARGINING_LANE_CNTL 0x3fff80880119 |
30119 | #define regBIF_CFG_DEV1_EPF0_1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
30120 | #define regBIF_CFG_DEV1_EPF0_1_LANE_7_MARGINING_LANE_STATUS 0x3fff80880119 |
30121 | #define regBIF_CFG_DEV1_EPF0_1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
30122 | #define regBIF_CFG_DEV1_EPF0_1_LANE_8_MARGINING_LANE_CNTL 0x3fff8088011a |
30123 | #define regBIF_CFG_DEV1_EPF0_1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
30124 | #define regBIF_CFG_DEV1_EPF0_1_LANE_8_MARGINING_LANE_STATUS 0x3fff8088011a |
30125 | #define regBIF_CFG_DEV1_EPF0_1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
30126 | #define regBIF_CFG_DEV1_EPF0_1_LANE_9_MARGINING_LANE_CNTL 0x3fff8088011b |
30127 | #define regBIF_CFG_DEV1_EPF0_1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
30128 | #define regBIF_CFG_DEV1_EPF0_1_LANE_9_MARGINING_LANE_STATUS 0x3fff8088011b |
30129 | #define regBIF_CFG_DEV1_EPF0_1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
30130 | #define regBIF_CFG_DEV1_EPF0_1_LANE_10_MARGINING_LANE_CNTL 0x3fff8088011c |
30131 | #define regBIF_CFG_DEV1_EPF0_1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
30132 | #define regBIF_CFG_DEV1_EPF0_1_LANE_10_MARGINING_LANE_STATUS 0x3fff8088011c |
30133 | #define regBIF_CFG_DEV1_EPF0_1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
30134 | #define regBIF_CFG_DEV1_EPF0_1_LANE_11_MARGINING_LANE_CNTL 0x3fff8088011d |
30135 | #define regBIF_CFG_DEV1_EPF0_1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
30136 | #define regBIF_CFG_DEV1_EPF0_1_LANE_11_MARGINING_LANE_STATUS 0x3fff8088011d |
30137 | #define regBIF_CFG_DEV1_EPF0_1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
30138 | #define regBIF_CFG_DEV1_EPF0_1_LANE_12_MARGINING_LANE_CNTL 0x3fff8088011e |
30139 | #define regBIF_CFG_DEV1_EPF0_1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
30140 | #define regBIF_CFG_DEV1_EPF0_1_LANE_12_MARGINING_LANE_STATUS 0x3fff8088011e |
30141 | #define regBIF_CFG_DEV1_EPF0_1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
30142 | #define regBIF_CFG_DEV1_EPF0_1_LANE_13_MARGINING_LANE_CNTL 0x3fff8088011f |
30143 | #define regBIF_CFG_DEV1_EPF0_1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
30144 | #define regBIF_CFG_DEV1_EPF0_1_LANE_13_MARGINING_LANE_STATUS 0x3fff8088011f |
30145 | #define regBIF_CFG_DEV1_EPF0_1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
30146 | #define regBIF_CFG_DEV1_EPF0_1_LANE_14_MARGINING_LANE_CNTL 0x3fff80880120 |
30147 | #define regBIF_CFG_DEV1_EPF0_1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
30148 | #define regBIF_CFG_DEV1_EPF0_1_LANE_14_MARGINING_LANE_STATUS 0x3fff80880120 |
30149 | #define regBIF_CFG_DEV1_EPF0_1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
30150 | #define regBIF_CFG_DEV1_EPF0_1_LANE_15_MARGINING_LANE_CNTL 0x3fff80880121 |
30151 | #define regBIF_CFG_DEV1_EPF0_1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
30152 | #define regBIF_CFG_DEV1_EPF0_1_LANE_15_MARGINING_LANE_STATUS 0x3fff80880121 |
30153 | #define regBIF_CFG_DEV1_EPF0_1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
30154 | |
30155 | |
30156 | // addressBlock: nbio_nbif0_bif_cfg_dev1_epf1_bifcfgdecp |
30157 | // base address: 0xfffe12301000 |
30158 | #define regBIF_CFG_DEV1_EPF1_1_VENDOR_ID 0x3fff80880400 |
30159 | #define regBIF_CFG_DEV1_EPF1_1_VENDOR_ID_BASE_IDX 5 |
30160 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_ID 0x3fff80880400 |
30161 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_ID_BASE_IDX 5 |
30162 | #define regBIF_CFG_DEV1_EPF1_1_COMMAND 0x3fff80880401 |
30163 | #define regBIF_CFG_DEV1_EPF1_1_COMMAND_BASE_IDX 5 |
30164 | #define regBIF_CFG_DEV1_EPF1_1_STATUS 0x3fff80880401 |
30165 | #define regBIF_CFG_DEV1_EPF1_1_STATUS_BASE_IDX 5 |
30166 | #define regBIF_CFG_DEV1_EPF1_1_REVISION_ID 0x3fff80880402 |
30167 | #define regBIF_CFG_DEV1_EPF1_1_REVISION_ID_BASE_IDX 5 |
30168 | #define regBIF_CFG_DEV1_EPF1_1_PROG_INTERFACE 0x3fff80880402 |
30169 | #define regBIF_CFG_DEV1_EPF1_1_PROG_INTERFACE_BASE_IDX 5 |
30170 | #define regBIF_CFG_DEV1_EPF1_1_SUB_CLASS 0x3fff80880402 |
30171 | #define regBIF_CFG_DEV1_EPF1_1_SUB_CLASS_BASE_IDX 5 |
30172 | #define regBIF_CFG_DEV1_EPF1_1_BASE_CLASS 0x3fff80880402 |
30173 | #define regBIF_CFG_DEV1_EPF1_1_BASE_CLASS_BASE_IDX 5 |
30174 | #define regBIF_CFG_DEV1_EPF1_1_CACHE_LINE 0x3fff80880403 |
30175 | #define regBIF_CFG_DEV1_EPF1_1_CACHE_LINE_BASE_IDX 5 |
30176 | #define regBIF_CFG_DEV1_EPF1_1_LATENCY 0x3fff80880403 |
30177 | #define regBIF_CFG_DEV1_EPF1_1_LATENCY_BASE_IDX 5 |
30178 | #define 0x3fff80880403 |
30179 | #define 5 |
30180 | #define regBIF_CFG_DEV1_EPF1_1_BIST 0x3fff80880403 |
30181 | #define regBIF_CFG_DEV1_EPF1_1_BIST_BASE_IDX 5 |
30182 | #define regBIF_CFG_DEV1_EPF1_1_BASE_ADDR_1 0x3fff80880404 |
30183 | #define regBIF_CFG_DEV1_EPF1_1_BASE_ADDR_1_BASE_IDX 5 |
30184 | #define regBIF_CFG_DEV1_EPF1_1_BASE_ADDR_2 0x3fff80880405 |
30185 | #define regBIF_CFG_DEV1_EPF1_1_BASE_ADDR_2_BASE_IDX 5 |
30186 | #define regBIF_CFG_DEV1_EPF1_1_BASE_ADDR_3 0x3fff80880406 |
30187 | #define regBIF_CFG_DEV1_EPF1_1_BASE_ADDR_3_BASE_IDX 5 |
30188 | #define regBIF_CFG_DEV1_EPF1_1_BASE_ADDR_4 0x3fff80880407 |
30189 | #define regBIF_CFG_DEV1_EPF1_1_BASE_ADDR_4_BASE_IDX 5 |
30190 | #define regBIF_CFG_DEV1_EPF1_1_BASE_ADDR_5 0x3fff80880408 |
30191 | #define regBIF_CFG_DEV1_EPF1_1_BASE_ADDR_5_BASE_IDX 5 |
30192 | #define regBIF_CFG_DEV1_EPF1_1_BASE_ADDR_6 0x3fff80880409 |
30193 | #define regBIF_CFG_DEV1_EPF1_1_BASE_ADDR_6_BASE_IDX 5 |
30194 | #define regBIF_CFG_DEV1_EPF1_1_CARDBUS_CIS_PTR 0x3fff8088040a |
30195 | #define regBIF_CFG_DEV1_EPF1_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
30196 | #define regBIF_CFG_DEV1_EPF1_1_ADAPTER_ID 0x3fff8088040b |
30197 | #define regBIF_CFG_DEV1_EPF1_1_ADAPTER_ID_BASE_IDX 5 |
30198 | #define regBIF_CFG_DEV1_EPF1_1_ROM_BASE_ADDR 0x3fff8088040c |
30199 | #define regBIF_CFG_DEV1_EPF1_1_ROM_BASE_ADDR_BASE_IDX 5 |
30200 | #define regBIF_CFG_DEV1_EPF1_1_CAP_PTR 0x3fff8088040d |
30201 | #define regBIF_CFG_DEV1_EPF1_1_CAP_PTR_BASE_IDX 5 |
30202 | #define regBIF_CFG_DEV1_EPF1_1_INTERRUPT_LINE 0x3fff8088040f |
30203 | #define regBIF_CFG_DEV1_EPF1_1_INTERRUPT_LINE_BASE_IDX 5 |
30204 | #define regBIF_CFG_DEV1_EPF1_1_INTERRUPT_PIN 0x3fff8088040f |
30205 | #define regBIF_CFG_DEV1_EPF1_1_INTERRUPT_PIN_BASE_IDX 5 |
30206 | #define regBIF_CFG_DEV1_EPF1_1_MIN_GRANT 0x3fff8088040f |
30207 | #define regBIF_CFG_DEV1_EPF1_1_MIN_GRANT_BASE_IDX 5 |
30208 | #define regBIF_CFG_DEV1_EPF1_1_MAX_LATENCY 0x3fff8088040f |
30209 | #define regBIF_CFG_DEV1_EPF1_1_MAX_LATENCY_BASE_IDX 5 |
30210 | #define regBIF_CFG_DEV1_EPF1_1_VENDOR_CAP_LIST 0x3fff80880412 |
30211 | #define regBIF_CFG_DEV1_EPF1_1_VENDOR_CAP_LIST_BASE_IDX 5 |
30212 | #define regBIF_CFG_DEV1_EPF1_1_ADAPTER_ID_W 0x3fff80880413 |
30213 | #define regBIF_CFG_DEV1_EPF1_1_ADAPTER_ID_W_BASE_IDX 5 |
30214 | #define regBIF_CFG_DEV1_EPF1_1_PMI_CAP_LIST 0x3fff80880414 |
30215 | #define regBIF_CFG_DEV1_EPF1_1_PMI_CAP_LIST_BASE_IDX 5 |
30216 | #define regBIF_CFG_DEV1_EPF1_1_PMI_CAP 0x3fff80880414 |
30217 | #define regBIF_CFG_DEV1_EPF1_1_PMI_CAP_BASE_IDX 5 |
30218 | #define regBIF_CFG_DEV1_EPF1_1_PMI_STATUS_CNTL 0x3fff80880415 |
30219 | #define regBIF_CFG_DEV1_EPF1_1_PMI_STATUS_CNTL_BASE_IDX 5 |
30220 | #define regBIF_CFG_DEV1_EPF1_1_SBRN 0x3fff80880418 |
30221 | #define regBIF_CFG_DEV1_EPF1_1_SBRN_BASE_IDX 5 |
30222 | #define regBIF_CFG_DEV1_EPF1_1_FLADJ 0x3fff80880418 |
30223 | #define regBIF_CFG_DEV1_EPF1_1_FLADJ_BASE_IDX 5 |
30224 | #define regBIF_CFG_DEV1_EPF1_1_DBESL_DBESLD 0x3fff80880418 |
30225 | #define regBIF_CFG_DEV1_EPF1_1_DBESL_DBESLD_BASE_IDX 5 |
30226 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_CAP_LIST 0x3fff80880419 |
30227 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_CAP_LIST_BASE_IDX 5 |
30228 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_CAP 0x3fff80880419 |
30229 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_CAP_BASE_IDX 5 |
30230 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_CAP 0x3fff8088041a |
30231 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_CAP_BASE_IDX 5 |
30232 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_CNTL 0x3fff8088041b |
30233 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_CNTL_BASE_IDX 5 |
30234 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_STATUS 0x3fff8088041b |
30235 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_STATUS_BASE_IDX 5 |
30236 | #define regBIF_CFG_DEV1_EPF1_1_LINK_CAP 0x3fff8088041c |
30237 | #define regBIF_CFG_DEV1_EPF1_1_LINK_CAP_BASE_IDX 5 |
30238 | #define regBIF_CFG_DEV1_EPF1_1_LINK_CNTL 0x3fff8088041d |
30239 | #define regBIF_CFG_DEV1_EPF1_1_LINK_CNTL_BASE_IDX 5 |
30240 | #define regBIF_CFG_DEV1_EPF1_1_LINK_STATUS 0x3fff8088041d |
30241 | #define regBIF_CFG_DEV1_EPF1_1_LINK_STATUS_BASE_IDX 5 |
30242 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_CAP2 0x3fff80880422 |
30243 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_CAP2_BASE_IDX 5 |
30244 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_CNTL2 0x3fff80880423 |
30245 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_CNTL2_BASE_IDX 5 |
30246 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_STATUS2 0x3fff80880423 |
30247 | #define regBIF_CFG_DEV1_EPF1_1_DEVICE_STATUS2_BASE_IDX 5 |
30248 | #define regBIF_CFG_DEV1_EPF1_1_LINK_CAP2 0x3fff80880424 |
30249 | #define regBIF_CFG_DEV1_EPF1_1_LINK_CAP2_BASE_IDX 5 |
30250 | #define regBIF_CFG_DEV1_EPF1_1_LINK_CNTL2 0x3fff80880425 |
30251 | #define regBIF_CFG_DEV1_EPF1_1_LINK_CNTL2_BASE_IDX 5 |
30252 | #define regBIF_CFG_DEV1_EPF1_1_LINK_STATUS2 0x3fff80880425 |
30253 | #define regBIF_CFG_DEV1_EPF1_1_LINK_STATUS2_BASE_IDX 5 |
30254 | #define regBIF_CFG_DEV1_EPF1_1_MSI_CAP_LIST 0x3fff80880428 |
30255 | #define regBIF_CFG_DEV1_EPF1_1_MSI_CAP_LIST_BASE_IDX 5 |
30256 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MSG_CNTL 0x3fff80880428 |
30257 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MSG_CNTL_BASE_IDX 5 |
30258 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MSG_ADDR_LO 0x3fff80880429 |
30259 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
30260 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MSG_ADDR_HI 0x3fff8088042a |
30261 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
30262 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MSG_DATA 0x3fff8088042a |
30263 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MSG_DATA_BASE_IDX 5 |
30264 | #define regBIF_CFG_DEV1_EPF1_1_MSI_EXT_MSG_DATA 0x3fff8088042a |
30265 | #define regBIF_CFG_DEV1_EPF1_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
30266 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MASK 0x3fff8088042b |
30267 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MASK_BASE_IDX 5 |
30268 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MSG_DATA_64 0x3fff8088042b |
30269 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MSG_DATA_64_BASE_IDX 5 |
30270 | #define regBIF_CFG_DEV1_EPF1_1_MSI_EXT_MSG_DATA_64 0x3fff8088042b |
30271 | #define regBIF_CFG_DEV1_EPF1_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
30272 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MASK_64 0x3fff8088042c |
30273 | #define regBIF_CFG_DEV1_EPF1_1_MSI_MASK_64_BASE_IDX 5 |
30274 | #define regBIF_CFG_DEV1_EPF1_1_MSI_PENDING 0x3fff8088042c |
30275 | #define regBIF_CFG_DEV1_EPF1_1_MSI_PENDING_BASE_IDX 5 |
30276 | #define regBIF_CFG_DEV1_EPF1_1_MSI_PENDING_64 0x3fff8088042d |
30277 | #define regBIF_CFG_DEV1_EPF1_1_MSI_PENDING_64_BASE_IDX 5 |
30278 | #define regBIF_CFG_DEV1_EPF1_1_MSIX_CAP_LIST 0x3fff80880430 |
30279 | #define regBIF_CFG_DEV1_EPF1_1_MSIX_CAP_LIST_BASE_IDX 5 |
30280 | #define regBIF_CFG_DEV1_EPF1_1_MSIX_MSG_CNTL 0x3fff80880430 |
30281 | #define regBIF_CFG_DEV1_EPF1_1_MSIX_MSG_CNTL_BASE_IDX 5 |
30282 | #define regBIF_CFG_DEV1_EPF1_1_MSIX_TABLE 0x3fff80880431 |
30283 | #define regBIF_CFG_DEV1_EPF1_1_MSIX_TABLE_BASE_IDX 5 |
30284 | #define regBIF_CFG_DEV1_EPF1_1_MSIX_PBA 0x3fff80880432 |
30285 | #define regBIF_CFG_DEV1_EPF1_1_MSIX_PBA_BASE_IDX 5 |
30286 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80880440 |
30287 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
30288 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80880441 |
30289 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
30290 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_VENDOR_SPECIFIC1 0x3fff80880442 |
30291 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
30292 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_VENDOR_SPECIFIC2 0x3fff80880443 |
30293 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
30294 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80880454 |
30295 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
30296 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_UNCORR_ERR_STATUS 0x3fff80880455 |
30297 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
30298 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_UNCORR_ERR_MASK 0x3fff80880456 |
30299 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
30300 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80880457 |
30301 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
30302 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_CORR_ERR_STATUS 0x3fff80880458 |
30303 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
30304 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_CORR_ERR_MASK 0x3fff80880459 |
30305 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
30306 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff8088045a |
30307 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
30308 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_HDR_LOG0 0x3fff8088045b |
30309 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_HDR_LOG0_BASE_IDX 5 |
30310 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_HDR_LOG1 0x3fff8088045c |
30311 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_HDR_LOG1_BASE_IDX 5 |
30312 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_HDR_LOG2 0x3fff8088045d |
30313 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_HDR_LOG2_BASE_IDX 5 |
30314 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_HDR_LOG3 0x3fff8088045e |
30315 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_HDR_LOG3_BASE_IDX 5 |
30316 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TLP_PREFIX_LOG0 0x3fff80880462 |
30317 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
30318 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TLP_PREFIX_LOG1 0x3fff80880463 |
30319 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
30320 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TLP_PREFIX_LOG2 0x3fff80880464 |
30321 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
30322 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TLP_PREFIX_LOG3 0x3fff80880465 |
30323 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
30324 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80880480 |
30325 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
30326 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR1_CAP 0x3fff80880481 |
30327 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR1_CAP_BASE_IDX 5 |
30328 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR1_CNTL 0x3fff80880482 |
30329 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
30330 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR2_CAP 0x3fff80880483 |
30331 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR2_CAP_BASE_IDX 5 |
30332 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR2_CNTL 0x3fff80880484 |
30333 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
30334 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR3_CAP 0x3fff80880485 |
30335 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR3_CAP_BASE_IDX 5 |
30336 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR3_CNTL 0x3fff80880486 |
30337 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
30338 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR4_CAP 0x3fff80880487 |
30339 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR4_CAP_BASE_IDX 5 |
30340 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR4_CNTL 0x3fff80880488 |
30341 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
30342 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR5_CAP 0x3fff80880489 |
30343 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR5_CAP_BASE_IDX 5 |
30344 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR5_CNTL 0x3fff8088048a |
30345 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
30346 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR6_CAP 0x3fff8088048b |
30347 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR6_CAP_BASE_IDX 5 |
30348 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR6_CNTL 0x3fff8088048c |
30349 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
30350 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80880490 |
30351 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
30352 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80880491 |
30353 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
30354 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PWR_BUDGET_DATA 0x3fff80880492 |
30355 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
30356 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PWR_BUDGET_CAP 0x3fff80880493 |
30357 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
30358 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80880494 |
30359 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
30360 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_CAP 0x3fff80880495 |
30361 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_CAP_BASE_IDX 5 |
30362 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80880496 |
30363 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
30364 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_STATUS 0x3fff80880497 |
30365 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_STATUS_BASE_IDX 5 |
30366 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_CNTL 0x3fff80880497 |
30367 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_CNTL_BASE_IDX 5 |
30368 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80880498 |
30369 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
30370 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80880498 |
30371 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
30372 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80880498 |
30373 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
30374 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80880498 |
30375 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
30376 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80880499 |
30377 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
30378 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80880499 |
30379 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
30380 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80880499 |
30381 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
30382 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80880499 |
30383 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
30384 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ACS_ENH_CAP_LIST 0x3fff808804a8 |
30385 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
30386 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ACS_CAP 0x3fff808804a9 |
30387 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ACS_CAP_BASE_IDX 5 |
30388 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ACS_CNTL 0x3fff808804a9 |
30389 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ACS_CNTL_BASE_IDX 5 |
30390 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PASID_ENH_CAP_LIST 0x3fff808804b4 |
30391 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
30392 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PASID_CAP 0x3fff808804b5 |
30393 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PASID_CAP_BASE_IDX 5 |
30394 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PASID_CNTL 0x3fff808804b5 |
30395 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_PASID_CNTL_BASE_IDX 5 |
30396 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ARI_ENH_CAP_LIST 0x3fff808804ca |
30397 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
30398 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ARI_CAP 0x3fff808804cb |
30399 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ARI_CAP_BASE_IDX 5 |
30400 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ARI_CNTL 0x3fff808804cb |
30401 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_ARI_CNTL_BASE_IDX 5 |
30402 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff808804dc |
30403 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
30404 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_REQR_CAP 0x3fff808804dd |
30405 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
30406 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_REQR_CNTL 0x3fff808804de |
30407 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
30408 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_0 0x3fff808804df |
30409 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
30410 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_1 0x3fff808804df |
30411 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
30412 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_2 0x3fff808804e0 |
30413 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
30414 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_3 0x3fff808804e0 |
30415 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
30416 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_4 0x3fff808804e1 |
30417 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
30418 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_5 0x3fff808804e1 |
30419 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
30420 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_6 0x3fff808804e2 |
30421 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
30422 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_7 0x3fff808804e2 |
30423 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
30424 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_8 0x3fff808804e3 |
30425 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
30426 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_9 0x3fff808804e3 |
30427 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
30428 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_10 0x3fff808804e4 |
30429 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
30430 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_11 0x3fff808804e4 |
30431 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
30432 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_12 0x3fff808804e5 |
30433 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
30434 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_13 0x3fff808804e5 |
30435 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
30436 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_14 0x3fff808804e6 |
30437 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
30438 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_15 0x3fff808804e6 |
30439 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
30440 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_16 0x3fff808804e7 |
30441 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
30442 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_17 0x3fff808804e7 |
30443 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
30444 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_18 0x3fff808804e8 |
30445 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
30446 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_19 0x3fff808804e8 |
30447 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
30448 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_20 0x3fff808804e9 |
30449 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
30450 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_21 0x3fff808804e9 |
30451 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
30452 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_22 0x3fff808804ea |
30453 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
30454 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_23 0x3fff808804ea |
30455 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
30456 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_24 0x3fff808804eb |
30457 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
30458 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_25 0x3fff808804eb |
30459 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
30460 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_26 0x3fff808804ec |
30461 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
30462 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_27 0x3fff808804ec |
30463 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
30464 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_28 0x3fff808804ed |
30465 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
30466 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_29 0x3fff808804ed |
30467 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
30468 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_30 0x3fff808804ee |
30469 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
30470 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_31 0x3fff808804ee |
30471 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
30472 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_32 0x3fff808804ef |
30473 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
30474 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_33 0x3fff808804ef |
30475 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
30476 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_34 0x3fff808804f0 |
30477 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
30478 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_35 0x3fff808804f0 |
30479 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
30480 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_36 0x3fff808804f1 |
30481 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
30482 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_37 0x3fff808804f1 |
30483 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
30484 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_38 0x3fff808804f2 |
30485 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
30486 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_39 0x3fff808804f2 |
30487 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
30488 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_40 0x3fff808804f3 |
30489 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
30490 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_41 0x3fff808804f3 |
30491 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
30492 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_42 0x3fff808804f4 |
30493 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
30494 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_43 0x3fff808804f4 |
30495 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
30496 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_44 0x3fff808804f5 |
30497 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
30498 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_45 0x3fff808804f5 |
30499 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
30500 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_46 0x3fff808804f6 |
30501 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
30502 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_47 0x3fff808804f6 |
30503 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
30504 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_48 0x3fff808804f7 |
30505 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
30506 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_49 0x3fff808804f7 |
30507 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
30508 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_50 0x3fff808804f8 |
30509 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
30510 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_51 0x3fff808804f8 |
30511 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
30512 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_52 0x3fff808804f9 |
30513 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
30514 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_53 0x3fff808804f9 |
30515 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
30516 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_54 0x3fff808804fa |
30517 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
30518 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_55 0x3fff808804fa |
30519 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
30520 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_56 0x3fff808804fb |
30521 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
30522 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_57 0x3fff808804fb |
30523 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
30524 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_58 0x3fff808804fc |
30525 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
30526 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_59 0x3fff808804fc |
30527 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
30528 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_60 0x3fff808804fd |
30529 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
30530 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_61 0x3fff808804fd |
30531 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
30532 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_62 0x3fff808804fe |
30533 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
30534 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_63 0x3fff808804fe |
30535 | #define regBIF_CFG_DEV1_EPF1_1_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
30536 | |
30537 | |
30538 | // addressBlock: nbio_nbif0_bif_cfg_dev2_epf0_bifcfgdecp |
30539 | // base address: 0xfffe12500000 |
30540 | #define regBIF_CFG_DEV2_EPF0_1_VENDOR_ID 0x3fff80900000 |
30541 | #define regBIF_CFG_DEV2_EPF0_1_VENDOR_ID_BASE_IDX 5 |
30542 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_ID 0x3fff80900000 |
30543 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_ID_BASE_IDX 5 |
30544 | #define regBIF_CFG_DEV2_EPF0_1_COMMAND 0x3fff80900001 |
30545 | #define regBIF_CFG_DEV2_EPF0_1_COMMAND_BASE_IDX 5 |
30546 | #define regBIF_CFG_DEV2_EPF0_1_STATUS 0x3fff80900001 |
30547 | #define regBIF_CFG_DEV2_EPF0_1_STATUS_BASE_IDX 5 |
30548 | #define regBIF_CFG_DEV2_EPF0_1_REVISION_ID 0x3fff80900002 |
30549 | #define regBIF_CFG_DEV2_EPF0_1_REVISION_ID_BASE_IDX 5 |
30550 | #define regBIF_CFG_DEV2_EPF0_1_PROG_INTERFACE 0x3fff80900002 |
30551 | #define regBIF_CFG_DEV2_EPF0_1_PROG_INTERFACE_BASE_IDX 5 |
30552 | #define regBIF_CFG_DEV2_EPF0_1_SUB_CLASS 0x3fff80900002 |
30553 | #define regBIF_CFG_DEV2_EPF0_1_SUB_CLASS_BASE_IDX 5 |
30554 | #define regBIF_CFG_DEV2_EPF0_1_BASE_CLASS 0x3fff80900002 |
30555 | #define regBIF_CFG_DEV2_EPF0_1_BASE_CLASS_BASE_IDX 5 |
30556 | #define regBIF_CFG_DEV2_EPF0_1_CACHE_LINE 0x3fff80900003 |
30557 | #define regBIF_CFG_DEV2_EPF0_1_CACHE_LINE_BASE_IDX 5 |
30558 | #define regBIF_CFG_DEV2_EPF0_1_LATENCY 0x3fff80900003 |
30559 | #define regBIF_CFG_DEV2_EPF0_1_LATENCY_BASE_IDX 5 |
30560 | #define 0x3fff80900003 |
30561 | #define 5 |
30562 | #define regBIF_CFG_DEV2_EPF0_1_BIST 0x3fff80900003 |
30563 | #define regBIF_CFG_DEV2_EPF0_1_BIST_BASE_IDX 5 |
30564 | #define regBIF_CFG_DEV2_EPF0_1_BASE_ADDR_1 0x3fff80900004 |
30565 | #define regBIF_CFG_DEV2_EPF0_1_BASE_ADDR_1_BASE_IDX 5 |
30566 | #define regBIF_CFG_DEV2_EPF0_1_BASE_ADDR_2 0x3fff80900005 |
30567 | #define regBIF_CFG_DEV2_EPF0_1_BASE_ADDR_2_BASE_IDX 5 |
30568 | #define regBIF_CFG_DEV2_EPF0_1_BASE_ADDR_3 0x3fff80900006 |
30569 | #define regBIF_CFG_DEV2_EPF0_1_BASE_ADDR_3_BASE_IDX 5 |
30570 | #define regBIF_CFG_DEV2_EPF0_1_BASE_ADDR_4 0x3fff80900007 |
30571 | #define regBIF_CFG_DEV2_EPF0_1_BASE_ADDR_4_BASE_IDX 5 |
30572 | #define regBIF_CFG_DEV2_EPF0_1_BASE_ADDR_5 0x3fff80900008 |
30573 | #define regBIF_CFG_DEV2_EPF0_1_BASE_ADDR_5_BASE_IDX 5 |
30574 | #define regBIF_CFG_DEV2_EPF0_1_BASE_ADDR_6 0x3fff80900009 |
30575 | #define regBIF_CFG_DEV2_EPF0_1_BASE_ADDR_6_BASE_IDX 5 |
30576 | #define regBIF_CFG_DEV2_EPF0_1_CARDBUS_CIS_PTR 0x3fff8090000a |
30577 | #define regBIF_CFG_DEV2_EPF0_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
30578 | #define regBIF_CFG_DEV2_EPF0_1_ADAPTER_ID 0x3fff8090000b |
30579 | #define regBIF_CFG_DEV2_EPF0_1_ADAPTER_ID_BASE_IDX 5 |
30580 | #define regBIF_CFG_DEV2_EPF0_1_ROM_BASE_ADDR 0x3fff8090000c |
30581 | #define regBIF_CFG_DEV2_EPF0_1_ROM_BASE_ADDR_BASE_IDX 5 |
30582 | #define regBIF_CFG_DEV2_EPF0_1_CAP_PTR 0x3fff8090000d |
30583 | #define regBIF_CFG_DEV2_EPF0_1_CAP_PTR_BASE_IDX 5 |
30584 | #define regBIF_CFG_DEV2_EPF0_1_INTERRUPT_LINE 0x3fff8090000f |
30585 | #define regBIF_CFG_DEV2_EPF0_1_INTERRUPT_LINE_BASE_IDX 5 |
30586 | #define regBIF_CFG_DEV2_EPF0_1_INTERRUPT_PIN 0x3fff8090000f |
30587 | #define regBIF_CFG_DEV2_EPF0_1_INTERRUPT_PIN_BASE_IDX 5 |
30588 | #define regBIF_CFG_DEV2_EPF0_1_MIN_GRANT 0x3fff8090000f |
30589 | #define regBIF_CFG_DEV2_EPF0_1_MIN_GRANT_BASE_IDX 5 |
30590 | #define regBIF_CFG_DEV2_EPF0_1_MAX_LATENCY 0x3fff8090000f |
30591 | #define regBIF_CFG_DEV2_EPF0_1_MAX_LATENCY_BASE_IDX 5 |
30592 | #define regBIF_CFG_DEV2_EPF0_1_VENDOR_CAP_LIST 0x3fff80900012 |
30593 | #define regBIF_CFG_DEV2_EPF0_1_VENDOR_CAP_LIST_BASE_IDX 5 |
30594 | #define regBIF_CFG_DEV2_EPF0_1_ADAPTER_ID_W 0x3fff80900013 |
30595 | #define regBIF_CFG_DEV2_EPF0_1_ADAPTER_ID_W_BASE_IDX 5 |
30596 | #define regBIF_CFG_DEV2_EPF0_1_PMI_CAP_LIST 0x3fff80900014 |
30597 | #define regBIF_CFG_DEV2_EPF0_1_PMI_CAP_LIST_BASE_IDX 5 |
30598 | #define regBIF_CFG_DEV2_EPF0_1_PMI_CAP 0x3fff80900014 |
30599 | #define regBIF_CFG_DEV2_EPF0_1_PMI_CAP_BASE_IDX 5 |
30600 | #define regBIF_CFG_DEV2_EPF0_1_PMI_STATUS_CNTL 0x3fff80900015 |
30601 | #define regBIF_CFG_DEV2_EPF0_1_PMI_STATUS_CNTL_BASE_IDX 5 |
30602 | #define regBIF_CFG_DEV2_EPF0_1_SBRN 0x3fff80900018 |
30603 | #define regBIF_CFG_DEV2_EPF0_1_SBRN_BASE_IDX 5 |
30604 | #define regBIF_CFG_DEV2_EPF0_1_FLADJ 0x3fff80900018 |
30605 | #define regBIF_CFG_DEV2_EPF0_1_FLADJ_BASE_IDX 5 |
30606 | #define regBIF_CFG_DEV2_EPF0_1_DBESL_DBESLD 0x3fff80900018 |
30607 | #define regBIF_CFG_DEV2_EPF0_1_DBESL_DBESLD_BASE_IDX 5 |
30608 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_CAP_LIST 0x3fff80900019 |
30609 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_CAP_LIST_BASE_IDX 5 |
30610 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_CAP 0x3fff80900019 |
30611 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_CAP_BASE_IDX 5 |
30612 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_CAP 0x3fff8090001a |
30613 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_CAP_BASE_IDX 5 |
30614 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_CNTL 0x3fff8090001b |
30615 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_CNTL_BASE_IDX 5 |
30616 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_STATUS 0x3fff8090001b |
30617 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_STATUS_BASE_IDX 5 |
30618 | #define regBIF_CFG_DEV2_EPF0_1_LINK_CAP 0x3fff8090001c |
30619 | #define regBIF_CFG_DEV2_EPF0_1_LINK_CAP_BASE_IDX 5 |
30620 | #define regBIF_CFG_DEV2_EPF0_1_LINK_CNTL 0x3fff8090001d |
30621 | #define regBIF_CFG_DEV2_EPF0_1_LINK_CNTL_BASE_IDX 5 |
30622 | #define regBIF_CFG_DEV2_EPF0_1_LINK_STATUS 0x3fff8090001d |
30623 | #define regBIF_CFG_DEV2_EPF0_1_LINK_STATUS_BASE_IDX 5 |
30624 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_CAP2 0x3fff80900022 |
30625 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_CAP2_BASE_IDX 5 |
30626 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_CNTL2 0x3fff80900023 |
30627 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_CNTL2_BASE_IDX 5 |
30628 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_STATUS2 0x3fff80900023 |
30629 | #define regBIF_CFG_DEV2_EPF0_1_DEVICE_STATUS2_BASE_IDX 5 |
30630 | #define regBIF_CFG_DEV2_EPF0_1_LINK_CAP2 0x3fff80900024 |
30631 | #define regBIF_CFG_DEV2_EPF0_1_LINK_CAP2_BASE_IDX 5 |
30632 | #define regBIF_CFG_DEV2_EPF0_1_LINK_CNTL2 0x3fff80900025 |
30633 | #define regBIF_CFG_DEV2_EPF0_1_LINK_CNTL2_BASE_IDX 5 |
30634 | #define regBIF_CFG_DEV2_EPF0_1_LINK_STATUS2 0x3fff80900025 |
30635 | #define regBIF_CFG_DEV2_EPF0_1_LINK_STATUS2_BASE_IDX 5 |
30636 | #define regBIF_CFG_DEV2_EPF0_1_MSI_CAP_LIST 0x3fff80900028 |
30637 | #define regBIF_CFG_DEV2_EPF0_1_MSI_CAP_LIST_BASE_IDX 5 |
30638 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MSG_CNTL 0x3fff80900028 |
30639 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MSG_CNTL_BASE_IDX 5 |
30640 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MSG_ADDR_LO 0x3fff80900029 |
30641 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
30642 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MSG_ADDR_HI 0x3fff8090002a |
30643 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
30644 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MSG_DATA 0x3fff8090002a |
30645 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MSG_DATA_BASE_IDX 5 |
30646 | #define regBIF_CFG_DEV2_EPF0_1_MSI_EXT_MSG_DATA 0x3fff8090002a |
30647 | #define regBIF_CFG_DEV2_EPF0_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
30648 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MASK 0x3fff8090002b |
30649 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MASK_BASE_IDX 5 |
30650 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MSG_DATA_64 0x3fff8090002b |
30651 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MSG_DATA_64_BASE_IDX 5 |
30652 | #define regBIF_CFG_DEV2_EPF0_1_MSI_EXT_MSG_DATA_64 0x3fff8090002b |
30653 | #define regBIF_CFG_DEV2_EPF0_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
30654 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MASK_64 0x3fff8090002c |
30655 | #define regBIF_CFG_DEV2_EPF0_1_MSI_MASK_64_BASE_IDX 5 |
30656 | #define regBIF_CFG_DEV2_EPF0_1_MSI_PENDING 0x3fff8090002c |
30657 | #define regBIF_CFG_DEV2_EPF0_1_MSI_PENDING_BASE_IDX 5 |
30658 | #define regBIF_CFG_DEV2_EPF0_1_MSI_PENDING_64 0x3fff8090002d |
30659 | #define regBIF_CFG_DEV2_EPF0_1_MSI_PENDING_64_BASE_IDX 5 |
30660 | #define regBIF_CFG_DEV2_EPF0_1_MSIX_CAP_LIST 0x3fff80900030 |
30661 | #define regBIF_CFG_DEV2_EPF0_1_MSIX_CAP_LIST_BASE_IDX 5 |
30662 | #define regBIF_CFG_DEV2_EPF0_1_MSIX_MSG_CNTL 0x3fff80900030 |
30663 | #define regBIF_CFG_DEV2_EPF0_1_MSIX_MSG_CNTL_BASE_IDX 5 |
30664 | #define regBIF_CFG_DEV2_EPF0_1_MSIX_TABLE 0x3fff80900031 |
30665 | #define regBIF_CFG_DEV2_EPF0_1_MSIX_TABLE_BASE_IDX 5 |
30666 | #define regBIF_CFG_DEV2_EPF0_1_MSIX_PBA 0x3fff80900032 |
30667 | #define regBIF_CFG_DEV2_EPF0_1_MSIX_PBA_BASE_IDX 5 |
30668 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80900040 |
30669 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
30670 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80900041 |
30671 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
30672 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VENDOR_SPECIFIC1 0x3fff80900042 |
30673 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
30674 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VENDOR_SPECIFIC2 0x3fff80900043 |
30675 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
30676 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC_ENH_CAP_LIST 0x3fff80900044 |
30677 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC_ENH_CAP_LIST_BASE_IDX 5 |
30678 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PORT_VC_CAP_REG1 0x3fff80900045 |
30679 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PORT_VC_CAP_REG1_BASE_IDX 5 |
30680 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PORT_VC_CAP_REG2 0x3fff80900046 |
30681 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PORT_VC_CAP_REG2_BASE_IDX 5 |
30682 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PORT_VC_CNTL 0x3fff80900047 |
30683 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PORT_VC_CNTL_BASE_IDX 5 |
30684 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PORT_VC_STATUS 0x3fff80900047 |
30685 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PORT_VC_STATUS_BASE_IDX 5 |
30686 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC0_RESOURCE_CAP 0x3fff80900048 |
30687 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC0_RESOURCE_CAP_BASE_IDX 5 |
30688 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC0_RESOURCE_CNTL 0x3fff80900049 |
30689 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC0_RESOURCE_CNTL_BASE_IDX 5 |
30690 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC0_RESOURCE_STATUS 0x3fff8090004a |
30691 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC0_RESOURCE_STATUS_BASE_IDX 5 |
30692 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC1_RESOURCE_CAP 0x3fff8090004b |
30693 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC1_RESOURCE_CAP_BASE_IDX 5 |
30694 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC1_RESOURCE_CNTL 0x3fff8090004c |
30695 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC1_RESOURCE_CNTL_BASE_IDX 5 |
30696 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC1_RESOURCE_STATUS 0x3fff8090004d |
30697 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_VC1_RESOURCE_STATUS_BASE_IDX 5 |
30698 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80900054 |
30699 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
30700 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_UNCORR_ERR_STATUS 0x3fff80900055 |
30701 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
30702 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_UNCORR_ERR_MASK 0x3fff80900056 |
30703 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
30704 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80900057 |
30705 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
30706 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_CORR_ERR_STATUS 0x3fff80900058 |
30707 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
30708 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_CORR_ERR_MASK 0x3fff80900059 |
30709 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
30710 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff8090005a |
30711 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
30712 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_HDR_LOG0 0x3fff8090005b |
30713 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_HDR_LOG0_BASE_IDX 5 |
30714 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_HDR_LOG1 0x3fff8090005c |
30715 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_HDR_LOG1_BASE_IDX 5 |
30716 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_HDR_LOG2 0x3fff8090005d |
30717 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_HDR_LOG2_BASE_IDX 5 |
30718 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_HDR_LOG3 0x3fff8090005e |
30719 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_HDR_LOG3_BASE_IDX 5 |
30720 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TLP_PREFIX_LOG0 0x3fff80900062 |
30721 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
30722 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TLP_PREFIX_LOG1 0x3fff80900063 |
30723 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
30724 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TLP_PREFIX_LOG2 0x3fff80900064 |
30725 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
30726 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TLP_PREFIX_LOG3 0x3fff80900065 |
30727 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
30728 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80900080 |
30729 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
30730 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR1_CAP 0x3fff80900081 |
30731 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR1_CAP_BASE_IDX 5 |
30732 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR1_CNTL 0x3fff80900082 |
30733 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
30734 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR2_CAP 0x3fff80900083 |
30735 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR2_CAP_BASE_IDX 5 |
30736 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR2_CNTL 0x3fff80900084 |
30737 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
30738 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR3_CAP 0x3fff80900085 |
30739 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR3_CAP_BASE_IDX 5 |
30740 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR3_CNTL 0x3fff80900086 |
30741 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
30742 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR4_CAP 0x3fff80900087 |
30743 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR4_CAP_BASE_IDX 5 |
30744 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR4_CNTL 0x3fff80900088 |
30745 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
30746 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR5_CAP 0x3fff80900089 |
30747 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR5_CAP_BASE_IDX 5 |
30748 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR5_CNTL 0x3fff8090008a |
30749 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
30750 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR6_CAP 0x3fff8090008b |
30751 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR6_CAP_BASE_IDX 5 |
30752 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR6_CNTL 0x3fff8090008c |
30753 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
30754 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80900090 |
30755 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
30756 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80900091 |
30757 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
30758 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PWR_BUDGET_DATA 0x3fff80900092 |
30759 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
30760 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PWR_BUDGET_CAP 0x3fff80900093 |
30761 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
30762 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80900094 |
30763 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
30764 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_CAP 0x3fff80900095 |
30765 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_CAP_BASE_IDX 5 |
30766 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80900096 |
30767 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
30768 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_STATUS 0x3fff80900097 |
30769 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_STATUS_BASE_IDX 5 |
30770 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_CNTL 0x3fff80900097 |
30771 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_CNTL_BASE_IDX 5 |
30772 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80900098 |
30773 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
30774 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80900098 |
30775 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
30776 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80900098 |
30777 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
30778 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80900098 |
30779 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
30780 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80900099 |
30781 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
30782 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80900099 |
30783 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
30784 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80900099 |
30785 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
30786 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80900099 |
30787 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
30788 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_SECONDARY_ENH_CAP_LIST 0x3fff8090009c |
30789 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_SECONDARY_ENH_CAP_LIST_BASE_IDX 5 |
30790 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LINK_CNTL3 0x3fff8090009d |
30791 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LINK_CNTL3_BASE_IDX 5 |
30792 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_ERROR_STATUS 0x3fff8090009e |
30793 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_ERROR_STATUS_BASE_IDX 5 |
30794 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_0_EQUALIZATION_CNTL 0x3fff8090009f |
30795 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_0_EQUALIZATION_CNTL_BASE_IDX 5 |
30796 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_1_EQUALIZATION_CNTL 0x3fff8090009f |
30797 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_1_EQUALIZATION_CNTL_BASE_IDX 5 |
30798 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_2_EQUALIZATION_CNTL 0x3fff809000a0 |
30799 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_2_EQUALIZATION_CNTL_BASE_IDX 5 |
30800 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_3_EQUALIZATION_CNTL 0x3fff809000a0 |
30801 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_3_EQUALIZATION_CNTL_BASE_IDX 5 |
30802 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_4_EQUALIZATION_CNTL 0x3fff809000a1 |
30803 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_4_EQUALIZATION_CNTL_BASE_IDX 5 |
30804 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_5_EQUALIZATION_CNTL 0x3fff809000a1 |
30805 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_5_EQUALIZATION_CNTL_BASE_IDX 5 |
30806 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_6_EQUALIZATION_CNTL 0x3fff809000a2 |
30807 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_6_EQUALIZATION_CNTL_BASE_IDX 5 |
30808 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_7_EQUALIZATION_CNTL 0x3fff809000a2 |
30809 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_7_EQUALIZATION_CNTL_BASE_IDX 5 |
30810 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_8_EQUALIZATION_CNTL 0x3fff809000a3 |
30811 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_8_EQUALIZATION_CNTL_BASE_IDX 5 |
30812 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_9_EQUALIZATION_CNTL 0x3fff809000a3 |
30813 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_9_EQUALIZATION_CNTL_BASE_IDX 5 |
30814 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_10_EQUALIZATION_CNTL 0x3fff809000a4 |
30815 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_10_EQUALIZATION_CNTL_BASE_IDX 5 |
30816 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_11_EQUALIZATION_CNTL 0x3fff809000a4 |
30817 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_11_EQUALIZATION_CNTL_BASE_IDX 5 |
30818 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_12_EQUALIZATION_CNTL 0x3fff809000a5 |
30819 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_12_EQUALIZATION_CNTL_BASE_IDX 5 |
30820 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_13_EQUALIZATION_CNTL 0x3fff809000a5 |
30821 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_13_EQUALIZATION_CNTL_BASE_IDX 5 |
30822 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_14_EQUALIZATION_CNTL 0x3fff809000a6 |
30823 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_14_EQUALIZATION_CNTL_BASE_IDX 5 |
30824 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_15_EQUALIZATION_CNTL 0x3fff809000a6 |
30825 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LANE_15_EQUALIZATION_CNTL_BASE_IDX 5 |
30826 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ACS_ENH_CAP_LIST 0x3fff809000a8 |
30827 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
30828 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ACS_CAP 0x3fff809000a9 |
30829 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ACS_CAP_BASE_IDX 5 |
30830 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ACS_CNTL 0x3fff809000a9 |
30831 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ACS_CNTL_BASE_IDX 5 |
30832 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PASID_ENH_CAP_LIST 0x3fff809000b4 |
30833 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
30834 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PASID_CAP 0x3fff809000b5 |
30835 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PASID_CAP_BASE_IDX 5 |
30836 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PASID_CNTL 0x3fff809000b5 |
30837 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PASID_CNTL_BASE_IDX 5 |
30838 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LTR_ENH_CAP_LIST 0x3fff809000c8 |
30839 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LTR_ENH_CAP_LIST_BASE_IDX 5 |
30840 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LTR_CAP 0x3fff809000c9 |
30841 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_LTR_CAP_BASE_IDX 5 |
30842 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ARI_ENH_CAP_LIST 0x3fff809000ca |
30843 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
30844 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ARI_CAP 0x3fff809000cb |
30845 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ARI_CAP_BASE_IDX 5 |
30846 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ARI_CNTL 0x3fff809000cb |
30847 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_ARI_CNTL_BASE_IDX 5 |
30848 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff809000dc |
30849 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
30850 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_REQR_CAP 0x3fff809000dd |
30851 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
30852 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_REQR_CNTL 0x3fff809000de |
30853 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
30854 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_0 0x3fff809000df |
30855 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
30856 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_1 0x3fff809000df |
30857 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
30858 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_2 0x3fff809000e0 |
30859 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
30860 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_3 0x3fff809000e0 |
30861 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
30862 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_4 0x3fff809000e1 |
30863 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
30864 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_5 0x3fff809000e1 |
30865 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
30866 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_6 0x3fff809000e2 |
30867 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
30868 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_7 0x3fff809000e2 |
30869 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
30870 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_8 0x3fff809000e3 |
30871 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
30872 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_9 0x3fff809000e3 |
30873 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
30874 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_10 0x3fff809000e4 |
30875 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
30876 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_11 0x3fff809000e4 |
30877 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
30878 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_12 0x3fff809000e5 |
30879 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
30880 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_13 0x3fff809000e5 |
30881 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
30882 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_14 0x3fff809000e6 |
30883 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
30884 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_15 0x3fff809000e6 |
30885 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
30886 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_16 0x3fff809000e7 |
30887 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
30888 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_17 0x3fff809000e7 |
30889 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
30890 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_18 0x3fff809000e8 |
30891 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
30892 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_19 0x3fff809000e8 |
30893 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
30894 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_20 0x3fff809000e9 |
30895 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
30896 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_21 0x3fff809000e9 |
30897 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
30898 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_22 0x3fff809000ea |
30899 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
30900 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_23 0x3fff809000ea |
30901 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
30902 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_24 0x3fff809000eb |
30903 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
30904 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_25 0x3fff809000eb |
30905 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
30906 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_26 0x3fff809000ec |
30907 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
30908 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_27 0x3fff809000ec |
30909 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
30910 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_28 0x3fff809000ed |
30911 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
30912 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_29 0x3fff809000ed |
30913 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
30914 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_30 0x3fff809000ee |
30915 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
30916 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_31 0x3fff809000ee |
30917 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
30918 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_32 0x3fff809000ef |
30919 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
30920 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_33 0x3fff809000ef |
30921 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
30922 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_34 0x3fff809000f0 |
30923 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
30924 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_35 0x3fff809000f0 |
30925 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
30926 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_36 0x3fff809000f1 |
30927 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
30928 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_37 0x3fff809000f1 |
30929 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
30930 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_38 0x3fff809000f2 |
30931 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
30932 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_39 0x3fff809000f2 |
30933 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
30934 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_40 0x3fff809000f3 |
30935 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
30936 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_41 0x3fff809000f3 |
30937 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
30938 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_42 0x3fff809000f4 |
30939 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
30940 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_43 0x3fff809000f4 |
30941 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
30942 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_44 0x3fff809000f5 |
30943 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
30944 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_45 0x3fff809000f5 |
30945 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
30946 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_46 0x3fff809000f6 |
30947 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
30948 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_47 0x3fff809000f6 |
30949 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
30950 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_48 0x3fff809000f7 |
30951 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
30952 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_49 0x3fff809000f7 |
30953 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
30954 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_50 0x3fff809000f8 |
30955 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
30956 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_51 0x3fff809000f8 |
30957 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
30958 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_52 0x3fff809000f9 |
30959 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
30960 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_53 0x3fff809000f9 |
30961 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
30962 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_54 0x3fff809000fa |
30963 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
30964 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_55 0x3fff809000fa |
30965 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
30966 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_56 0x3fff809000fb |
30967 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
30968 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_57 0x3fff809000fb |
30969 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
30970 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_58 0x3fff809000fc |
30971 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
30972 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_59 0x3fff809000fc |
30973 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
30974 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_60 0x3fff809000fd |
30975 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
30976 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_61 0x3fff809000fd |
30977 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
30978 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_62 0x3fff809000fe |
30979 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
30980 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_63 0x3fff809000fe |
30981 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
30982 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DLF_ENH_CAP_LIST 0x3fff80900100 |
30983 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_DLF_ENH_CAP_LIST_BASE_IDX 5 |
30984 | #define regBIF_CFG_DEV2_EPF0_1_DATA_LINK_FEATURE_CAP 0x3fff80900101 |
30985 | #define regBIF_CFG_DEV2_EPF0_1_DATA_LINK_FEATURE_CAP_BASE_IDX 5 |
30986 | #define regBIF_CFG_DEV2_EPF0_1_DATA_LINK_FEATURE_STATUS 0x3fff80900102 |
30987 | #define regBIF_CFG_DEV2_EPF0_1_DATA_LINK_FEATURE_STATUS_BASE_IDX 5 |
30988 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PHY_16GT_ENH_CAP_LIST 0x3fff80900104 |
30989 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_PHY_16GT_ENH_CAP_LIST_BASE_IDX 5 |
30990 | #define regBIF_CFG_DEV2_EPF0_1_LINK_CAP_16GT 0x3fff80900105 |
30991 | #define regBIF_CFG_DEV2_EPF0_1_LINK_CAP_16GT_BASE_IDX 5 |
30992 | #define regBIF_CFG_DEV2_EPF0_1_LINK_CNTL_16GT 0x3fff80900106 |
30993 | #define regBIF_CFG_DEV2_EPF0_1_LINK_CNTL_16GT_BASE_IDX 5 |
30994 | #define regBIF_CFG_DEV2_EPF0_1_LINK_STATUS_16GT 0x3fff80900107 |
30995 | #define regBIF_CFG_DEV2_EPF0_1_LINK_STATUS_16GT_BASE_IDX 5 |
30996 | #define regBIF_CFG_DEV2_EPF0_1_LOCAL_PARITY_MISMATCH_STATUS_16GT 0x3fff80900108 |
30997 | #define regBIF_CFG_DEV2_EPF0_1_LOCAL_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
30998 | #define regBIF_CFG_DEV2_EPF0_1_RTM1_PARITY_MISMATCH_STATUS_16GT 0x3fff80900109 |
30999 | #define regBIF_CFG_DEV2_EPF0_1_RTM1_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
31000 | #define regBIF_CFG_DEV2_EPF0_1_RTM2_PARITY_MISMATCH_STATUS_16GT 0x3fff8090010a |
31001 | #define regBIF_CFG_DEV2_EPF0_1_RTM2_PARITY_MISMATCH_STATUS_16GT_BASE_IDX 5 |
31002 | #define regBIF_CFG_DEV2_EPF0_1_LANE_0_EQUALIZATION_CNTL_16GT 0x3fff8090010c |
31003 | #define regBIF_CFG_DEV2_EPF0_1_LANE_0_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31004 | #define regBIF_CFG_DEV2_EPF0_1_LANE_1_EQUALIZATION_CNTL_16GT 0x3fff8090010c |
31005 | #define regBIF_CFG_DEV2_EPF0_1_LANE_1_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31006 | #define regBIF_CFG_DEV2_EPF0_1_LANE_2_EQUALIZATION_CNTL_16GT 0x3fff8090010c |
31007 | #define regBIF_CFG_DEV2_EPF0_1_LANE_2_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31008 | #define regBIF_CFG_DEV2_EPF0_1_LANE_3_EQUALIZATION_CNTL_16GT 0x3fff8090010c |
31009 | #define regBIF_CFG_DEV2_EPF0_1_LANE_3_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31010 | #define regBIF_CFG_DEV2_EPF0_1_LANE_4_EQUALIZATION_CNTL_16GT 0x3fff8090010d |
31011 | #define regBIF_CFG_DEV2_EPF0_1_LANE_4_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31012 | #define regBIF_CFG_DEV2_EPF0_1_LANE_5_EQUALIZATION_CNTL_16GT 0x3fff8090010d |
31013 | #define regBIF_CFG_DEV2_EPF0_1_LANE_5_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31014 | #define regBIF_CFG_DEV2_EPF0_1_LANE_6_EQUALIZATION_CNTL_16GT 0x3fff8090010d |
31015 | #define regBIF_CFG_DEV2_EPF0_1_LANE_6_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31016 | #define regBIF_CFG_DEV2_EPF0_1_LANE_7_EQUALIZATION_CNTL_16GT 0x3fff8090010d |
31017 | #define regBIF_CFG_DEV2_EPF0_1_LANE_7_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31018 | #define regBIF_CFG_DEV2_EPF0_1_LANE_8_EQUALIZATION_CNTL_16GT 0x3fff8090010e |
31019 | #define regBIF_CFG_DEV2_EPF0_1_LANE_8_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31020 | #define regBIF_CFG_DEV2_EPF0_1_LANE_9_EQUALIZATION_CNTL_16GT 0x3fff8090010e |
31021 | #define regBIF_CFG_DEV2_EPF0_1_LANE_9_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31022 | #define regBIF_CFG_DEV2_EPF0_1_LANE_10_EQUALIZATION_CNTL_16GT 0x3fff8090010e |
31023 | #define regBIF_CFG_DEV2_EPF0_1_LANE_10_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31024 | #define regBIF_CFG_DEV2_EPF0_1_LANE_11_EQUALIZATION_CNTL_16GT 0x3fff8090010e |
31025 | #define regBIF_CFG_DEV2_EPF0_1_LANE_11_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31026 | #define regBIF_CFG_DEV2_EPF0_1_LANE_12_EQUALIZATION_CNTL_16GT 0x3fff8090010f |
31027 | #define regBIF_CFG_DEV2_EPF0_1_LANE_12_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31028 | #define regBIF_CFG_DEV2_EPF0_1_LANE_13_EQUALIZATION_CNTL_16GT 0x3fff8090010f |
31029 | #define regBIF_CFG_DEV2_EPF0_1_LANE_13_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31030 | #define regBIF_CFG_DEV2_EPF0_1_LANE_14_EQUALIZATION_CNTL_16GT 0x3fff8090010f |
31031 | #define regBIF_CFG_DEV2_EPF0_1_LANE_14_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31032 | #define regBIF_CFG_DEV2_EPF0_1_LANE_15_EQUALIZATION_CNTL_16GT 0x3fff8090010f |
31033 | #define regBIF_CFG_DEV2_EPF0_1_LANE_15_EQUALIZATION_CNTL_16GT_BASE_IDX 5 |
31034 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_MARGINING_ENH_CAP_LIST 0x3fff80900110 |
31035 | #define regBIF_CFG_DEV2_EPF0_1_PCIE_MARGINING_ENH_CAP_LIST_BASE_IDX 5 |
31036 | #define regBIF_CFG_DEV2_EPF0_1_MARGINING_PORT_CAP 0x3fff80900111 |
31037 | #define regBIF_CFG_DEV2_EPF0_1_MARGINING_PORT_CAP_BASE_IDX 5 |
31038 | #define regBIF_CFG_DEV2_EPF0_1_MARGINING_PORT_STATUS 0x3fff80900111 |
31039 | #define regBIF_CFG_DEV2_EPF0_1_MARGINING_PORT_STATUS_BASE_IDX 5 |
31040 | #define regBIF_CFG_DEV2_EPF0_1_LANE_0_MARGINING_LANE_CNTL 0x3fff80900112 |
31041 | #define regBIF_CFG_DEV2_EPF0_1_LANE_0_MARGINING_LANE_CNTL_BASE_IDX 5 |
31042 | #define regBIF_CFG_DEV2_EPF0_1_LANE_0_MARGINING_LANE_STATUS 0x3fff80900112 |
31043 | #define regBIF_CFG_DEV2_EPF0_1_LANE_0_MARGINING_LANE_STATUS_BASE_IDX 5 |
31044 | #define regBIF_CFG_DEV2_EPF0_1_LANE_1_MARGINING_LANE_CNTL 0x3fff80900113 |
31045 | #define regBIF_CFG_DEV2_EPF0_1_LANE_1_MARGINING_LANE_CNTL_BASE_IDX 5 |
31046 | #define regBIF_CFG_DEV2_EPF0_1_LANE_1_MARGINING_LANE_STATUS 0x3fff80900113 |
31047 | #define regBIF_CFG_DEV2_EPF0_1_LANE_1_MARGINING_LANE_STATUS_BASE_IDX 5 |
31048 | #define regBIF_CFG_DEV2_EPF0_1_LANE_2_MARGINING_LANE_CNTL 0x3fff80900114 |
31049 | #define regBIF_CFG_DEV2_EPF0_1_LANE_2_MARGINING_LANE_CNTL_BASE_IDX 5 |
31050 | #define regBIF_CFG_DEV2_EPF0_1_LANE_2_MARGINING_LANE_STATUS 0x3fff80900114 |
31051 | #define regBIF_CFG_DEV2_EPF0_1_LANE_2_MARGINING_LANE_STATUS_BASE_IDX 5 |
31052 | #define regBIF_CFG_DEV2_EPF0_1_LANE_3_MARGINING_LANE_CNTL 0x3fff80900115 |
31053 | #define regBIF_CFG_DEV2_EPF0_1_LANE_3_MARGINING_LANE_CNTL_BASE_IDX 5 |
31054 | #define regBIF_CFG_DEV2_EPF0_1_LANE_3_MARGINING_LANE_STATUS 0x3fff80900115 |
31055 | #define regBIF_CFG_DEV2_EPF0_1_LANE_3_MARGINING_LANE_STATUS_BASE_IDX 5 |
31056 | #define regBIF_CFG_DEV2_EPF0_1_LANE_4_MARGINING_LANE_CNTL 0x3fff80900116 |
31057 | #define regBIF_CFG_DEV2_EPF0_1_LANE_4_MARGINING_LANE_CNTL_BASE_IDX 5 |
31058 | #define regBIF_CFG_DEV2_EPF0_1_LANE_4_MARGINING_LANE_STATUS 0x3fff80900116 |
31059 | #define regBIF_CFG_DEV2_EPF0_1_LANE_4_MARGINING_LANE_STATUS_BASE_IDX 5 |
31060 | #define regBIF_CFG_DEV2_EPF0_1_LANE_5_MARGINING_LANE_CNTL 0x3fff80900117 |
31061 | #define regBIF_CFG_DEV2_EPF0_1_LANE_5_MARGINING_LANE_CNTL_BASE_IDX 5 |
31062 | #define regBIF_CFG_DEV2_EPF0_1_LANE_5_MARGINING_LANE_STATUS 0x3fff80900117 |
31063 | #define regBIF_CFG_DEV2_EPF0_1_LANE_5_MARGINING_LANE_STATUS_BASE_IDX 5 |
31064 | #define regBIF_CFG_DEV2_EPF0_1_LANE_6_MARGINING_LANE_CNTL 0x3fff80900118 |
31065 | #define regBIF_CFG_DEV2_EPF0_1_LANE_6_MARGINING_LANE_CNTL_BASE_IDX 5 |
31066 | #define regBIF_CFG_DEV2_EPF0_1_LANE_6_MARGINING_LANE_STATUS 0x3fff80900118 |
31067 | #define regBIF_CFG_DEV2_EPF0_1_LANE_6_MARGINING_LANE_STATUS_BASE_IDX 5 |
31068 | #define regBIF_CFG_DEV2_EPF0_1_LANE_7_MARGINING_LANE_CNTL 0x3fff80900119 |
31069 | #define regBIF_CFG_DEV2_EPF0_1_LANE_7_MARGINING_LANE_CNTL_BASE_IDX 5 |
31070 | #define regBIF_CFG_DEV2_EPF0_1_LANE_7_MARGINING_LANE_STATUS 0x3fff80900119 |
31071 | #define regBIF_CFG_DEV2_EPF0_1_LANE_7_MARGINING_LANE_STATUS_BASE_IDX 5 |
31072 | #define regBIF_CFG_DEV2_EPF0_1_LANE_8_MARGINING_LANE_CNTL 0x3fff8090011a |
31073 | #define regBIF_CFG_DEV2_EPF0_1_LANE_8_MARGINING_LANE_CNTL_BASE_IDX 5 |
31074 | #define regBIF_CFG_DEV2_EPF0_1_LANE_8_MARGINING_LANE_STATUS 0x3fff8090011a |
31075 | #define regBIF_CFG_DEV2_EPF0_1_LANE_8_MARGINING_LANE_STATUS_BASE_IDX 5 |
31076 | #define regBIF_CFG_DEV2_EPF0_1_LANE_9_MARGINING_LANE_CNTL 0x3fff8090011b |
31077 | #define regBIF_CFG_DEV2_EPF0_1_LANE_9_MARGINING_LANE_CNTL_BASE_IDX 5 |
31078 | #define regBIF_CFG_DEV2_EPF0_1_LANE_9_MARGINING_LANE_STATUS 0x3fff8090011b |
31079 | #define regBIF_CFG_DEV2_EPF0_1_LANE_9_MARGINING_LANE_STATUS_BASE_IDX 5 |
31080 | #define regBIF_CFG_DEV2_EPF0_1_LANE_10_MARGINING_LANE_CNTL 0x3fff8090011c |
31081 | #define regBIF_CFG_DEV2_EPF0_1_LANE_10_MARGINING_LANE_CNTL_BASE_IDX 5 |
31082 | #define regBIF_CFG_DEV2_EPF0_1_LANE_10_MARGINING_LANE_STATUS 0x3fff8090011c |
31083 | #define regBIF_CFG_DEV2_EPF0_1_LANE_10_MARGINING_LANE_STATUS_BASE_IDX 5 |
31084 | #define regBIF_CFG_DEV2_EPF0_1_LANE_11_MARGINING_LANE_CNTL 0x3fff8090011d |
31085 | #define regBIF_CFG_DEV2_EPF0_1_LANE_11_MARGINING_LANE_CNTL_BASE_IDX 5 |
31086 | #define regBIF_CFG_DEV2_EPF0_1_LANE_11_MARGINING_LANE_STATUS 0x3fff8090011d |
31087 | #define regBIF_CFG_DEV2_EPF0_1_LANE_11_MARGINING_LANE_STATUS_BASE_IDX 5 |
31088 | #define regBIF_CFG_DEV2_EPF0_1_LANE_12_MARGINING_LANE_CNTL 0x3fff8090011e |
31089 | #define regBIF_CFG_DEV2_EPF0_1_LANE_12_MARGINING_LANE_CNTL_BASE_IDX 5 |
31090 | #define regBIF_CFG_DEV2_EPF0_1_LANE_12_MARGINING_LANE_STATUS 0x3fff8090011e |
31091 | #define regBIF_CFG_DEV2_EPF0_1_LANE_12_MARGINING_LANE_STATUS_BASE_IDX 5 |
31092 | #define regBIF_CFG_DEV2_EPF0_1_LANE_13_MARGINING_LANE_CNTL 0x3fff8090011f |
31093 | #define regBIF_CFG_DEV2_EPF0_1_LANE_13_MARGINING_LANE_CNTL_BASE_IDX 5 |
31094 | #define regBIF_CFG_DEV2_EPF0_1_LANE_13_MARGINING_LANE_STATUS 0x3fff8090011f |
31095 | #define regBIF_CFG_DEV2_EPF0_1_LANE_13_MARGINING_LANE_STATUS_BASE_IDX 5 |
31096 | #define regBIF_CFG_DEV2_EPF0_1_LANE_14_MARGINING_LANE_CNTL 0x3fff80900120 |
31097 | #define regBIF_CFG_DEV2_EPF0_1_LANE_14_MARGINING_LANE_CNTL_BASE_IDX 5 |
31098 | #define regBIF_CFG_DEV2_EPF0_1_LANE_14_MARGINING_LANE_STATUS 0x3fff80900120 |
31099 | #define regBIF_CFG_DEV2_EPF0_1_LANE_14_MARGINING_LANE_STATUS_BASE_IDX 5 |
31100 | #define regBIF_CFG_DEV2_EPF0_1_LANE_15_MARGINING_LANE_CNTL 0x3fff80900121 |
31101 | #define regBIF_CFG_DEV2_EPF0_1_LANE_15_MARGINING_LANE_CNTL_BASE_IDX 5 |
31102 | #define regBIF_CFG_DEV2_EPF0_1_LANE_15_MARGINING_LANE_STATUS 0x3fff80900121 |
31103 | #define regBIF_CFG_DEV2_EPF0_1_LANE_15_MARGINING_LANE_STATUS_BASE_IDX 5 |
31104 | |
31105 | |
31106 | // addressBlock: nbio_nbif0_bif_cfg_dev2_epf1_bifcfgdecp |
31107 | // base address: 0xfffe12501000 |
31108 | #define regBIF_CFG_DEV2_EPF1_1_VENDOR_ID 0x3fff80900400 |
31109 | #define regBIF_CFG_DEV2_EPF1_1_VENDOR_ID_BASE_IDX 5 |
31110 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_ID 0x3fff80900400 |
31111 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_ID_BASE_IDX 5 |
31112 | #define regBIF_CFG_DEV2_EPF1_1_COMMAND 0x3fff80900401 |
31113 | #define regBIF_CFG_DEV2_EPF1_1_COMMAND_BASE_IDX 5 |
31114 | #define regBIF_CFG_DEV2_EPF1_1_STATUS 0x3fff80900401 |
31115 | #define regBIF_CFG_DEV2_EPF1_1_STATUS_BASE_IDX 5 |
31116 | #define regBIF_CFG_DEV2_EPF1_1_REVISION_ID 0x3fff80900402 |
31117 | #define regBIF_CFG_DEV2_EPF1_1_REVISION_ID_BASE_IDX 5 |
31118 | #define regBIF_CFG_DEV2_EPF1_1_PROG_INTERFACE 0x3fff80900402 |
31119 | #define regBIF_CFG_DEV2_EPF1_1_PROG_INTERFACE_BASE_IDX 5 |
31120 | #define regBIF_CFG_DEV2_EPF1_1_SUB_CLASS 0x3fff80900402 |
31121 | #define regBIF_CFG_DEV2_EPF1_1_SUB_CLASS_BASE_IDX 5 |
31122 | #define regBIF_CFG_DEV2_EPF1_1_BASE_CLASS 0x3fff80900402 |
31123 | #define regBIF_CFG_DEV2_EPF1_1_BASE_CLASS_BASE_IDX 5 |
31124 | #define regBIF_CFG_DEV2_EPF1_1_CACHE_LINE 0x3fff80900403 |
31125 | #define regBIF_CFG_DEV2_EPF1_1_CACHE_LINE_BASE_IDX 5 |
31126 | #define regBIF_CFG_DEV2_EPF1_1_LATENCY 0x3fff80900403 |
31127 | #define regBIF_CFG_DEV2_EPF1_1_LATENCY_BASE_IDX 5 |
31128 | #define 0x3fff80900403 |
31129 | #define 5 |
31130 | #define regBIF_CFG_DEV2_EPF1_1_BIST 0x3fff80900403 |
31131 | #define regBIF_CFG_DEV2_EPF1_1_BIST_BASE_IDX 5 |
31132 | #define regBIF_CFG_DEV2_EPF1_1_BASE_ADDR_1 0x3fff80900404 |
31133 | #define regBIF_CFG_DEV2_EPF1_1_BASE_ADDR_1_BASE_IDX 5 |
31134 | #define regBIF_CFG_DEV2_EPF1_1_BASE_ADDR_2 0x3fff80900405 |
31135 | #define regBIF_CFG_DEV2_EPF1_1_BASE_ADDR_2_BASE_IDX 5 |
31136 | #define regBIF_CFG_DEV2_EPF1_1_BASE_ADDR_3 0x3fff80900406 |
31137 | #define regBIF_CFG_DEV2_EPF1_1_BASE_ADDR_3_BASE_IDX 5 |
31138 | #define regBIF_CFG_DEV2_EPF1_1_BASE_ADDR_4 0x3fff80900407 |
31139 | #define regBIF_CFG_DEV2_EPF1_1_BASE_ADDR_4_BASE_IDX 5 |
31140 | #define regBIF_CFG_DEV2_EPF1_1_BASE_ADDR_5 0x3fff80900408 |
31141 | #define regBIF_CFG_DEV2_EPF1_1_BASE_ADDR_5_BASE_IDX 5 |
31142 | #define regBIF_CFG_DEV2_EPF1_1_BASE_ADDR_6 0x3fff80900409 |
31143 | #define regBIF_CFG_DEV2_EPF1_1_BASE_ADDR_6_BASE_IDX 5 |
31144 | #define regBIF_CFG_DEV2_EPF1_1_CARDBUS_CIS_PTR 0x3fff8090040a |
31145 | #define regBIF_CFG_DEV2_EPF1_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
31146 | #define regBIF_CFG_DEV2_EPF1_1_ADAPTER_ID 0x3fff8090040b |
31147 | #define regBIF_CFG_DEV2_EPF1_1_ADAPTER_ID_BASE_IDX 5 |
31148 | #define regBIF_CFG_DEV2_EPF1_1_ROM_BASE_ADDR 0x3fff8090040c |
31149 | #define regBIF_CFG_DEV2_EPF1_1_ROM_BASE_ADDR_BASE_IDX 5 |
31150 | #define regBIF_CFG_DEV2_EPF1_1_CAP_PTR 0x3fff8090040d |
31151 | #define regBIF_CFG_DEV2_EPF1_1_CAP_PTR_BASE_IDX 5 |
31152 | #define regBIF_CFG_DEV2_EPF1_1_INTERRUPT_LINE 0x3fff8090040f |
31153 | #define regBIF_CFG_DEV2_EPF1_1_INTERRUPT_LINE_BASE_IDX 5 |
31154 | #define regBIF_CFG_DEV2_EPF1_1_INTERRUPT_PIN 0x3fff8090040f |
31155 | #define regBIF_CFG_DEV2_EPF1_1_INTERRUPT_PIN_BASE_IDX 5 |
31156 | #define regBIF_CFG_DEV2_EPF1_1_MIN_GRANT 0x3fff8090040f |
31157 | #define regBIF_CFG_DEV2_EPF1_1_MIN_GRANT_BASE_IDX 5 |
31158 | #define regBIF_CFG_DEV2_EPF1_1_MAX_LATENCY 0x3fff8090040f |
31159 | #define regBIF_CFG_DEV2_EPF1_1_MAX_LATENCY_BASE_IDX 5 |
31160 | #define regBIF_CFG_DEV2_EPF1_1_VENDOR_CAP_LIST 0x3fff80900412 |
31161 | #define regBIF_CFG_DEV2_EPF1_1_VENDOR_CAP_LIST_BASE_IDX 5 |
31162 | #define regBIF_CFG_DEV2_EPF1_1_ADAPTER_ID_W 0x3fff80900413 |
31163 | #define regBIF_CFG_DEV2_EPF1_1_ADAPTER_ID_W_BASE_IDX 5 |
31164 | #define regBIF_CFG_DEV2_EPF1_1_PMI_CAP_LIST 0x3fff80900414 |
31165 | #define regBIF_CFG_DEV2_EPF1_1_PMI_CAP_LIST_BASE_IDX 5 |
31166 | #define regBIF_CFG_DEV2_EPF1_1_PMI_CAP 0x3fff80900414 |
31167 | #define regBIF_CFG_DEV2_EPF1_1_PMI_CAP_BASE_IDX 5 |
31168 | #define regBIF_CFG_DEV2_EPF1_1_PMI_STATUS_CNTL 0x3fff80900415 |
31169 | #define regBIF_CFG_DEV2_EPF1_1_PMI_STATUS_CNTL_BASE_IDX 5 |
31170 | #define regBIF_CFG_DEV2_EPF1_1_SBRN 0x3fff80900418 |
31171 | #define regBIF_CFG_DEV2_EPF1_1_SBRN_BASE_IDX 5 |
31172 | #define regBIF_CFG_DEV2_EPF1_1_FLADJ 0x3fff80900418 |
31173 | #define regBIF_CFG_DEV2_EPF1_1_FLADJ_BASE_IDX 5 |
31174 | #define regBIF_CFG_DEV2_EPF1_1_DBESL_DBESLD 0x3fff80900418 |
31175 | #define regBIF_CFG_DEV2_EPF1_1_DBESL_DBESLD_BASE_IDX 5 |
31176 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_CAP_LIST 0x3fff80900419 |
31177 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_CAP_LIST_BASE_IDX 5 |
31178 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_CAP 0x3fff80900419 |
31179 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_CAP_BASE_IDX 5 |
31180 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_CAP 0x3fff8090041a |
31181 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_CAP_BASE_IDX 5 |
31182 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_CNTL 0x3fff8090041b |
31183 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_CNTL_BASE_IDX 5 |
31184 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_STATUS 0x3fff8090041b |
31185 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_STATUS_BASE_IDX 5 |
31186 | #define regBIF_CFG_DEV2_EPF1_1_LINK_CAP 0x3fff8090041c |
31187 | #define regBIF_CFG_DEV2_EPF1_1_LINK_CAP_BASE_IDX 5 |
31188 | #define regBIF_CFG_DEV2_EPF1_1_LINK_CNTL 0x3fff8090041d |
31189 | #define regBIF_CFG_DEV2_EPF1_1_LINK_CNTL_BASE_IDX 5 |
31190 | #define regBIF_CFG_DEV2_EPF1_1_LINK_STATUS 0x3fff8090041d |
31191 | #define regBIF_CFG_DEV2_EPF1_1_LINK_STATUS_BASE_IDX 5 |
31192 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_CAP2 0x3fff80900422 |
31193 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_CAP2_BASE_IDX 5 |
31194 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_CNTL2 0x3fff80900423 |
31195 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_CNTL2_BASE_IDX 5 |
31196 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_STATUS2 0x3fff80900423 |
31197 | #define regBIF_CFG_DEV2_EPF1_1_DEVICE_STATUS2_BASE_IDX 5 |
31198 | #define regBIF_CFG_DEV2_EPF1_1_LINK_CAP2 0x3fff80900424 |
31199 | #define regBIF_CFG_DEV2_EPF1_1_LINK_CAP2_BASE_IDX 5 |
31200 | #define regBIF_CFG_DEV2_EPF1_1_LINK_CNTL2 0x3fff80900425 |
31201 | #define regBIF_CFG_DEV2_EPF1_1_LINK_CNTL2_BASE_IDX 5 |
31202 | #define regBIF_CFG_DEV2_EPF1_1_LINK_STATUS2 0x3fff80900425 |
31203 | #define regBIF_CFG_DEV2_EPF1_1_LINK_STATUS2_BASE_IDX 5 |
31204 | #define regBIF_CFG_DEV2_EPF1_1_MSI_CAP_LIST 0x3fff80900428 |
31205 | #define regBIF_CFG_DEV2_EPF1_1_MSI_CAP_LIST_BASE_IDX 5 |
31206 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MSG_CNTL 0x3fff80900428 |
31207 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MSG_CNTL_BASE_IDX 5 |
31208 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MSG_ADDR_LO 0x3fff80900429 |
31209 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
31210 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MSG_ADDR_HI 0x3fff8090042a |
31211 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
31212 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MSG_DATA 0x3fff8090042a |
31213 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MSG_DATA_BASE_IDX 5 |
31214 | #define regBIF_CFG_DEV2_EPF1_1_MSI_EXT_MSG_DATA 0x3fff8090042a |
31215 | #define regBIF_CFG_DEV2_EPF1_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
31216 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MASK 0x3fff8090042b |
31217 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MASK_BASE_IDX 5 |
31218 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MSG_DATA_64 0x3fff8090042b |
31219 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MSG_DATA_64_BASE_IDX 5 |
31220 | #define regBIF_CFG_DEV2_EPF1_1_MSI_EXT_MSG_DATA_64 0x3fff8090042b |
31221 | #define regBIF_CFG_DEV2_EPF1_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
31222 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MASK_64 0x3fff8090042c |
31223 | #define regBIF_CFG_DEV2_EPF1_1_MSI_MASK_64_BASE_IDX 5 |
31224 | #define regBIF_CFG_DEV2_EPF1_1_MSI_PENDING 0x3fff8090042c |
31225 | #define regBIF_CFG_DEV2_EPF1_1_MSI_PENDING_BASE_IDX 5 |
31226 | #define regBIF_CFG_DEV2_EPF1_1_MSI_PENDING_64 0x3fff8090042d |
31227 | #define regBIF_CFG_DEV2_EPF1_1_MSI_PENDING_64_BASE_IDX 5 |
31228 | #define regBIF_CFG_DEV2_EPF1_1_MSIX_CAP_LIST 0x3fff80900430 |
31229 | #define regBIF_CFG_DEV2_EPF1_1_MSIX_CAP_LIST_BASE_IDX 5 |
31230 | #define regBIF_CFG_DEV2_EPF1_1_MSIX_MSG_CNTL 0x3fff80900430 |
31231 | #define regBIF_CFG_DEV2_EPF1_1_MSIX_MSG_CNTL_BASE_IDX 5 |
31232 | #define regBIF_CFG_DEV2_EPF1_1_MSIX_TABLE 0x3fff80900431 |
31233 | #define regBIF_CFG_DEV2_EPF1_1_MSIX_TABLE_BASE_IDX 5 |
31234 | #define regBIF_CFG_DEV2_EPF1_1_MSIX_PBA 0x3fff80900432 |
31235 | #define regBIF_CFG_DEV2_EPF1_1_MSIX_PBA_BASE_IDX 5 |
31236 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80900440 |
31237 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
31238 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80900441 |
31239 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
31240 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_VENDOR_SPECIFIC1 0x3fff80900442 |
31241 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
31242 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_VENDOR_SPECIFIC2 0x3fff80900443 |
31243 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
31244 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80900454 |
31245 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
31246 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_UNCORR_ERR_STATUS 0x3fff80900455 |
31247 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
31248 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_UNCORR_ERR_MASK 0x3fff80900456 |
31249 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
31250 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80900457 |
31251 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
31252 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_CORR_ERR_STATUS 0x3fff80900458 |
31253 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
31254 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_CORR_ERR_MASK 0x3fff80900459 |
31255 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
31256 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff8090045a |
31257 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
31258 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_HDR_LOG0 0x3fff8090045b |
31259 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_HDR_LOG0_BASE_IDX 5 |
31260 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_HDR_LOG1 0x3fff8090045c |
31261 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_HDR_LOG1_BASE_IDX 5 |
31262 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_HDR_LOG2 0x3fff8090045d |
31263 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_HDR_LOG2_BASE_IDX 5 |
31264 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_HDR_LOG3 0x3fff8090045e |
31265 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_HDR_LOG3_BASE_IDX 5 |
31266 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TLP_PREFIX_LOG0 0x3fff80900462 |
31267 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
31268 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TLP_PREFIX_LOG1 0x3fff80900463 |
31269 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
31270 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TLP_PREFIX_LOG2 0x3fff80900464 |
31271 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
31272 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TLP_PREFIX_LOG3 0x3fff80900465 |
31273 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
31274 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80900480 |
31275 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
31276 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR1_CAP 0x3fff80900481 |
31277 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR1_CAP_BASE_IDX 5 |
31278 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR1_CNTL 0x3fff80900482 |
31279 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
31280 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR2_CAP 0x3fff80900483 |
31281 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR2_CAP_BASE_IDX 5 |
31282 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR2_CNTL 0x3fff80900484 |
31283 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
31284 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR3_CAP 0x3fff80900485 |
31285 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR3_CAP_BASE_IDX 5 |
31286 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR3_CNTL 0x3fff80900486 |
31287 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
31288 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR4_CAP 0x3fff80900487 |
31289 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR4_CAP_BASE_IDX 5 |
31290 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR4_CNTL 0x3fff80900488 |
31291 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
31292 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR5_CAP 0x3fff80900489 |
31293 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR5_CAP_BASE_IDX 5 |
31294 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR5_CNTL 0x3fff8090048a |
31295 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
31296 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR6_CAP 0x3fff8090048b |
31297 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR6_CAP_BASE_IDX 5 |
31298 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR6_CNTL 0x3fff8090048c |
31299 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
31300 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80900490 |
31301 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
31302 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80900491 |
31303 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
31304 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PWR_BUDGET_DATA 0x3fff80900492 |
31305 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
31306 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PWR_BUDGET_CAP 0x3fff80900493 |
31307 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
31308 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80900494 |
31309 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
31310 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_CAP 0x3fff80900495 |
31311 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_CAP_BASE_IDX 5 |
31312 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80900496 |
31313 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
31314 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_STATUS 0x3fff80900497 |
31315 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_STATUS_BASE_IDX 5 |
31316 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_CNTL 0x3fff80900497 |
31317 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_CNTL_BASE_IDX 5 |
31318 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80900498 |
31319 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
31320 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80900498 |
31321 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
31322 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80900498 |
31323 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
31324 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80900498 |
31325 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
31326 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80900499 |
31327 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
31328 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80900499 |
31329 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
31330 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80900499 |
31331 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
31332 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80900499 |
31333 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
31334 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ACS_ENH_CAP_LIST 0x3fff809004a8 |
31335 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
31336 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ACS_CAP 0x3fff809004a9 |
31337 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ACS_CAP_BASE_IDX 5 |
31338 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ACS_CNTL 0x3fff809004a9 |
31339 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ACS_CNTL_BASE_IDX 5 |
31340 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PASID_ENH_CAP_LIST 0x3fff809004b4 |
31341 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
31342 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PASID_CAP 0x3fff809004b5 |
31343 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PASID_CAP_BASE_IDX 5 |
31344 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PASID_CNTL 0x3fff809004b5 |
31345 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_PASID_CNTL_BASE_IDX 5 |
31346 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ARI_ENH_CAP_LIST 0x3fff809004ca |
31347 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
31348 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ARI_CAP 0x3fff809004cb |
31349 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ARI_CAP_BASE_IDX 5 |
31350 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ARI_CNTL 0x3fff809004cb |
31351 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_ARI_CNTL_BASE_IDX 5 |
31352 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff809004dc |
31353 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
31354 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_REQR_CAP 0x3fff809004dd |
31355 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
31356 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_REQR_CNTL 0x3fff809004de |
31357 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
31358 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_0 0x3fff809004df |
31359 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
31360 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_1 0x3fff809004df |
31361 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
31362 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_2 0x3fff809004e0 |
31363 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
31364 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_3 0x3fff809004e0 |
31365 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
31366 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_4 0x3fff809004e1 |
31367 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
31368 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_5 0x3fff809004e1 |
31369 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
31370 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_6 0x3fff809004e2 |
31371 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
31372 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_7 0x3fff809004e2 |
31373 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
31374 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_8 0x3fff809004e3 |
31375 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
31376 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_9 0x3fff809004e3 |
31377 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
31378 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_10 0x3fff809004e4 |
31379 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
31380 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_11 0x3fff809004e4 |
31381 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
31382 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_12 0x3fff809004e5 |
31383 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
31384 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_13 0x3fff809004e5 |
31385 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
31386 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_14 0x3fff809004e6 |
31387 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
31388 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_15 0x3fff809004e6 |
31389 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
31390 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_16 0x3fff809004e7 |
31391 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
31392 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_17 0x3fff809004e7 |
31393 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
31394 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_18 0x3fff809004e8 |
31395 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
31396 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_19 0x3fff809004e8 |
31397 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
31398 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_20 0x3fff809004e9 |
31399 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
31400 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_21 0x3fff809004e9 |
31401 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
31402 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_22 0x3fff809004ea |
31403 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
31404 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_23 0x3fff809004ea |
31405 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
31406 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_24 0x3fff809004eb |
31407 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
31408 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_25 0x3fff809004eb |
31409 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
31410 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_26 0x3fff809004ec |
31411 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
31412 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_27 0x3fff809004ec |
31413 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
31414 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_28 0x3fff809004ed |
31415 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
31416 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_29 0x3fff809004ed |
31417 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
31418 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_30 0x3fff809004ee |
31419 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
31420 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_31 0x3fff809004ee |
31421 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
31422 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_32 0x3fff809004ef |
31423 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
31424 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_33 0x3fff809004ef |
31425 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
31426 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_34 0x3fff809004f0 |
31427 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
31428 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_35 0x3fff809004f0 |
31429 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
31430 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_36 0x3fff809004f1 |
31431 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
31432 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_37 0x3fff809004f1 |
31433 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
31434 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_38 0x3fff809004f2 |
31435 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
31436 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_39 0x3fff809004f2 |
31437 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
31438 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_40 0x3fff809004f3 |
31439 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
31440 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_41 0x3fff809004f3 |
31441 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
31442 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_42 0x3fff809004f4 |
31443 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
31444 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_43 0x3fff809004f4 |
31445 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
31446 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_44 0x3fff809004f5 |
31447 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
31448 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_45 0x3fff809004f5 |
31449 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
31450 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_46 0x3fff809004f6 |
31451 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
31452 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_47 0x3fff809004f6 |
31453 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
31454 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_48 0x3fff809004f7 |
31455 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
31456 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_49 0x3fff809004f7 |
31457 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
31458 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_50 0x3fff809004f8 |
31459 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
31460 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_51 0x3fff809004f8 |
31461 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
31462 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_52 0x3fff809004f9 |
31463 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
31464 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_53 0x3fff809004f9 |
31465 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
31466 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_54 0x3fff809004fa |
31467 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
31468 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_55 0x3fff809004fa |
31469 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
31470 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_56 0x3fff809004fb |
31471 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
31472 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_57 0x3fff809004fb |
31473 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
31474 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_58 0x3fff809004fc |
31475 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
31476 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_59 0x3fff809004fc |
31477 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
31478 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_60 0x3fff809004fd |
31479 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
31480 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_61 0x3fff809004fd |
31481 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
31482 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_62 0x3fff809004fe |
31483 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
31484 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_63 0x3fff809004fe |
31485 | #define regBIF_CFG_DEV2_EPF1_1_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
31486 | |
31487 | |
31488 | // addressBlock: nbio_nbif0_bif_cfg_dev2_epf2_bifcfgdecp |
31489 | // base address: 0xfffe12502000 |
31490 | #define regBIF_CFG_DEV2_EPF2_1_VENDOR_ID 0x3fff80900800 |
31491 | #define regBIF_CFG_DEV2_EPF2_1_VENDOR_ID_BASE_IDX 5 |
31492 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_ID 0x3fff80900800 |
31493 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_ID_BASE_IDX 5 |
31494 | #define regBIF_CFG_DEV2_EPF2_1_COMMAND 0x3fff80900801 |
31495 | #define regBIF_CFG_DEV2_EPF2_1_COMMAND_BASE_IDX 5 |
31496 | #define regBIF_CFG_DEV2_EPF2_1_STATUS 0x3fff80900801 |
31497 | #define regBIF_CFG_DEV2_EPF2_1_STATUS_BASE_IDX 5 |
31498 | #define regBIF_CFG_DEV2_EPF2_1_REVISION_ID 0x3fff80900802 |
31499 | #define regBIF_CFG_DEV2_EPF2_1_REVISION_ID_BASE_IDX 5 |
31500 | #define regBIF_CFG_DEV2_EPF2_1_PROG_INTERFACE 0x3fff80900802 |
31501 | #define regBIF_CFG_DEV2_EPF2_1_PROG_INTERFACE_BASE_IDX 5 |
31502 | #define regBIF_CFG_DEV2_EPF2_1_SUB_CLASS 0x3fff80900802 |
31503 | #define regBIF_CFG_DEV2_EPF2_1_SUB_CLASS_BASE_IDX 5 |
31504 | #define regBIF_CFG_DEV2_EPF2_1_BASE_CLASS 0x3fff80900802 |
31505 | #define regBIF_CFG_DEV2_EPF2_1_BASE_CLASS_BASE_IDX 5 |
31506 | #define regBIF_CFG_DEV2_EPF2_1_CACHE_LINE 0x3fff80900803 |
31507 | #define regBIF_CFG_DEV2_EPF2_1_CACHE_LINE_BASE_IDX 5 |
31508 | #define regBIF_CFG_DEV2_EPF2_1_LATENCY 0x3fff80900803 |
31509 | #define regBIF_CFG_DEV2_EPF2_1_LATENCY_BASE_IDX 5 |
31510 | #define 0x3fff80900803 |
31511 | #define 5 |
31512 | #define regBIF_CFG_DEV2_EPF2_1_BIST 0x3fff80900803 |
31513 | #define regBIF_CFG_DEV2_EPF2_1_BIST_BASE_IDX 5 |
31514 | #define regBIF_CFG_DEV2_EPF2_1_BASE_ADDR_1 0x3fff80900804 |
31515 | #define regBIF_CFG_DEV2_EPF2_1_BASE_ADDR_1_BASE_IDX 5 |
31516 | #define regBIF_CFG_DEV2_EPF2_1_BASE_ADDR_2 0x3fff80900805 |
31517 | #define regBIF_CFG_DEV2_EPF2_1_BASE_ADDR_2_BASE_IDX 5 |
31518 | #define regBIF_CFG_DEV2_EPF2_1_BASE_ADDR_3 0x3fff80900806 |
31519 | #define regBIF_CFG_DEV2_EPF2_1_BASE_ADDR_3_BASE_IDX 5 |
31520 | #define regBIF_CFG_DEV2_EPF2_1_BASE_ADDR_4 0x3fff80900807 |
31521 | #define regBIF_CFG_DEV2_EPF2_1_BASE_ADDR_4_BASE_IDX 5 |
31522 | #define regBIF_CFG_DEV2_EPF2_1_BASE_ADDR_5 0x3fff80900808 |
31523 | #define regBIF_CFG_DEV2_EPF2_1_BASE_ADDR_5_BASE_IDX 5 |
31524 | #define regBIF_CFG_DEV2_EPF2_1_BASE_ADDR_6 0x3fff80900809 |
31525 | #define regBIF_CFG_DEV2_EPF2_1_BASE_ADDR_6_BASE_IDX 5 |
31526 | #define regBIF_CFG_DEV2_EPF2_1_CARDBUS_CIS_PTR 0x3fff8090080a |
31527 | #define regBIF_CFG_DEV2_EPF2_1_CARDBUS_CIS_PTR_BASE_IDX 5 |
31528 | #define regBIF_CFG_DEV2_EPF2_1_ADAPTER_ID 0x3fff8090080b |
31529 | #define regBIF_CFG_DEV2_EPF2_1_ADAPTER_ID_BASE_IDX 5 |
31530 | #define regBIF_CFG_DEV2_EPF2_1_ROM_BASE_ADDR 0x3fff8090080c |
31531 | #define regBIF_CFG_DEV2_EPF2_1_ROM_BASE_ADDR_BASE_IDX 5 |
31532 | #define regBIF_CFG_DEV2_EPF2_1_CAP_PTR 0x3fff8090080d |
31533 | #define regBIF_CFG_DEV2_EPF2_1_CAP_PTR_BASE_IDX 5 |
31534 | #define regBIF_CFG_DEV2_EPF2_1_INTERRUPT_LINE 0x3fff8090080f |
31535 | #define regBIF_CFG_DEV2_EPF2_1_INTERRUPT_LINE_BASE_IDX 5 |
31536 | #define regBIF_CFG_DEV2_EPF2_1_INTERRUPT_PIN 0x3fff8090080f |
31537 | #define regBIF_CFG_DEV2_EPF2_1_INTERRUPT_PIN_BASE_IDX 5 |
31538 | #define regBIF_CFG_DEV2_EPF2_1_MIN_GRANT 0x3fff8090080f |
31539 | #define regBIF_CFG_DEV2_EPF2_1_MIN_GRANT_BASE_IDX 5 |
31540 | #define regBIF_CFG_DEV2_EPF2_1_MAX_LATENCY 0x3fff8090080f |
31541 | #define regBIF_CFG_DEV2_EPF2_1_MAX_LATENCY_BASE_IDX 5 |
31542 | #define regBIF_CFG_DEV2_EPF2_1_VENDOR_CAP_LIST 0x3fff80900812 |
31543 | #define regBIF_CFG_DEV2_EPF2_1_VENDOR_CAP_LIST_BASE_IDX 5 |
31544 | #define regBIF_CFG_DEV2_EPF2_1_ADAPTER_ID_W 0x3fff80900813 |
31545 | #define regBIF_CFG_DEV2_EPF2_1_ADAPTER_ID_W_BASE_IDX 5 |
31546 | #define regBIF_CFG_DEV2_EPF2_1_PMI_CAP_LIST 0x3fff80900814 |
31547 | #define regBIF_CFG_DEV2_EPF2_1_PMI_CAP_LIST_BASE_IDX 5 |
31548 | #define regBIF_CFG_DEV2_EPF2_1_PMI_CAP 0x3fff80900814 |
31549 | #define regBIF_CFG_DEV2_EPF2_1_PMI_CAP_BASE_IDX 5 |
31550 | #define regBIF_CFG_DEV2_EPF2_1_PMI_STATUS_CNTL 0x3fff80900815 |
31551 | #define regBIF_CFG_DEV2_EPF2_1_PMI_STATUS_CNTL_BASE_IDX 5 |
31552 | #define regBIF_CFG_DEV2_EPF2_1_SBRN 0x3fff80900818 |
31553 | #define regBIF_CFG_DEV2_EPF2_1_SBRN_BASE_IDX 5 |
31554 | #define regBIF_CFG_DEV2_EPF2_1_FLADJ 0x3fff80900818 |
31555 | #define regBIF_CFG_DEV2_EPF2_1_FLADJ_BASE_IDX 5 |
31556 | #define regBIF_CFG_DEV2_EPF2_1_DBESL_DBESLD 0x3fff80900818 |
31557 | #define regBIF_CFG_DEV2_EPF2_1_DBESL_DBESLD_BASE_IDX 5 |
31558 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_CAP_LIST 0x3fff80900819 |
31559 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_CAP_LIST_BASE_IDX 5 |
31560 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_CAP 0x3fff80900819 |
31561 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_CAP_BASE_IDX 5 |
31562 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_CAP 0x3fff8090081a |
31563 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_CAP_BASE_IDX 5 |
31564 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_CNTL 0x3fff8090081b |
31565 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_CNTL_BASE_IDX 5 |
31566 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_STATUS 0x3fff8090081b |
31567 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_STATUS_BASE_IDX 5 |
31568 | #define regBIF_CFG_DEV2_EPF2_1_LINK_CAP 0x3fff8090081c |
31569 | #define regBIF_CFG_DEV2_EPF2_1_LINK_CAP_BASE_IDX 5 |
31570 | #define regBIF_CFG_DEV2_EPF2_1_LINK_CNTL 0x3fff8090081d |
31571 | #define regBIF_CFG_DEV2_EPF2_1_LINK_CNTL_BASE_IDX 5 |
31572 | #define regBIF_CFG_DEV2_EPF2_1_LINK_STATUS 0x3fff8090081d |
31573 | #define regBIF_CFG_DEV2_EPF2_1_LINK_STATUS_BASE_IDX 5 |
31574 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_CAP2 0x3fff80900822 |
31575 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_CAP2_BASE_IDX 5 |
31576 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_CNTL2 0x3fff80900823 |
31577 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_CNTL2_BASE_IDX 5 |
31578 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_STATUS2 0x3fff80900823 |
31579 | #define regBIF_CFG_DEV2_EPF2_1_DEVICE_STATUS2_BASE_IDX 5 |
31580 | #define regBIF_CFG_DEV2_EPF2_1_LINK_CAP2 0x3fff80900824 |
31581 | #define regBIF_CFG_DEV2_EPF2_1_LINK_CAP2_BASE_IDX 5 |
31582 | #define regBIF_CFG_DEV2_EPF2_1_LINK_CNTL2 0x3fff80900825 |
31583 | #define regBIF_CFG_DEV2_EPF2_1_LINK_CNTL2_BASE_IDX 5 |
31584 | #define regBIF_CFG_DEV2_EPF2_1_LINK_STATUS2 0x3fff80900825 |
31585 | #define regBIF_CFG_DEV2_EPF2_1_LINK_STATUS2_BASE_IDX 5 |
31586 | #define regBIF_CFG_DEV2_EPF2_1_MSI_CAP_LIST 0x3fff80900828 |
31587 | #define regBIF_CFG_DEV2_EPF2_1_MSI_CAP_LIST_BASE_IDX 5 |
31588 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MSG_CNTL 0x3fff80900828 |
31589 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MSG_CNTL_BASE_IDX 5 |
31590 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MSG_ADDR_LO 0x3fff80900829 |
31591 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MSG_ADDR_LO_BASE_IDX 5 |
31592 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MSG_ADDR_HI 0x3fff8090082a |
31593 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MSG_ADDR_HI_BASE_IDX 5 |
31594 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MSG_DATA 0x3fff8090082a |
31595 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MSG_DATA_BASE_IDX 5 |
31596 | #define regBIF_CFG_DEV2_EPF2_1_MSI_EXT_MSG_DATA 0x3fff8090082a |
31597 | #define regBIF_CFG_DEV2_EPF2_1_MSI_EXT_MSG_DATA_BASE_IDX 5 |
31598 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MASK 0x3fff8090082b |
31599 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MASK_BASE_IDX 5 |
31600 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MSG_DATA_64 0x3fff8090082b |
31601 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MSG_DATA_64_BASE_IDX 5 |
31602 | #define regBIF_CFG_DEV2_EPF2_1_MSI_EXT_MSG_DATA_64 0x3fff8090082b |
31603 | #define regBIF_CFG_DEV2_EPF2_1_MSI_EXT_MSG_DATA_64_BASE_IDX 5 |
31604 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MASK_64 0x3fff8090082c |
31605 | #define regBIF_CFG_DEV2_EPF2_1_MSI_MASK_64_BASE_IDX 5 |
31606 | #define regBIF_CFG_DEV2_EPF2_1_MSI_PENDING 0x3fff8090082c |
31607 | #define regBIF_CFG_DEV2_EPF2_1_MSI_PENDING_BASE_IDX 5 |
31608 | #define regBIF_CFG_DEV2_EPF2_1_MSI_PENDING_64 0x3fff8090082d |
31609 | #define regBIF_CFG_DEV2_EPF2_1_MSI_PENDING_64_BASE_IDX 5 |
31610 | #define regBIF_CFG_DEV2_EPF2_1_MSIX_CAP_LIST 0x3fff80900830 |
31611 | #define regBIF_CFG_DEV2_EPF2_1_MSIX_CAP_LIST_BASE_IDX 5 |
31612 | #define regBIF_CFG_DEV2_EPF2_1_MSIX_MSG_CNTL 0x3fff80900830 |
31613 | #define regBIF_CFG_DEV2_EPF2_1_MSIX_MSG_CNTL_BASE_IDX 5 |
31614 | #define regBIF_CFG_DEV2_EPF2_1_MSIX_TABLE 0x3fff80900831 |
31615 | #define regBIF_CFG_DEV2_EPF2_1_MSIX_TABLE_BASE_IDX 5 |
31616 | #define regBIF_CFG_DEV2_EPF2_1_MSIX_PBA 0x3fff80900832 |
31617 | #define regBIF_CFG_DEV2_EPF2_1_MSIX_PBA_BASE_IDX 5 |
31618 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST 0x3fff80900840 |
31619 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_VENDOR_SPECIFIC_ENH_CAP_LIST_BASE_IDX 5 |
31620 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_VENDOR_SPECIFIC_HDR 0x3fff80900841 |
31621 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_VENDOR_SPECIFIC_HDR_BASE_IDX 5 |
31622 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_VENDOR_SPECIFIC1 0x3fff80900842 |
31623 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_VENDOR_SPECIFIC1_BASE_IDX 5 |
31624 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_VENDOR_SPECIFIC2 0x3fff80900843 |
31625 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_VENDOR_SPECIFIC2_BASE_IDX 5 |
31626 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST 0x3fff80900854 |
31627 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ADV_ERR_RPT_ENH_CAP_LIST_BASE_IDX 5 |
31628 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_UNCORR_ERR_STATUS 0x3fff80900855 |
31629 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_UNCORR_ERR_STATUS_BASE_IDX 5 |
31630 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_UNCORR_ERR_MASK 0x3fff80900856 |
31631 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_UNCORR_ERR_MASK_BASE_IDX 5 |
31632 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_UNCORR_ERR_SEVERITY 0x3fff80900857 |
31633 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_UNCORR_ERR_SEVERITY_BASE_IDX 5 |
31634 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_CORR_ERR_STATUS 0x3fff80900858 |
31635 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_CORR_ERR_STATUS_BASE_IDX 5 |
31636 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_CORR_ERR_MASK 0x3fff80900859 |
31637 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_CORR_ERR_MASK_BASE_IDX 5 |
31638 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ADV_ERR_CAP_CNTL 0x3fff8090085a |
31639 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ADV_ERR_CAP_CNTL_BASE_IDX 5 |
31640 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_HDR_LOG0 0x3fff8090085b |
31641 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_HDR_LOG0_BASE_IDX 5 |
31642 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_HDR_LOG1 0x3fff8090085c |
31643 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_HDR_LOG1_BASE_IDX 5 |
31644 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_HDR_LOG2 0x3fff8090085d |
31645 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_HDR_LOG2_BASE_IDX 5 |
31646 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_HDR_LOG3 0x3fff8090085e |
31647 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_HDR_LOG3_BASE_IDX 5 |
31648 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TLP_PREFIX_LOG0 0x3fff80900862 |
31649 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TLP_PREFIX_LOG0_BASE_IDX 5 |
31650 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TLP_PREFIX_LOG1 0x3fff80900863 |
31651 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TLP_PREFIX_LOG1_BASE_IDX 5 |
31652 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TLP_PREFIX_LOG2 0x3fff80900864 |
31653 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TLP_PREFIX_LOG2_BASE_IDX 5 |
31654 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TLP_PREFIX_LOG3 0x3fff80900865 |
31655 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TLP_PREFIX_LOG3_BASE_IDX 5 |
31656 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR_ENH_CAP_LIST 0x3fff80900880 |
31657 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR_ENH_CAP_LIST_BASE_IDX 5 |
31658 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR1_CAP 0x3fff80900881 |
31659 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR1_CAP_BASE_IDX 5 |
31660 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR1_CNTL 0x3fff80900882 |
31661 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR1_CNTL_BASE_IDX 5 |
31662 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR2_CAP 0x3fff80900883 |
31663 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR2_CAP_BASE_IDX 5 |
31664 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR2_CNTL 0x3fff80900884 |
31665 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR2_CNTL_BASE_IDX 5 |
31666 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR3_CAP 0x3fff80900885 |
31667 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR3_CAP_BASE_IDX 5 |
31668 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR3_CNTL 0x3fff80900886 |
31669 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR3_CNTL_BASE_IDX 5 |
31670 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR4_CAP 0x3fff80900887 |
31671 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR4_CAP_BASE_IDX 5 |
31672 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR4_CNTL 0x3fff80900888 |
31673 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR4_CNTL_BASE_IDX 5 |
31674 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR5_CAP 0x3fff80900889 |
31675 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR5_CAP_BASE_IDX 5 |
31676 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR5_CNTL 0x3fff8090088a |
31677 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR5_CNTL_BASE_IDX 5 |
31678 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR6_CAP 0x3fff8090088b |
31679 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR6_CAP_BASE_IDX 5 |
31680 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR6_CNTL 0x3fff8090088c |
31681 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_BAR6_CNTL_BASE_IDX 5 |
31682 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PWR_BUDGET_ENH_CAP_LIST 0x3fff80900890 |
31683 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PWR_BUDGET_ENH_CAP_LIST_BASE_IDX 5 |
31684 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PWR_BUDGET_DATA_SELECT 0x3fff80900891 |
31685 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PWR_BUDGET_DATA_SELECT_BASE_IDX 5 |
31686 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PWR_BUDGET_DATA 0x3fff80900892 |
31687 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PWR_BUDGET_DATA_BASE_IDX 5 |
31688 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PWR_BUDGET_CAP 0x3fff80900893 |
31689 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PWR_BUDGET_CAP_BASE_IDX 5 |
31690 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_ENH_CAP_LIST 0x3fff80900894 |
31691 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_ENH_CAP_LIST_BASE_IDX 5 |
31692 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_CAP 0x3fff80900895 |
31693 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_CAP_BASE_IDX 5 |
31694 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_LATENCY_INDICATOR 0x3fff80900896 |
31695 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_LATENCY_INDICATOR_BASE_IDX 5 |
31696 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_STATUS 0x3fff80900897 |
31697 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_STATUS_BASE_IDX 5 |
31698 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_CNTL 0x3fff80900897 |
31699 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_CNTL_BASE_IDX 5 |
31700 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0 0x3fff80900898 |
31701 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_0_BASE_IDX 5 |
31702 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1 0x3fff80900898 |
31703 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_1_BASE_IDX 5 |
31704 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2 0x3fff80900898 |
31705 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_2_BASE_IDX 5 |
31706 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3 0x3fff80900898 |
31707 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_3_BASE_IDX 5 |
31708 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4 0x3fff80900899 |
31709 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_4_BASE_IDX 5 |
31710 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5 0x3fff80900899 |
31711 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_5_BASE_IDX 5 |
31712 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6 0x3fff80900899 |
31713 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_6_BASE_IDX 5 |
31714 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7 0x3fff80900899 |
31715 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_DPA_SUBSTATE_PWR_ALLOC_7_BASE_IDX 5 |
31716 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ACS_ENH_CAP_LIST 0x3fff809008a8 |
31717 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ACS_ENH_CAP_LIST_BASE_IDX 5 |
31718 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ACS_CAP 0x3fff809008a9 |
31719 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ACS_CAP_BASE_IDX 5 |
31720 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ACS_CNTL 0x3fff809008a9 |
31721 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ACS_CNTL_BASE_IDX 5 |
31722 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PASID_ENH_CAP_LIST 0x3fff809008b4 |
31723 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PASID_ENH_CAP_LIST_BASE_IDX 5 |
31724 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PASID_CAP 0x3fff809008b5 |
31725 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PASID_CAP_BASE_IDX 5 |
31726 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PASID_CNTL 0x3fff809008b5 |
31727 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_PASID_CNTL_BASE_IDX 5 |
31728 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ARI_ENH_CAP_LIST 0x3fff809008ca |
31729 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ARI_ENH_CAP_LIST_BASE_IDX 5 |
31730 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ARI_CAP 0x3fff809008cb |
31731 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ARI_CAP_BASE_IDX 5 |
31732 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ARI_CNTL 0x3fff809008cb |
31733 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_ARI_CNTL_BASE_IDX 5 |
31734 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_REQR_ENH_CAP_LIST 0x3fff809008dc |
31735 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_REQR_ENH_CAP_LIST_BASE_IDX 5 |
31736 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_REQR_CAP 0x3fff809008dd |
31737 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_REQR_CAP_BASE_IDX 5 |
31738 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_REQR_CNTL 0x3fff809008de |
31739 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_REQR_CNTL_BASE_IDX 5 |
31740 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_0 0x3fff809008df |
31741 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_0_BASE_IDX 5 |
31742 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_1 0x3fff809008df |
31743 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_1_BASE_IDX 5 |
31744 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_2 0x3fff809008e0 |
31745 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_2_BASE_IDX 5 |
31746 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_3 0x3fff809008e0 |
31747 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_3_BASE_IDX 5 |
31748 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_4 0x3fff809008e1 |
31749 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_4_BASE_IDX 5 |
31750 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_5 0x3fff809008e1 |
31751 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_5_BASE_IDX 5 |
31752 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_6 0x3fff809008e2 |
31753 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_6_BASE_IDX 5 |
31754 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_7 0x3fff809008e2 |
31755 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_7_BASE_IDX 5 |
31756 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_8 0x3fff809008e3 |
31757 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_8_BASE_IDX 5 |
31758 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_9 0x3fff809008e3 |
31759 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_9_BASE_IDX 5 |
31760 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_10 0x3fff809008e4 |
31761 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_10_BASE_IDX 5 |
31762 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_11 0x3fff809008e4 |
31763 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_11_BASE_IDX 5 |
31764 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_12 0x3fff809008e5 |
31765 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_12_BASE_IDX 5 |
31766 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_13 0x3fff809008e5 |
31767 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_13_BASE_IDX 5 |
31768 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_14 0x3fff809008e6 |
31769 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_14_BASE_IDX 5 |
31770 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_15 0x3fff809008e6 |
31771 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_15_BASE_IDX 5 |
31772 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_16 0x3fff809008e7 |
31773 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_16_BASE_IDX 5 |
31774 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_17 0x3fff809008e7 |
31775 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_17_BASE_IDX 5 |
31776 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_18 0x3fff809008e8 |
31777 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_18_BASE_IDX 5 |
31778 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_19 0x3fff809008e8 |
31779 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_19_BASE_IDX 5 |
31780 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_20 0x3fff809008e9 |
31781 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_20_BASE_IDX 5 |
31782 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_21 0x3fff809008e9 |
31783 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_21_BASE_IDX 5 |
31784 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_22 0x3fff809008ea |
31785 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_22_BASE_IDX 5 |
31786 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_23 0x3fff809008ea |
31787 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_23_BASE_IDX 5 |
31788 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_24 0x3fff809008eb |
31789 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_24_BASE_IDX 5 |
31790 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_25 0x3fff809008eb |
31791 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_25_BASE_IDX 5 |
31792 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_26 0x3fff809008ec |
31793 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_26_BASE_IDX 5 |
31794 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_27 0x3fff809008ec |
31795 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_27_BASE_IDX 5 |
31796 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_28 0x3fff809008ed |
31797 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_28_BASE_IDX 5 |
31798 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_29 0x3fff809008ed |
31799 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_29_BASE_IDX 5 |
31800 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_30 0x3fff809008ee |
31801 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_30_BASE_IDX 5 |
31802 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_31 0x3fff809008ee |
31803 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_31_BASE_IDX 5 |
31804 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_32 0x3fff809008ef |
31805 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_32_BASE_IDX 5 |
31806 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_33 0x3fff809008ef |
31807 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_33_BASE_IDX 5 |
31808 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_34 0x3fff809008f0 |
31809 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_34_BASE_IDX 5 |
31810 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_35 0x3fff809008f0 |
31811 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_35_BASE_IDX 5 |
31812 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_36 0x3fff809008f1 |
31813 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_36_BASE_IDX 5 |
31814 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_37 0x3fff809008f1 |
31815 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_37_BASE_IDX 5 |
31816 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_38 0x3fff809008f2 |
31817 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_38_BASE_IDX 5 |
31818 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_39 0x3fff809008f2 |
31819 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_39_BASE_IDX 5 |
31820 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_40 0x3fff809008f3 |
31821 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_40_BASE_IDX 5 |
31822 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_41 0x3fff809008f3 |
31823 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_41_BASE_IDX 5 |
31824 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_42 0x3fff809008f4 |
31825 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_42_BASE_IDX 5 |
31826 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_43 0x3fff809008f4 |
31827 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_43_BASE_IDX 5 |
31828 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_44 0x3fff809008f5 |
31829 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_44_BASE_IDX 5 |
31830 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_45 0x3fff809008f5 |
31831 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_45_BASE_IDX 5 |
31832 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_46 0x3fff809008f6 |
31833 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_46_BASE_IDX 5 |
31834 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_47 0x3fff809008f6 |
31835 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_47_BASE_IDX 5 |
31836 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_48 0x3fff809008f7 |
31837 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_48_BASE_IDX 5 |
31838 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_49 0x3fff809008f7 |
31839 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_49_BASE_IDX 5 |
31840 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_50 0x3fff809008f8 |
31841 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_50_BASE_IDX 5 |
31842 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_51 0x3fff809008f8 |
31843 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_51_BASE_IDX 5 |
31844 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_52 0x3fff809008f9 |
31845 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_52_BASE_IDX 5 |
31846 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_53 0x3fff809008f9 |
31847 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_53_BASE_IDX 5 |
31848 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_54 0x3fff809008fa |
31849 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_54_BASE_IDX 5 |
31850 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_55 0x3fff809008fa |
31851 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_55_BASE_IDX 5 |
31852 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_56 0x3fff809008fb |
31853 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_56_BASE_IDX 5 |
31854 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_57 0x3fff809008fb |
31855 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_57_BASE_IDX 5 |
31856 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_58 0x3fff809008fc |
31857 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_58_BASE_IDX 5 |
31858 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_59 0x3fff809008fc |
31859 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_59_BASE_IDX 5 |
31860 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_60 0x3fff809008fd |
31861 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_60_BASE_IDX 5 |
31862 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_61 0x3fff809008fd |
31863 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_61_BASE_IDX 5 |
31864 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_62 0x3fff809008fe |
31865 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_62_BASE_IDX 5 |
31866 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_63 0x3fff809008fe |
31867 | #define regBIF_CFG_DEV2_EPF2_1_PCIE_TPH_ST_TABLE_63_BASE_IDX 5 |
31868 | |
31869 | |
31870 | |
31871 | #endif |
31872 | |